sh_eth.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330
  1. /*
  2. * SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2006-2008 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008 Renesas Solutions Corp.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. */
  22. #include <linux/init.h>
  23. #include <linux/dma-mapping.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/delay.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/mdio-bitbang.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/phy.h>
  30. #include <linux/cache.h>
  31. #include <linux/io.h>
  32. #include "sh_eth.h"
  33. /* CPU <-> EDMAC endian convert */
  34. static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
  35. {
  36. switch (mdp->edmac_endian) {
  37. case EDMAC_LITTLE_ENDIAN:
  38. return cpu_to_le32(x);
  39. case EDMAC_BIG_ENDIAN:
  40. return cpu_to_be32(x);
  41. }
  42. return x;
  43. }
  44. static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
  45. {
  46. switch (mdp->edmac_endian) {
  47. case EDMAC_LITTLE_ENDIAN:
  48. return le32_to_cpu(x);
  49. case EDMAC_BIG_ENDIAN:
  50. return be32_to_cpu(x);
  51. }
  52. return x;
  53. }
  54. /*
  55. * Program the hardware MAC address from dev->dev_addr.
  56. */
  57. static void update_mac_address(struct net_device *ndev)
  58. {
  59. u32 ioaddr = ndev->base_addr;
  60. ctrl_outl((ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  61. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]),
  62. ioaddr + MAHR);
  63. ctrl_outl((ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]),
  64. ioaddr + MALR);
  65. }
  66. /*
  67. * Get MAC address from SuperH MAC address register
  68. *
  69. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  70. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  71. * When you want use this device, you must set MAC address in bootloader.
  72. *
  73. */
  74. static void read_mac_address(struct net_device *ndev)
  75. {
  76. u32 ioaddr = ndev->base_addr;
  77. ndev->dev_addr[0] = (ctrl_inl(ioaddr + MAHR) >> 24);
  78. ndev->dev_addr[1] = (ctrl_inl(ioaddr + MAHR) >> 16) & 0xFF;
  79. ndev->dev_addr[2] = (ctrl_inl(ioaddr + MAHR) >> 8) & 0xFF;
  80. ndev->dev_addr[3] = (ctrl_inl(ioaddr + MAHR) & 0xFF);
  81. ndev->dev_addr[4] = (ctrl_inl(ioaddr + MALR) >> 8) & 0xFF;
  82. ndev->dev_addr[5] = (ctrl_inl(ioaddr + MALR) & 0xFF);
  83. }
  84. struct bb_info {
  85. struct mdiobb_ctrl ctrl;
  86. u32 addr;
  87. u32 mmd_msk;/* MMD */
  88. u32 mdo_msk;
  89. u32 mdi_msk;
  90. u32 mdc_msk;
  91. };
  92. /* PHY bit set */
  93. static void bb_set(u32 addr, u32 msk)
  94. {
  95. ctrl_outl(ctrl_inl(addr) | msk, addr);
  96. }
  97. /* PHY bit clear */
  98. static void bb_clr(u32 addr, u32 msk)
  99. {
  100. ctrl_outl((ctrl_inl(addr) & ~msk), addr);
  101. }
  102. /* PHY bit read */
  103. static int bb_read(u32 addr, u32 msk)
  104. {
  105. return (ctrl_inl(addr) & msk) != 0;
  106. }
  107. /* Data I/O pin control */
  108. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  109. {
  110. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  111. if (bit)
  112. bb_set(bitbang->addr, bitbang->mmd_msk);
  113. else
  114. bb_clr(bitbang->addr, bitbang->mmd_msk);
  115. }
  116. /* Set bit data*/
  117. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  118. {
  119. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  120. if (bit)
  121. bb_set(bitbang->addr, bitbang->mdo_msk);
  122. else
  123. bb_clr(bitbang->addr, bitbang->mdo_msk);
  124. }
  125. /* Get bit data*/
  126. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  127. {
  128. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  129. return bb_read(bitbang->addr, bitbang->mdi_msk);
  130. }
  131. /* MDC pin control */
  132. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  133. {
  134. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  135. if (bit)
  136. bb_set(bitbang->addr, bitbang->mdc_msk);
  137. else
  138. bb_clr(bitbang->addr, bitbang->mdc_msk);
  139. }
  140. /* mdio bus control struct */
  141. static struct mdiobb_ops bb_ops = {
  142. .owner = THIS_MODULE,
  143. .set_mdc = sh_mdc_ctrl,
  144. .set_mdio_dir = sh_mmd_ctrl,
  145. .set_mdio_data = sh_set_mdio,
  146. .get_mdio_data = sh_get_mdio,
  147. };
  148. /* Chip Reset */
  149. static void sh_eth_reset(struct net_device *ndev)
  150. {
  151. u32 ioaddr = ndev->base_addr;
  152. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  153. int cnt = 100;
  154. ctrl_outl(EDSR_ENALL, ioaddr + EDSR);
  155. ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
  156. while (cnt > 0) {
  157. if (!(ctrl_inl(ioaddr + EDMR) & 0x3))
  158. break;
  159. mdelay(1);
  160. cnt--;
  161. }
  162. if (cnt < 0)
  163. printk(KERN_ERR "Device reset fail\n");
  164. /* Table Init */
  165. ctrl_outl(0x0, ioaddr + TDLAR);
  166. ctrl_outl(0x0, ioaddr + TDFAR);
  167. ctrl_outl(0x0, ioaddr + TDFXR);
  168. ctrl_outl(0x0, ioaddr + TDFFR);
  169. ctrl_outl(0x0, ioaddr + RDLAR);
  170. ctrl_outl(0x0, ioaddr + RDFAR);
  171. ctrl_outl(0x0, ioaddr + RDFXR);
  172. ctrl_outl(0x0, ioaddr + RDFFR);
  173. #else
  174. ctrl_outl(ctrl_inl(ioaddr + EDMR) | EDMR_SRST, ioaddr + EDMR);
  175. mdelay(3);
  176. ctrl_outl(ctrl_inl(ioaddr + EDMR) & ~EDMR_SRST, ioaddr + EDMR);
  177. #endif
  178. }
  179. /* free skb and descriptor buffer */
  180. static void sh_eth_ring_free(struct net_device *ndev)
  181. {
  182. struct sh_eth_private *mdp = netdev_priv(ndev);
  183. int i;
  184. /* Free Rx skb ringbuffer */
  185. if (mdp->rx_skbuff) {
  186. for (i = 0; i < RX_RING_SIZE; i++) {
  187. if (mdp->rx_skbuff[i])
  188. dev_kfree_skb(mdp->rx_skbuff[i]);
  189. }
  190. }
  191. kfree(mdp->rx_skbuff);
  192. /* Free Tx skb ringbuffer */
  193. if (mdp->tx_skbuff) {
  194. for (i = 0; i < TX_RING_SIZE; i++) {
  195. if (mdp->tx_skbuff[i])
  196. dev_kfree_skb(mdp->tx_skbuff[i]);
  197. }
  198. }
  199. kfree(mdp->tx_skbuff);
  200. }
  201. /* format skb and descriptor buffer */
  202. static void sh_eth_ring_format(struct net_device *ndev)
  203. {
  204. u32 ioaddr = ndev->base_addr, reserve = 0;
  205. struct sh_eth_private *mdp = netdev_priv(ndev);
  206. int i;
  207. struct sk_buff *skb;
  208. struct sh_eth_rxdesc *rxdesc = NULL;
  209. struct sh_eth_txdesc *txdesc = NULL;
  210. int rx_ringsize = sizeof(*rxdesc) * RX_RING_SIZE;
  211. int tx_ringsize = sizeof(*txdesc) * TX_RING_SIZE;
  212. mdp->cur_rx = mdp->cur_tx = 0;
  213. mdp->dirty_rx = mdp->dirty_tx = 0;
  214. memset(mdp->rx_ring, 0, rx_ringsize);
  215. /* build Rx ring buffer */
  216. for (i = 0; i < RX_RING_SIZE; i++) {
  217. /* skb */
  218. mdp->rx_skbuff[i] = NULL;
  219. skb = dev_alloc_skb(mdp->rx_buf_sz);
  220. mdp->rx_skbuff[i] = skb;
  221. if (skb == NULL)
  222. break;
  223. skb->dev = ndev; /* Mark as being used by this device. */
  224. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  225. reserve = SH7763_SKB_ALIGN
  226. - ((uint32_t)skb->data & (SH7763_SKB_ALIGN-1));
  227. if (reserve)
  228. skb_reserve(skb, reserve);
  229. #else
  230. skb_reserve(skb, RX_OFFSET);
  231. #endif
  232. /* RX descriptor */
  233. rxdesc = &mdp->rx_ring[i];
  234. rxdesc->addr = (u32)skb->data & ~0x3UL;
  235. rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  236. /* The size of the buffer is 16 byte boundary. */
  237. rxdesc->buffer_length = (mdp->rx_buf_sz + 16) & ~0x0F;
  238. /* Rx descriptor address set */
  239. if (i == 0) {
  240. ctrl_outl((u32)rxdesc, ioaddr + RDLAR);
  241. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  242. ctrl_outl((u32)rxdesc, ioaddr + RDFAR);
  243. #endif
  244. }
  245. }
  246. /* Rx descriptor address set */
  247. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  248. ctrl_outl((u32)rxdesc, ioaddr + RDFXR);
  249. ctrl_outl(0x1, ioaddr + RDFFR);
  250. #endif
  251. mdp->dirty_rx = (u32) (i - RX_RING_SIZE);
  252. /* Mark the last entry as wrapping the ring. */
  253. rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
  254. memset(mdp->tx_ring, 0, tx_ringsize);
  255. /* build Tx ring buffer */
  256. for (i = 0; i < TX_RING_SIZE; i++) {
  257. mdp->tx_skbuff[i] = NULL;
  258. txdesc = &mdp->tx_ring[i];
  259. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  260. txdesc->buffer_length = 0;
  261. if (i == 0) {
  262. /* Tx descriptor address set */
  263. ctrl_outl((u32)txdesc, ioaddr + TDLAR);
  264. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  265. ctrl_outl((u32)txdesc, ioaddr + TDFAR);
  266. #endif
  267. }
  268. }
  269. /* Tx descriptor address set */
  270. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  271. ctrl_outl((u32)txdesc, ioaddr + TDFXR);
  272. ctrl_outl(0x1, ioaddr + TDFFR);
  273. #endif
  274. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  275. }
  276. /* Get skb and descriptor buffer */
  277. static int sh_eth_ring_init(struct net_device *ndev)
  278. {
  279. struct sh_eth_private *mdp = netdev_priv(ndev);
  280. int rx_ringsize, tx_ringsize, ret = 0;
  281. /*
  282. * +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  283. * card needs room to do 8 byte alignment, +2 so we can reserve
  284. * the first 2 bytes, and +16 gets room for the status word from the
  285. * card.
  286. */
  287. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  288. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  289. /* Allocate RX and TX skb rings */
  290. mdp->rx_skbuff = kmalloc(sizeof(*mdp->rx_skbuff) * RX_RING_SIZE,
  291. GFP_KERNEL);
  292. if (!mdp->rx_skbuff) {
  293. printk(KERN_ERR "%s: Cannot allocate Rx skb\n", ndev->name);
  294. ret = -ENOMEM;
  295. return ret;
  296. }
  297. mdp->tx_skbuff = kmalloc(sizeof(*mdp->tx_skbuff) * TX_RING_SIZE,
  298. GFP_KERNEL);
  299. if (!mdp->tx_skbuff) {
  300. printk(KERN_ERR "%s: Cannot allocate Tx skb\n", ndev->name);
  301. ret = -ENOMEM;
  302. goto skb_ring_free;
  303. }
  304. /* Allocate all Rx descriptors. */
  305. rx_ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
  306. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  307. GFP_KERNEL);
  308. if (!mdp->rx_ring) {
  309. printk(KERN_ERR "%s: Cannot allocate Rx Ring (size %d bytes)\n",
  310. ndev->name, rx_ringsize);
  311. ret = -ENOMEM;
  312. goto desc_ring_free;
  313. }
  314. mdp->dirty_rx = 0;
  315. /* Allocate all Tx descriptors. */
  316. tx_ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
  317. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  318. GFP_KERNEL);
  319. if (!mdp->tx_ring) {
  320. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  321. ndev->name, tx_ringsize);
  322. ret = -ENOMEM;
  323. goto desc_ring_free;
  324. }
  325. return ret;
  326. desc_ring_free:
  327. /* free DMA buffer */
  328. dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  329. skb_ring_free:
  330. /* Free Rx and Tx skb ring buffer */
  331. sh_eth_ring_free(ndev);
  332. return ret;
  333. }
  334. static int sh_eth_dev_init(struct net_device *ndev)
  335. {
  336. int ret = 0;
  337. struct sh_eth_private *mdp = netdev_priv(ndev);
  338. u32 ioaddr = ndev->base_addr;
  339. u_int32_t rx_int_var, tx_int_var;
  340. u32 val;
  341. /* Soft Reset */
  342. sh_eth_reset(ndev);
  343. /* Descriptor format */
  344. sh_eth_ring_format(ndev);
  345. ctrl_outl(RPADIR_INIT, ioaddr + RPADIR);
  346. /* all sh_eth int mask */
  347. ctrl_outl(0, ioaddr + EESIPR);
  348. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  349. ctrl_outl(EDMR_EL, ioaddr + EDMR);
  350. #else
  351. ctrl_outl(0, ioaddr + EDMR); /* Endian change */
  352. #endif
  353. /* FIFO size set */
  354. ctrl_outl((FIFO_SIZE_T | FIFO_SIZE_R), ioaddr + FDR);
  355. ctrl_outl(0, ioaddr + TFTR);
  356. /* Frame recv control */
  357. ctrl_outl(0, ioaddr + RMCR);
  358. rx_int_var = mdp->rx_int_var = DESC_I_RINT8 | DESC_I_RINT5;
  359. tx_int_var = mdp->tx_int_var = DESC_I_TINT2;
  360. ctrl_outl(rx_int_var | tx_int_var, ioaddr + TRSCER);
  361. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  362. /* Burst sycle set */
  363. ctrl_outl(0x800, ioaddr + BCULR);
  364. #endif
  365. ctrl_outl((FIFO_F_D_RFF | FIFO_F_D_RFD), ioaddr + FCFTR);
  366. #if !defined(CONFIG_CPU_SUBTYPE_SH7763)
  367. ctrl_outl(0, ioaddr + TRIMD);
  368. #endif
  369. /* Recv frame limit set register */
  370. ctrl_outl(RFLR_VALUE, ioaddr + RFLR);
  371. ctrl_outl(ctrl_inl(ioaddr + EESR), ioaddr + EESR);
  372. ctrl_outl((DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff), ioaddr + EESIPR);
  373. /* PAUSE Prohibition */
  374. val = (ctrl_inl(ioaddr + ECMR) & ECMR_DM) |
  375. ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;
  376. ctrl_outl(val, ioaddr + ECMR);
  377. /* E-MAC Status Register clear */
  378. ctrl_outl(ECSR_INIT, ioaddr + ECSR);
  379. /* E-MAC Interrupt Enable register */
  380. ctrl_outl(ECSIPR_INIT, ioaddr + ECSIPR);
  381. /* Set MAC address */
  382. update_mac_address(ndev);
  383. /* mask reset */
  384. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7763)
  385. ctrl_outl(APR_AP, ioaddr + APR);
  386. ctrl_outl(MPR_MP, ioaddr + MPR);
  387. ctrl_outl(TPAUSER_UNLIMITED, ioaddr + TPAUSER);
  388. #endif
  389. #if defined(CONFIG_CPU_SUBTYPE_SH7710)
  390. ctrl_outl(BCFR_UNLIMITED, ioaddr + BCFR);
  391. #endif
  392. /* Setting the Rx mode will start the Rx process. */
  393. ctrl_outl(EDRRR_R, ioaddr + EDRRR);
  394. netif_start_queue(ndev);
  395. return ret;
  396. }
  397. /* free Tx skb function */
  398. static int sh_eth_txfree(struct net_device *ndev)
  399. {
  400. struct sh_eth_private *mdp = netdev_priv(ndev);
  401. struct sh_eth_txdesc *txdesc;
  402. int freeNum = 0;
  403. int entry = 0;
  404. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  405. entry = mdp->dirty_tx % TX_RING_SIZE;
  406. txdesc = &mdp->tx_ring[entry];
  407. if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
  408. break;
  409. /* Free the original skb. */
  410. if (mdp->tx_skbuff[entry]) {
  411. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  412. mdp->tx_skbuff[entry] = NULL;
  413. freeNum++;
  414. }
  415. txdesc->status = cpu_to_edmac(mdp, TD_TFP);
  416. if (entry >= TX_RING_SIZE - 1)
  417. txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
  418. mdp->stats.tx_packets++;
  419. mdp->stats.tx_bytes += txdesc->buffer_length;
  420. }
  421. return freeNum;
  422. }
  423. /* Packet receive function */
  424. static int sh_eth_rx(struct net_device *ndev)
  425. {
  426. struct sh_eth_private *mdp = netdev_priv(ndev);
  427. struct sh_eth_rxdesc *rxdesc;
  428. int entry = mdp->cur_rx % RX_RING_SIZE;
  429. int boguscnt = (mdp->dirty_rx + RX_RING_SIZE) - mdp->cur_rx;
  430. struct sk_buff *skb;
  431. u16 pkt_len = 0;
  432. u32 desc_status, reserve = 0;
  433. rxdesc = &mdp->rx_ring[entry];
  434. while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
  435. desc_status = edmac_to_cpu(mdp, rxdesc->status);
  436. pkt_len = rxdesc->frame_length;
  437. if (--boguscnt < 0)
  438. break;
  439. if (!(desc_status & RDFEND))
  440. mdp->stats.rx_length_errors++;
  441. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  442. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  443. mdp->stats.rx_errors++;
  444. if (desc_status & RD_RFS1)
  445. mdp->stats.rx_crc_errors++;
  446. if (desc_status & RD_RFS2)
  447. mdp->stats.rx_frame_errors++;
  448. if (desc_status & RD_RFS3)
  449. mdp->stats.rx_length_errors++;
  450. if (desc_status & RD_RFS4)
  451. mdp->stats.rx_length_errors++;
  452. if (desc_status & RD_RFS6)
  453. mdp->stats.rx_missed_errors++;
  454. if (desc_status & RD_RFS10)
  455. mdp->stats.rx_over_errors++;
  456. } else {
  457. swaps((char *)(rxdesc->addr & ~0x3), pkt_len + 2);
  458. skb = mdp->rx_skbuff[entry];
  459. mdp->rx_skbuff[entry] = NULL;
  460. skb_put(skb, pkt_len);
  461. skb->protocol = eth_type_trans(skb, ndev);
  462. netif_rx(skb);
  463. ndev->last_rx = jiffies;
  464. mdp->stats.rx_packets++;
  465. mdp->stats.rx_bytes += pkt_len;
  466. }
  467. rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
  468. entry = (++mdp->cur_rx) % RX_RING_SIZE;
  469. }
  470. /* Refill the Rx ring buffers. */
  471. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  472. entry = mdp->dirty_rx % RX_RING_SIZE;
  473. rxdesc = &mdp->rx_ring[entry];
  474. /* The size of the buffer is 16 byte boundary. */
  475. rxdesc->buffer_length = (mdp->rx_buf_sz + 16) & ~0x0F;
  476. if (mdp->rx_skbuff[entry] == NULL) {
  477. skb = dev_alloc_skb(mdp->rx_buf_sz);
  478. mdp->rx_skbuff[entry] = skb;
  479. if (skb == NULL)
  480. break; /* Better luck next round. */
  481. skb->dev = ndev;
  482. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  483. reserve = SH7763_SKB_ALIGN
  484. - ((uint32_t)skb->data & (SH7763_SKB_ALIGN-1));
  485. if (reserve)
  486. skb_reserve(skb, reserve);
  487. #else
  488. skb_reserve(skb, RX_OFFSET);
  489. #endif
  490. skb->ip_summed = CHECKSUM_NONE;
  491. rxdesc->addr = (u32)skb->data & ~0x3UL;
  492. }
  493. if (entry >= RX_RING_SIZE - 1)
  494. rxdesc->status |=
  495. cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
  496. else
  497. rxdesc->status |=
  498. cpu_to_edmac(mdp, RD_RACT | RD_RFP);
  499. }
  500. /* Restart Rx engine if stopped. */
  501. /* If we don't need to check status, don't. -KDU */
  502. if (!(ctrl_inl(ndev->base_addr + EDRRR) & EDRRR_R))
  503. ctrl_outl(EDRRR_R, ndev->base_addr + EDRRR);
  504. return 0;
  505. }
  506. /* error control function */
  507. static void sh_eth_error(struct net_device *ndev, int intr_status)
  508. {
  509. struct sh_eth_private *mdp = netdev_priv(ndev);
  510. u32 ioaddr = ndev->base_addr;
  511. u32 felic_stat;
  512. if (intr_status & EESR_ECI) {
  513. felic_stat = ctrl_inl(ioaddr + ECSR);
  514. ctrl_outl(felic_stat, ioaddr + ECSR); /* clear int */
  515. if (felic_stat & ECSR_ICD)
  516. mdp->stats.tx_carrier_errors++;
  517. if (felic_stat & ECSR_LCHNG) {
  518. /* Link Changed */
  519. u32 link_stat = (ctrl_inl(ioaddr + PSR));
  520. if (!(link_stat & PHY_ST_LINK)) {
  521. /* Link Down : disable tx and rx */
  522. ctrl_outl(ctrl_inl(ioaddr + ECMR) &
  523. ~(ECMR_RE | ECMR_TE), ioaddr + ECMR);
  524. } else {
  525. /* Link Up */
  526. ctrl_outl(ctrl_inl(ioaddr + EESIPR) &
  527. ~DMAC_M_ECI, ioaddr + EESIPR);
  528. /*clear int */
  529. ctrl_outl(ctrl_inl(ioaddr + ECSR),
  530. ioaddr + ECSR);
  531. ctrl_outl(ctrl_inl(ioaddr + EESIPR) |
  532. DMAC_M_ECI, ioaddr + EESIPR);
  533. /* enable tx and rx */
  534. ctrl_outl(ctrl_inl(ioaddr + ECMR) |
  535. (ECMR_RE | ECMR_TE), ioaddr + ECMR);
  536. }
  537. }
  538. }
  539. if (intr_status & EESR_TWB) {
  540. /* Write buck end. unused write back interrupt */
  541. if (intr_status & EESR_TABT) /* Transmit Abort int */
  542. mdp->stats.tx_aborted_errors++;
  543. }
  544. if (intr_status & EESR_RABT) {
  545. /* Receive Abort int */
  546. if (intr_status & EESR_RFRMER) {
  547. /* Receive Frame Overflow int */
  548. mdp->stats.rx_frame_errors++;
  549. printk(KERN_ERR "Receive Frame Overflow\n");
  550. }
  551. }
  552. #if !defined(CONFIG_CPU_SUBTYPE_SH7763)
  553. if (intr_status & EESR_ADE) {
  554. if (intr_status & EESR_TDE) {
  555. if (intr_status & EESR_TFE)
  556. mdp->stats.tx_fifo_errors++;
  557. }
  558. }
  559. #endif
  560. if (intr_status & EESR_RDE) {
  561. /* Receive Descriptor Empty int */
  562. mdp->stats.rx_over_errors++;
  563. if (ctrl_inl(ioaddr + EDRRR) ^ EDRRR_R)
  564. ctrl_outl(EDRRR_R, ioaddr + EDRRR);
  565. printk(KERN_ERR "Receive Descriptor Empty\n");
  566. }
  567. if (intr_status & EESR_RFE) {
  568. /* Receive FIFO Overflow int */
  569. mdp->stats.rx_fifo_errors++;
  570. printk(KERN_ERR "Receive FIFO Overflow\n");
  571. }
  572. if (intr_status & (EESR_TWB | EESR_TABT |
  573. #if !defined(CONFIG_CPU_SUBTYPE_SH7763)
  574. EESR_ADE |
  575. #endif
  576. EESR_TDE | EESR_TFE)) {
  577. /* Tx error */
  578. u32 edtrr = ctrl_inl(ndev->base_addr + EDTRR);
  579. /* dmesg */
  580. printk(KERN_ERR "%s:TX error. status=%8.8x cur_tx=%8.8x ",
  581. ndev->name, intr_status, mdp->cur_tx);
  582. printk(KERN_ERR "dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  583. mdp->dirty_tx, (u32) ndev->state, edtrr);
  584. /* dirty buffer free */
  585. sh_eth_txfree(ndev);
  586. /* SH7712 BUG */
  587. if (edtrr ^ EDTRR_TRNS) {
  588. /* tx dma start */
  589. ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
  590. }
  591. /* wakeup */
  592. netif_wake_queue(ndev);
  593. }
  594. }
  595. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  596. {
  597. struct net_device *ndev = netdev;
  598. struct sh_eth_private *mdp = netdev_priv(ndev);
  599. u32 ioaddr, boguscnt = RX_RING_SIZE;
  600. u32 intr_status = 0;
  601. ioaddr = ndev->base_addr;
  602. spin_lock(&mdp->lock);
  603. /* Get interrpt stat */
  604. intr_status = ctrl_inl(ioaddr + EESR);
  605. /* Clear interrupt */
  606. ctrl_outl(intr_status, ioaddr + EESR);
  607. if (intr_status & (EESR_FRC | /* Frame recv*/
  608. EESR_RMAF | /* Multi cast address recv*/
  609. EESR_RRF | /* Bit frame recv */
  610. EESR_RTLF | /* Long frame recv*/
  611. EESR_RTSF | /* short frame recv */
  612. EESR_PRE | /* PHY-LSI recv error */
  613. EESR_CERF)){ /* recv frame CRC error */
  614. sh_eth_rx(ndev);
  615. }
  616. /* Tx Check */
  617. if (intr_status & TX_CHECK) {
  618. sh_eth_txfree(ndev);
  619. netif_wake_queue(ndev);
  620. }
  621. if (intr_status & EESR_ERR_CHECK)
  622. sh_eth_error(ndev, intr_status);
  623. if (--boguscnt < 0) {
  624. printk(KERN_WARNING
  625. "%s: Too much work at interrupt, status=0x%4.4x.\n",
  626. ndev->name, intr_status);
  627. }
  628. spin_unlock(&mdp->lock);
  629. return IRQ_HANDLED;
  630. }
  631. static void sh_eth_timer(unsigned long data)
  632. {
  633. struct net_device *ndev = (struct net_device *)data;
  634. struct sh_eth_private *mdp = netdev_priv(ndev);
  635. mod_timer(&mdp->timer, jiffies + (10 * HZ));
  636. }
  637. /* PHY state control function */
  638. static void sh_eth_adjust_link(struct net_device *ndev)
  639. {
  640. struct sh_eth_private *mdp = netdev_priv(ndev);
  641. struct phy_device *phydev = mdp->phydev;
  642. u32 ioaddr = ndev->base_addr;
  643. int new_state = 0;
  644. if (phydev->link != PHY_DOWN) {
  645. if (phydev->duplex != mdp->duplex) {
  646. new_state = 1;
  647. mdp->duplex = phydev->duplex;
  648. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  649. if (mdp->duplex) { /* FULL */
  650. ctrl_outl(ctrl_inl(ioaddr + ECMR) | ECMR_DM,
  651. ioaddr + ECMR);
  652. } else { /* Half */
  653. ctrl_outl(ctrl_inl(ioaddr + ECMR) & ~ECMR_DM,
  654. ioaddr + ECMR);
  655. }
  656. #endif
  657. }
  658. if (phydev->speed != mdp->speed) {
  659. new_state = 1;
  660. mdp->speed = phydev->speed;
  661. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  662. switch (mdp->speed) {
  663. case 10: /* 10BASE */
  664. ctrl_outl(GECMR_10, ioaddr + GECMR); break;
  665. case 100:/* 100BASE */
  666. ctrl_outl(GECMR_100, ioaddr + GECMR); break;
  667. case 1000: /* 1000BASE */
  668. ctrl_outl(GECMR_1000, ioaddr + GECMR); break;
  669. default:
  670. break;
  671. }
  672. #endif
  673. }
  674. if (mdp->link == PHY_DOWN) {
  675. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_TXF)
  676. | ECMR_DM, ioaddr + ECMR);
  677. new_state = 1;
  678. mdp->link = phydev->link;
  679. }
  680. } else if (mdp->link) {
  681. new_state = 1;
  682. mdp->link = PHY_DOWN;
  683. mdp->speed = 0;
  684. mdp->duplex = -1;
  685. }
  686. if (new_state)
  687. phy_print_status(phydev);
  688. }
  689. /* PHY init function */
  690. static int sh_eth_phy_init(struct net_device *ndev)
  691. {
  692. struct sh_eth_private *mdp = netdev_priv(ndev);
  693. char phy_id[BUS_ID_SIZE];
  694. struct phy_device *phydev = NULL;
  695. snprintf(phy_id, BUS_ID_SIZE, PHY_ID_FMT,
  696. mdp->mii_bus->id , mdp->phy_id);
  697. mdp->link = PHY_DOWN;
  698. mdp->speed = 0;
  699. mdp->duplex = -1;
  700. /* Try connect to PHY */
  701. phydev = phy_connect(ndev, phy_id, &sh_eth_adjust_link,
  702. 0, PHY_INTERFACE_MODE_MII);
  703. if (IS_ERR(phydev)) {
  704. dev_err(&ndev->dev, "phy_connect failed\n");
  705. return PTR_ERR(phydev);
  706. }
  707. dev_info(&ndev->dev, "attached phy %i to driver %s\n",
  708. phydev->addr, phydev->drv->name);
  709. mdp->phydev = phydev;
  710. return 0;
  711. }
  712. /* PHY control start function */
  713. static int sh_eth_phy_start(struct net_device *ndev)
  714. {
  715. struct sh_eth_private *mdp = netdev_priv(ndev);
  716. int ret;
  717. ret = sh_eth_phy_init(ndev);
  718. if (ret)
  719. return ret;
  720. /* reset phy - this also wakes it from PDOWN */
  721. phy_write(mdp->phydev, MII_BMCR, BMCR_RESET);
  722. phy_start(mdp->phydev);
  723. return 0;
  724. }
  725. /* network device open function */
  726. static int sh_eth_open(struct net_device *ndev)
  727. {
  728. int ret = 0;
  729. struct sh_eth_private *mdp = netdev_priv(ndev);
  730. ret = request_irq(ndev->irq, &sh_eth_interrupt, 0, ndev->name, ndev);
  731. if (ret) {
  732. printk(KERN_ERR "Can not assign IRQ number to %s\n", CARDNAME);
  733. return ret;
  734. }
  735. /* Descriptor set */
  736. ret = sh_eth_ring_init(ndev);
  737. if (ret)
  738. goto out_free_irq;
  739. /* device init */
  740. ret = sh_eth_dev_init(ndev);
  741. if (ret)
  742. goto out_free_irq;
  743. /* PHY control start*/
  744. ret = sh_eth_phy_start(ndev);
  745. if (ret)
  746. goto out_free_irq;
  747. /* Set the timer to check for link beat. */
  748. init_timer(&mdp->timer);
  749. mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
  750. setup_timer(&mdp->timer, sh_eth_timer, (unsigned long)ndev);
  751. return ret;
  752. out_free_irq:
  753. free_irq(ndev->irq, ndev);
  754. return ret;
  755. }
  756. /* Timeout function */
  757. static void sh_eth_tx_timeout(struct net_device *ndev)
  758. {
  759. struct sh_eth_private *mdp = netdev_priv(ndev);
  760. u32 ioaddr = ndev->base_addr;
  761. struct sh_eth_rxdesc *rxdesc;
  762. int i;
  763. netif_stop_queue(ndev);
  764. /* worning message out. */
  765. printk(KERN_WARNING "%s: transmit timed out, status %8.8x,"
  766. " resetting...\n", ndev->name, (int)ctrl_inl(ioaddr + EESR));
  767. /* tx_errors count up */
  768. mdp->stats.tx_errors++;
  769. /* timer off */
  770. del_timer_sync(&mdp->timer);
  771. /* Free all the skbuffs in the Rx queue. */
  772. for (i = 0; i < RX_RING_SIZE; i++) {
  773. rxdesc = &mdp->rx_ring[i];
  774. rxdesc->status = 0;
  775. rxdesc->addr = 0xBADF00D0;
  776. if (mdp->rx_skbuff[i])
  777. dev_kfree_skb(mdp->rx_skbuff[i]);
  778. mdp->rx_skbuff[i] = NULL;
  779. }
  780. for (i = 0; i < TX_RING_SIZE; i++) {
  781. if (mdp->tx_skbuff[i])
  782. dev_kfree_skb(mdp->tx_skbuff[i]);
  783. mdp->tx_skbuff[i] = NULL;
  784. }
  785. /* device init */
  786. sh_eth_dev_init(ndev);
  787. /* timer on */
  788. mdp->timer.expires = (jiffies + (24 * HZ)) / 10;/* 2.4 sec. */
  789. add_timer(&mdp->timer);
  790. }
  791. /* Packet transmit function */
  792. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  793. {
  794. struct sh_eth_private *mdp = netdev_priv(ndev);
  795. struct sh_eth_txdesc *txdesc;
  796. u32 entry;
  797. int flags;
  798. spin_lock_irqsave(&mdp->lock, flags);
  799. if ((mdp->cur_tx - mdp->dirty_tx) >= (TX_RING_SIZE - 4)) {
  800. if (!sh_eth_txfree(ndev)) {
  801. netif_stop_queue(ndev);
  802. spin_unlock_irqrestore(&mdp->lock, flags);
  803. return 1;
  804. }
  805. }
  806. spin_unlock_irqrestore(&mdp->lock, flags);
  807. entry = mdp->cur_tx % TX_RING_SIZE;
  808. mdp->tx_skbuff[entry] = skb;
  809. txdesc = &mdp->tx_ring[entry];
  810. txdesc->addr = (u32)(skb->data);
  811. /* soft swap. */
  812. swaps((char *)(txdesc->addr & ~0x3), skb->len + 2);
  813. /* write back */
  814. __flush_purge_region(skb->data, skb->len);
  815. if (skb->len < ETHERSMALL)
  816. txdesc->buffer_length = ETHERSMALL;
  817. else
  818. txdesc->buffer_length = skb->len;
  819. if (entry >= TX_RING_SIZE - 1)
  820. txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
  821. else
  822. txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
  823. mdp->cur_tx++;
  824. if (!(ctrl_inl(ndev->base_addr + EDTRR) & EDTRR_TRNS))
  825. ctrl_outl(EDTRR_TRNS, ndev->base_addr + EDTRR);
  826. ndev->trans_start = jiffies;
  827. return 0;
  828. }
  829. /* device close function */
  830. static int sh_eth_close(struct net_device *ndev)
  831. {
  832. struct sh_eth_private *mdp = netdev_priv(ndev);
  833. u32 ioaddr = ndev->base_addr;
  834. int ringsize;
  835. netif_stop_queue(ndev);
  836. /* Disable interrupts by clearing the interrupt mask. */
  837. ctrl_outl(0x0000, ioaddr + EESIPR);
  838. /* Stop the chip's Tx and Rx processes. */
  839. ctrl_outl(0, ioaddr + EDTRR);
  840. ctrl_outl(0, ioaddr + EDRRR);
  841. /* PHY Disconnect */
  842. if (mdp->phydev) {
  843. phy_stop(mdp->phydev);
  844. phy_disconnect(mdp->phydev);
  845. }
  846. free_irq(ndev->irq, ndev);
  847. del_timer_sync(&mdp->timer);
  848. /* Free all the skbuffs in the Rx queue. */
  849. sh_eth_ring_free(ndev);
  850. /* free DMA buffer */
  851. ringsize = sizeof(struct sh_eth_rxdesc) * RX_RING_SIZE;
  852. dma_free_coherent(NULL, ringsize, mdp->rx_ring, mdp->rx_desc_dma);
  853. /* free DMA buffer */
  854. ringsize = sizeof(struct sh_eth_txdesc) * TX_RING_SIZE;
  855. dma_free_coherent(NULL, ringsize, mdp->tx_ring, mdp->tx_desc_dma);
  856. return 0;
  857. }
  858. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  859. {
  860. struct sh_eth_private *mdp = netdev_priv(ndev);
  861. u32 ioaddr = ndev->base_addr;
  862. mdp->stats.tx_dropped += ctrl_inl(ioaddr + TROCR);
  863. ctrl_outl(0, ioaddr + TROCR); /* (write clear) */
  864. mdp->stats.collisions += ctrl_inl(ioaddr + CDCR);
  865. ctrl_outl(0, ioaddr + CDCR); /* (write clear) */
  866. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + LCCR);
  867. ctrl_outl(0, ioaddr + LCCR); /* (write clear) */
  868. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  869. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CERCR);/* CERCR */
  870. ctrl_outl(0, ioaddr + CERCR); /* (write clear) */
  871. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CEECR);/* CEECR */
  872. ctrl_outl(0, ioaddr + CEECR); /* (write clear) */
  873. #else
  874. mdp->stats.tx_carrier_errors += ctrl_inl(ioaddr + CNDCR);
  875. ctrl_outl(0, ioaddr + CNDCR); /* (write clear) */
  876. #endif
  877. return &mdp->stats;
  878. }
  879. /* ioctl to device funciotn*/
  880. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq,
  881. int cmd)
  882. {
  883. struct sh_eth_private *mdp = netdev_priv(ndev);
  884. struct phy_device *phydev = mdp->phydev;
  885. if (!netif_running(ndev))
  886. return -EINVAL;
  887. if (!phydev)
  888. return -ENODEV;
  889. return phy_mii_ioctl(phydev, if_mii(rq), cmd);
  890. }
  891. /* Multicast reception directions set */
  892. static void sh_eth_set_multicast_list(struct net_device *ndev)
  893. {
  894. u32 ioaddr = ndev->base_addr;
  895. if (ndev->flags & IFF_PROMISC) {
  896. /* Set promiscuous. */
  897. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_MCT) | ECMR_PRM,
  898. ioaddr + ECMR);
  899. } else {
  900. /* Normal, unicast/broadcast-only mode. */
  901. ctrl_outl((ctrl_inl(ioaddr + ECMR) & ~ECMR_PRM) | ECMR_MCT,
  902. ioaddr + ECMR);
  903. }
  904. }
  905. /* SuperH's TSU register init function */
  906. static void sh_eth_tsu_init(u32 ioaddr)
  907. {
  908. ctrl_outl(0, ioaddr + TSU_FWEN0); /* Disable forward(0->1) */
  909. ctrl_outl(0, ioaddr + TSU_FWEN1); /* Disable forward(1->0) */
  910. ctrl_outl(0, ioaddr + TSU_FCM); /* forward fifo 3k-3k */
  911. ctrl_outl(0xc, ioaddr + TSU_BSYSL0);
  912. ctrl_outl(0xc, ioaddr + TSU_BSYSL1);
  913. ctrl_outl(0, ioaddr + TSU_PRISL0);
  914. ctrl_outl(0, ioaddr + TSU_PRISL1);
  915. ctrl_outl(0, ioaddr + TSU_FWSL0);
  916. ctrl_outl(0, ioaddr + TSU_FWSL1);
  917. ctrl_outl(TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, ioaddr + TSU_FWSLC);
  918. #if defined(CONFIG_CPU_SUBTYPE_SH7763)
  919. ctrl_outl(0, ioaddr + TSU_QTAG0); /* Disable QTAG(0->1) */
  920. ctrl_outl(0, ioaddr + TSU_QTAG1); /* Disable QTAG(1->0) */
  921. #else
  922. ctrl_outl(0, ioaddr + TSU_QTAGM0); /* Disable QTAG(0->1) */
  923. ctrl_outl(0, ioaddr + TSU_QTAGM1); /* Disable QTAG(1->0) */
  924. #endif
  925. ctrl_outl(0, ioaddr + TSU_FWSR); /* all interrupt status clear */
  926. ctrl_outl(0, ioaddr + TSU_FWINMK); /* Disable all interrupt */
  927. ctrl_outl(0, ioaddr + TSU_TEN); /* Disable all CAM entry */
  928. ctrl_outl(0, ioaddr + TSU_POST1); /* Disable CAM entry [ 0- 7] */
  929. ctrl_outl(0, ioaddr + TSU_POST2); /* Disable CAM entry [ 8-15] */
  930. ctrl_outl(0, ioaddr + TSU_POST3); /* Disable CAM entry [16-23] */
  931. ctrl_outl(0, ioaddr + TSU_POST4); /* Disable CAM entry [24-31] */
  932. }
  933. /* MDIO bus release function */
  934. static int sh_mdio_release(struct net_device *ndev)
  935. {
  936. struct mii_bus *bus = dev_get_drvdata(&ndev->dev);
  937. /* unregister mdio bus */
  938. mdiobus_unregister(bus);
  939. /* remove mdio bus info from net_device */
  940. dev_set_drvdata(&ndev->dev, NULL);
  941. /* free bitbang info */
  942. free_mdio_bitbang(bus);
  943. return 0;
  944. }
  945. /* MDIO bus init function */
  946. static int sh_mdio_init(struct net_device *ndev, int id)
  947. {
  948. int ret, i;
  949. struct bb_info *bitbang;
  950. struct sh_eth_private *mdp = netdev_priv(ndev);
  951. /* create bit control struct for PHY */
  952. bitbang = kzalloc(sizeof(struct bb_info), GFP_KERNEL);
  953. if (!bitbang) {
  954. ret = -ENOMEM;
  955. goto out;
  956. }
  957. /* bitbang init */
  958. bitbang->addr = ndev->base_addr + PIR;
  959. bitbang->mdi_msk = 0x08;
  960. bitbang->mdo_msk = 0x04;
  961. bitbang->mmd_msk = 0x02;/* MMD */
  962. bitbang->mdc_msk = 0x01;
  963. bitbang->ctrl.ops = &bb_ops;
  964. /* MII contorller setting */
  965. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  966. if (!mdp->mii_bus) {
  967. ret = -ENOMEM;
  968. goto out_free_bitbang;
  969. }
  970. /* Hook up MII support for ethtool */
  971. mdp->mii_bus->name = "sh_mii";
  972. mdp->mii_bus->parent = &ndev->dev;
  973. mdp->mii_bus->id[0] = id;
  974. /* PHY IRQ */
  975. mdp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
  976. if (!mdp->mii_bus->irq) {
  977. ret = -ENOMEM;
  978. goto out_free_bus;
  979. }
  980. for (i = 0; i < PHY_MAX_ADDR; i++)
  981. mdp->mii_bus->irq[i] = PHY_POLL;
  982. /* regist mdio bus */
  983. ret = mdiobus_register(mdp->mii_bus);
  984. if (ret)
  985. goto out_free_irq;
  986. dev_set_drvdata(&ndev->dev, mdp->mii_bus);
  987. return 0;
  988. out_free_irq:
  989. kfree(mdp->mii_bus->irq);
  990. out_free_bus:
  991. free_mdio_bitbang(mdp->mii_bus);
  992. out_free_bitbang:
  993. kfree(bitbang);
  994. out:
  995. return ret;
  996. }
  997. static int sh_eth_drv_probe(struct platform_device *pdev)
  998. {
  999. int ret, i, devno = 0;
  1000. struct resource *res;
  1001. struct net_device *ndev = NULL;
  1002. struct sh_eth_private *mdp;
  1003. struct sh_eth_plat_data *pd;
  1004. /* get base addr */
  1005. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1006. if (unlikely(res == NULL)) {
  1007. dev_err(&pdev->dev, "invalid resource\n");
  1008. ret = -EINVAL;
  1009. goto out;
  1010. }
  1011. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  1012. if (!ndev) {
  1013. printk(KERN_ERR "%s: could not allocate device.\n", CARDNAME);
  1014. ret = -ENOMEM;
  1015. goto out;
  1016. }
  1017. /* The sh Ether-specific entries in the device structure. */
  1018. ndev->base_addr = res->start;
  1019. devno = pdev->id;
  1020. if (devno < 0)
  1021. devno = 0;
  1022. ndev->dma = -1;
  1023. ret = platform_get_irq(pdev, 0);
  1024. if (ret < 0) {
  1025. ret = -ENODEV;
  1026. goto out_release;
  1027. }
  1028. ndev->irq = ret;
  1029. SET_NETDEV_DEV(ndev, &pdev->dev);
  1030. /* Fill in the fields of the device structure with ethernet values. */
  1031. ether_setup(ndev);
  1032. mdp = netdev_priv(ndev);
  1033. spin_lock_init(&mdp->lock);
  1034. pd = (struct sh_eth_plat_data *)(pdev->dev.platform_data);
  1035. /* get PHY ID */
  1036. mdp->phy_id = pd->phy;
  1037. /* EDMAC endian */
  1038. mdp->edmac_endian = pd->edmac_endian;
  1039. /* set function */
  1040. ndev->open = sh_eth_open;
  1041. ndev->hard_start_xmit = sh_eth_start_xmit;
  1042. ndev->stop = sh_eth_close;
  1043. ndev->get_stats = sh_eth_get_stats;
  1044. ndev->set_multicast_list = sh_eth_set_multicast_list;
  1045. ndev->do_ioctl = sh_eth_do_ioctl;
  1046. ndev->tx_timeout = sh_eth_tx_timeout;
  1047. ndev->watchdog_timeo = TX_TIMEOUT;
  1048. mdp->post_rx = POST_RX >> (devno << 1);
  1049. mdp->post_fw = POST_FW >> (devno << 1);
  1050. /* read and set MAC address */
  1051. read_mac_address(ndev);
  1052. /* First device only init */
  1053. if (!devno) {
  1054. #if defined(ARSTR)
  1055. /* reset device */
  1056. ctrl_outl(ARSTR_ARSTR, ARSTR);
  1057. mdelay(1);
  1058. #endif
  1059. #if defined(SH_TSU_ADDR)
  1060. /* TSU init (Init only)*/
  1061. sh_eth_tsu_init(SH_TSU_ADDR);
  1062. #endif
  1063. }
  1064. /* network device register */
  1065. ret = register_netdev(ndev);
  1066. if (ret)
  1067. goto out_release;
  1068. /* mdio bus init */
  1069. ret = sh_mdio_init(ndev, pdev->id);
  1070. if (ret)
  1071. goto out_unregister;
  1072. /* pritnt device infomation */
  1073. printk(KERN_INFO "%s: %s at 0x%x, ",
  1074. ndev->name, CARDNAME, (u32) ndev->base_addr);
  1075. for (i = 0; i < 5; i++)
  1076. printk("%02X:", ndev->dev_addr[i]);
  1077. printk("%02X, IRQ %d.\n", ndev->dev_addr[i], ndev->irq);
  1078. platform_set_drvdata(pdev, ndev);
  1079. return ret;
  1080. out_unregister:
  1081. unregister_netdev(ndev);
  1082. out_release:
  1083. /* net_dev free */
  1084. if (ndev)
  1085. free_netdev(ndev);
  1086. out:
  1087. return ret;
  1088. }
  1089. static int sh_eth_drv_remove(struct platform_device *pdev)
  1090. {
  1091. struct net_device *ndev = platform_get_drvdata(pdev);
  1092. sh_mdio_release(ndev);
  1093. unregister_netdev(ndev);
  1094. flush_scheduled_work();
  1095. free_netdev(ndev);
  1096. platform_set_drvdata(pdev, NULL);
  1097. return 0;
  1098. }
  1099. static struct platform_driver sh_eth_driver = {
  1100. .probe = sh_eth_drv_probe,
  1101. .remove = sh_eth_drv_remove,
  1102. .driver = {
  1103. .name = CARDNAME,
  1104. },
  1105. };
  1106. static int __init sh_eth_init(void)
  1107. {
  1108. return platform_driver_register(&sh_eth_driver);
  1109. }
  1110. static void __exit sh_eth_cleanup(void)
  1111. {
  1112. platform_driver_unregister(&sh_eth_driver);
  1113. }
  1114. module_init(sh_eth_init);
  1115. module_exit(sh_eth_cleanup);
  1116. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  1117. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  1118. MODULE_LICENSE("GPL v2");