qlge_main.c 107 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959
  1. /*
  2. * QLogic qlge NIC HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. * See LICENSE.qlge for copyright and licensing details.
  5. * Author: Linux qlge network device driver by
  6. * Ron Mercer <ron.mercer@qlogic.com>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include <linux/module.h>
  12. #include <linux/list.h>
  13. #include <linux/pci.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/pagemap.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/kthread.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/errno.h>
  24. #include <linux/ioport.h>
  25. #include <linux/in.h>
  26. #include <linux/ip.h>
  27. #include <linux/ipv6.h>
  28. #include <net/ipv6.h>
  29. #include <linux/tcp.h>
  30. #include <linux/udp.h>
  31. #include <linux/if_arp.h>
  32. #include <linux/if_ether.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/rtnetlink.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/delay.h>
  40. #include <linux/mm.h>
  41. #include <linux/vmalloc.h>
  42. #include <net/ip6_checksum.h>
  43. #include "qlge.h"
  44. char qlge_driver_name[] = DRV_NAME;
  45. const char qlge_driver_version[] = DRV_VERSION;
  46. MODULE_AUTHOR("Ron Mercer <ron.mercer@qlogic.com>");
  47. MODULE_DESCRIPTION(DRV_STRING " ");
  48. MODULE_LICENSE("GPL");
  49. MODULE_VERSION(DRV_VERSION);
  50. static const u32 default_msg =
  51. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK |
  52. /* NETIF_MSG_TIMER | */
  53. NETIF_MSG_IFDOWN |
  54. NETIF_MSG_IFUP |
  55. NETIF_MSG_RX_ERR |
  56. NETIF_MSG_TX_ERR |
  57. NETIF_MSG_TX_QUEUED |
  58. NETIF_MSG_INTR | NETIF_MSG_TX_DONE | NETIF_MSG_RX_STATUS |
  59. /* NETIF_MSG_PKTDATA | */
  60. NETIF_MSG_HW | NETIF_MSG_WOL | 0;
  61. static int debug = 0x00007fff; /* defaults above */
  62. module_param(debug, int, 0);
  63. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  64. #define MSIX_IRQ 0
  65. #define MSI_IRQ 1
  66. #define LEG_IRQ 2
  67. static int irq_type = MSIX_IRQ;
  68. module_param(irq_type, int, MSIX_IRQ);
  69. MODULE_PARM_DESC(irq_type, "0 = MSI-X, 1 = MSI, 2 = Legacy.");
  70. static struct pci_device_id qlge_pci_tbl[] __devinitdata = {
  71. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID)},
  72. {PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, QLGE_DEVICE_ID1)},
  73. /* required last entry */
  74. {0,}
  75. };
  76. MODULE_DEVICE_TABLE(pci, qlge_pci_tbl);
  77. /* This hardware semaphore causes exclusive access to
  78. * resources shared between the NIC driver, MPI firmware,
  79. * FCOE firmware and the FC driver.
  80. */
  81. static int ql_sem_trylock(struct ql_adapter *qdev, u32 sem_mask)
  82. {
  83. u32 sem_bits = 0;
  84. switch (sem_mask) {
  85. case SEM_XGMAC0_MASK:
  86. sem_bits = SEM_SET << SEM_XGMAC0_SHIFT;
  87. break;
  88. case SEM_XGMAC1_MASK:
  89. sem_bits = SEM_SET << SEM_XGMAC1_SHIFT;
  90. break;
  91. case SEM_ICB_MASK:
  92. sem_bits = SEM_SET << SEM_ICB_SHIFT;
  93. break;
  94. case SEM_MAC_ADDR_MASK:
  95. sem_bits = SEM_SET << SEM_MAC_ADDR_SHIFT;
  96. break;
  97. case SEM_FLASH_MASK:
  98. sem_bits = SEM_SET << SEM_FLASH_SHIFT;
  99. break;
  100. case SEM_PROBE_MASK:
  101. sem_bits = SEM_SET << SEM_PROBE_SHIFT;
  102. break;
  103. case SEM_RT_IDX_MASK:
  104. sem_bits = SEM_SET << SEM_RT_IDX_SHIFT;
  105. break;
  106. case SEM_PROC_REG_MASK:
  107. sem_bits = SEM_SET << SEM_PROC_REG_SHIFT;
  108. break;
  109. default:
  110. QPRINTK(qdev, PROBE, ALERT, "Bad Semaphore mask!.\n");
  111. return -EINVAL;
  112. }
  113. ql_write32(qdev, SEM, sem_bits | sem_mask);
  114. return !(ql_read32(qdev, SEM) & sem_bits);
  115. }
  116. int ql_sem_spinlock(struct ql_adapter *qdev, u32 sem_mask)
  117. {
  118. unsigned int seconds = 3;
  119. do {
  120. if (!ql_sem_trylock(qdev, sem_mask))
  121. return 0;
  122. ssleep(1);
  123. } while (--seconds);
  124. return -ETIMEDOUT;
  125. }
  126. void ql_sem_unlock(struct ql_adapter *qdev, u32 sem_mask)
  127. {
  128. ql_write32(qdev, SEM, sem_mask);
  129. ql_read32(qdev, SEM); /* flush */
  130. }
  131. /* This function waits for a specific bit to come ready
  132. * in a given register. It is used mostly by the initialize
  133. * process, but is also used in kernel thread API such as
  134. * netdev->set_multi, netdev->set_mac_address, netdev->vlan_rx_add_vid.
  135. */
  136. int ql_wait_reg_rdy(struct ql_adapter *qdev, u32 reg, u32 bit, u32 err_bit)
  137. {
  138. u32 temp;
  139. int count = UDELAY_COUNT;
  140. while (count) {
  141. temp = ql_read32(qdev, reg);
  142. /* check for errors */
  143. if (temp & err_bit) {
  144. QPRINTK(qdev, PROBE, ALERT,
  145. "register 0x%.08x access error, value = 0x%.08x!.\n",
  146. reg, temp);
  147. return -EIO;
  148. } else if (temp & bit)
  149. return 0;
  150. udelay(UDELAY_DELAY);
  151. count--;
  152. }
  153. QPRINTK(qdev, PROBE, ALERT,
  154. "Timed out waiting for reg %x to come ready.\n", reg);
  155. return -ETIMEDOUT;
  156. }
  157. /* The CFG register is used to download TX and RX control blocks
  158. * to the chip. This function waits for an operation to complete.
  159. */
  160. static int ql_wait_cfg(struct ql_adapter *qdev, u32 bit)
  161. {
  162. int count = UDELAY_COUNT;
  163. u32 temp;
  164. while (count) {
  165. temp = ql_read32(qdev, CFG);
  166. if (temp & CFG_LE)
  167. return -EIO;
  168. if (!(temp & bit))
  169. return 0;
  170. udelay(UDELAY_DELAY);
  171. count--;
  172. }
  173. return -ETIMEDOUT;
  174. }
  175. /* Used to issue init control blocks to hw. Maps control block,
  176. * sets address, triggers download, waits for completion.
  177. */
  178. int ql_write_cfg(struct ql_adapter *qdev, void *ptr, int size, u32 bit,
  179. u16 q_id)
  180. {
  181. u64 map;
  182. int status = 0;
  183. int direction;
  184. u32 mask;
  185. u32 value;
  186. direction =
  187. (bit & (CFG_LRQ | CFG_LR | CFG_LCQ)) ? PCI_DMA_TODEVICE :
  188. PCI_DMA_FROMDEVICE;
  189. map = pci_map_single(qdev->pdev, ptr, size, direction);
  190. if (pci_dma_mapping_error(qdev->pdev, map)) {
  191. QPRINTK(qdev, IFUP, ERR, "Couldn't map DMA area.\n");
  192. return -ENOMEM;
  193. }
  194. status = ql_wait_cfg(qdev, bit);
  195. if (status) {
  196. QPRINTK(qdev, IFUP, ERR,
  197. "Timed out waiting for CFG to come ready.\n");
  198. goto exit;
  199. }
  200. status = ql_sem_spinlock(qdev, SEM_ICB_MASK);
  201. if (status)
  202. goto exit;
  203. ql_write32(qdev, ICB_L, (u32) map);
  204. ql_write32(qdev, ICB_H, (u32) (map >> 32));
  205. ql_sem_unlock(qdev, SEM_ICB_MASK); /* does flush too */
  206. mask = CFG_Q_MASK | (bit << 16);
  207. value = bit | (q_id << CFG_Q_SHIFT);
  208. ql_write32(qdev, CFG, (mask | value));
  209. /*
  210. * Wait for the bit to clear after signaling hw.
  211. */
  212. status = ql_wait_cfg(qdev, bit);
  213. exit:
  214. pci_unmap_single(qdev->pdev, map, size, direction);
  215. return status;
  216. }
  217. /* Get a specific MAC address from the CAM. Used for debug and reg dump. */
  218. int ql_get_mac_addr_reg(struct ql_adapter *qdev, u32 type, u16 index,
  219. u32 *value)
  220. {
  221. u32 offset = 0;
  222. int status;
  223. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  224. if (status)
  225. return status;
  226. switch (type) {
  227. case MAC_ADDR_TYPE_MULTI_MAC:
  228. case MAC_ADDR_TYPE_CAM_MAC:
  229. {
  230. status =
  231. ql_wait_reg_rdy(qdev,
  232. MAC_ADDR_IDX, MAC_ADDR_MW, MAC_ADDR_E);
  233. if (status)
  234. goto exit;
  235. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  236. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  237. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  238. status =
  239. ql_wait_reg_rdy(qdev,
  240. MAC_ADDR_IDX, MAC_ADDR_MR, MAC_ADDR_E);
  241. if (status)
  242. goto exit;
  243. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  244. status =
  245. ql_wait_reg_rdy(qdev,
  246. MAC_ADDR_IDX, MAC_ADDR_MW, MAC_ADDR_E);
  247. if (status)
  248. goto exit;
  249. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  250. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  251. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  252. status =
  253. ql_wait_reg_rdy(qdev,
  254. MAC_ADDR_IDX, MAC_ADDR_MR, MAC_ADDR_E);
  255. if (status)
  256. goto exit;
  257. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  258. if (type == MAC_ADDR_TYPE_CAM_MAC) {
  259. status =
  260. ql_wait_reg_rdy(qdev,
  261. MAC_ADDR_IDX, MAC_ADDR_MW, MAC_ADDR_E);
  262. if (status)
  263. goto exit;
  264. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  265. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  266. MAC_ADDR_ADR | MAC_ADDR_RS | type); /* type */
  267. status =
  268. ql_wait_reg_rdy(qdev, MAC_ADDR_IDX,
  269. MAC_ADDR_MR, MAC_ADDR_E);
  270. if (status)
  271. goto exit;
  272. *value++ = ql_read32(qdev, MAC_ADDR_DATA);
  273. }
  274. break;
  275. }
  276. case MAC_ADDR_TYPE_VLAN:
  277. case MAC_ADDR_TYPE_MULTI_FLTR:
  278. default:
  279. QPRINTK(qdev, IFUP, CRIT,
  280. "Address type %d not yet supported.\n", type);
  281. status = -EPERM;
  282. }
  283. exit:
  284. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  285. return status;
  286. }
  287. /* Set up a MAC, multicast or VLAN address for the
  288. * inbound frame matching.
  289. */
  290. static int ql_set_mac_addr_reg(struct ql_adapter *qdev, u8 *addr, u32 type,
  291. u16 index)
  292. {
  293. u32 offset = 0;
  294. int status = 0;
  295. status = ql_sem_spinlock(qdev, SEM_MAC_ADDR_MASK);
  296. if (status)
  297. return status;
  298. switch (type) {
  299. case MAC_ADDR_TYPE_MULTI_MAC:
  300. case MAC_ADDR_TYPE_CAM_MAC:
  301. {
  302. u32 cam_output;
  303. u32 upper = (addr[0] << 8) | addr[1];
  304. u32 lower =
  305. (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) |
  306. (addr[5]);
  307. QPRINTK(qdev, IFUP, INFO,
  308. "Adding %s address %02x:%02x:%02x:%02x:%02x:%02x"
  309. " at index %d in the CAM.\n",
  310. ((type ==
  311. MAC_ADDR_TYPE_MULTI_MAC) ? "MULTICAST" :
  312. "UNICAST"), addr[0], addr[1], addr[2], addr[3],
  313. addr[4], addr[5], index);
  314. status =
  315. ql_wait_reg_rdy(qdev,
  316. MAC_ADDR_IDX, MAC_ADDR_MW, MAC_ADDR_E);
  317. if (status)
  318. goto exit;
  319. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  320. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  321. type); /* type */
  322. ql_write32(qdev, MAC_ADDR_DATA, lower);
  323. status =
  324. ql_wait_reg_rdy(qdev,
  325. MAC_ADDR_IDX, MAC_ADDR_MW, MAC_ADDR_E);
  326. if (status)
  327. goto exit;
  328. ql_write32(qdev, MAC_ADDR_IDX, (offset++) | /* offset */
  329. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  330. type); /* type */
  331. ql_write32(qdev, MAC_ADDR_DATA, upper);
  332. status =
  333. ql_wait_reg_rdy(qdev,
  334. MAC_ADDR_IDX, MAC_ADDR_MW, MAC_ADDR_E);
  335. if (status)
  336. goto exit;
  337. ql_write32(qdev, MAC_ADDR_IDX, (offset) | /* offset */
  338. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  339. type); /* type */
  340. /* This field should also include the queue id
  341. and possibly the function id. Right now we hardcode
  342. the route field to NIC core.
  343. */
  344. if (type == MAC_ADDR_TYPE_CAM_MAC) {
  345. cam_output = (CAM_OUT_ROUTE_NIC |
  346. (qdev->
  347. func << CAM_OUT_FUNC_SHIFT) |
  348. (qdev->
  349. rss_ring_first_cq_id <<
  350. CAM_OUT_CQ_ID_SHIFT));
  351. if (qdev->vlgrp)
  352. cam_output |= CAM_OUT_RV;
  353. /* route to NIC core */
  354. ql_write32(qdev, MAC_ADDR_DATA, cam_output);
  355. }
  356. break;
  357. }
  358. case MAC_ADDR_TYPE_VLAN:
  359. {
  360. u32 enable_bit = *((u32 *) &addr[0]);
  361. /* For VLAN, the addr actually holds a bit that
  362. * either enables or disables the vlan id we are
  363. * addressing. It's either MAC_ADDR_E on or off.
  364. * That's bit-27 we're talking about.
  365. */
  366. QPRINTK(qdev, IFUP, INFO, "%s VLAN ID %d %s the CAM.\n",
  367. (enable_bit ? "Adding" : "Removing"),
  368. index, (enable_bit ? "to" : "from"));
  369. status =
  370. ql_wait_reg_rdy(qdev,
  371. MAC_ADDR_IDX, MAC_ADDR_MW, MAC_ADDR_E);
  372. if (status)
  373. goto exit;
  374. ql_write32(qdev, MAC_ADDR_IDX, offset | /* offset */
  375. (index << MAC_ADDR_IDX_SHIFT) | /* index */
  376. type | /* type */
  377. enable_bit); /* enable/disable */
  378. break;
  379. }
  380. case MAC_ADDR_TYPE_MULTI_FLTR:
  381. default:
  382. QPRINTK(qdev, IFUP, CRIT,
  383. "Address type %d not yet supported.\n", type);
  384. status = -EPERM;
  385. }
  386. exit:
  387. ql_sem_unlock(qdev, SEM_MAC_ADDR_MASK);
  388. return status;
  389. }
  390. /* Get a specific frame routing value from the CAM.
  391. * Used for debug and reg dump.
  392. */
  393. int ql_get_routing_reg(struct ql_adapter *qdev, u32 index, u32 *value)
  394. {
  395. int status = 0;
  396. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  397. if (status)
  398. goto exit;
  399. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, RT_IDX_E);
  400. if (status)
  401. goto exit;
  402. ql_write32(qdev, RT_IDX,
  403. RT_IDX_TYPE_NICQ | RT_IDX_RS | (index << RT_IDX_IDX_SHIFT));
  404. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MR, RT_IDX_E);
  405. if (status)
  406. goto exit;
  407. *value = ql_read32(qdev, RT_DATA);
  408. exit:
  409. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  410. return status;
  411. }
  412. /* The NIC function for this chip has 16 routing indexes. Each one can be used
  413. * to route different frame types to various inbound queues. We send broadcast/
  414. * multicast/error frames to the default queue for slow handling,
  415. * and CAM hit/RSS frames to the fast handling queues.
  416. */
  417. static int ql_set_routing_reg(struct ql_adapter *qdev, u32 index, u32 mask,
  418. int enable)
  419. {
  420. int status;
  421. u32 value = 0;
  422. status = ql_sem_spinlock(qdev, SEM_RT_IDX_MASK);
  423. if (status)
  424. return status;
  425. QPRINTK(qdev, IFUP, DEBUG,
  426. "%s %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s mask %s the routing reg.\n",
  427. (enable ? "Adding" : "Removing"),
  428. ((index == RT_IDX_ALL_ERR_SLOT) ? "MAC ERROR/ALL ERROR" : ""),
  429. ((index == RT_IDX_IP_CSUM_ERR_SLOT) ? "IP CSUM ERROR" : ""),
  430. ((index ==
  431. RT_IDX_TCP_UDP_CSUM_ERR_SLOT) ? "TCP/UDP CSUM ERROR" : ""),
  432. ((index == RT_IDX_BCAST_SLOT) ? "BROADCAST" : ""),
  433. ((index == RT_IDX_MCAST_MATCH_SLOT) ? "MULTICAST MATCH" : ""),
  434. ((index == RT_IDX_ALLMULTI_SLOT) ? "ALL MULTICAST MATCH" : ""),
  435. ((index == RT_IDX_UNUSED6_SLOT) ? "UNUSED6" : ""),
  436. ((index == RT_IDX_UNUSED7_SLOT) ? "UNUSED7" : ""),
  437. ((index == RT_IDX_RSS_MATCH_SLOT) ? "RSS ALL/IPV4 MATCH" : ""),
  438. ((index == RT_IDX_RSS_IPV6_SLOT) ? "RSS IPV6" : ""),
  439. ((index == RT_IDX_RSS_TCP4_SLOT) ? "RSS TCP4" : ""),
  440. ((index == RT_IDX_RSS_TCP6_SLOT) ? "RSS TCP6" : ""),
  441. ((index == RT_IDX_CAM_HIT_SLOT) ? "CAM HIT" : ""),
  442. ((index == RT_IDX_UNUSED013) ? "UNUSED13" : ""),
  443. ((index == RT_IDX_UNUSED014) ? "UNUSED14" : ""),
  444. ((index == RT_IDX_PROMISCUOUS_SLOT) ? "PROMISCUOUS" : ""),
  445. (enable ? "to" : "from"));
  446. switch (mask) {
  447. case RT_IDX_CAM_HIT:
  448. {
  449. value = RT_IDX_DST_CAM_Q | /* dest */
  450. RT_IDX_TYPE_NICQ | /* type */
  451. (RT_IDX_CAM_HIT_SLOT << RT_IDX_IDX_SHIFT);/* index */
  452. break;
  453. }
  454. case RT_IDX_VALID: /* Promiscuous Mode frames. */
  455. {
  456. value = RT_IDX_DST_DFLT_Q | /* dest */
  457. RT_IDX_TYPE_NICQ | /* type */
  458. (RT_IDX_PROMISCUOUS_SLOT << RT_IDX_IDX_SHIFT);/* index */
  459. break;
  460. }
  461. case RT_IDX_ERR: /* Pass up MAC,IP,TCP/UDP error frames. */
  462. {
  463. value = RT_IDX_DST_DFLT_Q | /* dest */
  464. RT_IDX_TYPE_NICQ | /* type */
  465. (RT_IDX_ALL_ERR_SLOT << RT_IDX_IDX_SHIFT);/* index */
  466. break;
  467. }
  468. case RT_IDX_BCAST: /* Pass up Broadcast frames to default Q. */
  469. {
  470. value = RT_IDX_DST_DFLT_Q | /* dest */
  471. RT_IDX_TYPE_NICQ | /* type */
  472. (RT_IDX_BCAST_SLOT << RT_IDX_IDX_SHIFT);/* index */
  473. break;
  474. }
  475. case RT_IDX_MCAST: /* Pass up All Multicast frames. */
  476. {
  477. value = RT_IDX_DST_CAM_Q | /* dest */
  478. RT_IDX_TYPE_NICQ | /* type */
  479. (RT_IDX_ALLMULTI_SLOT << RT_IDX_IDX_SHIFT);/* index */
  480. break;
  481. }
  482. case RT_IDX_MCAST_MATCH: /* Pass up matched Multicast frames. */
  483. {
  484. value = RT_IDX_DST_CAM_Q | /* dest */
  485. RT_IDX_TYPE_NICQ | /* type */
  486. (RT_IDX_MCAST_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  487. break;
  488. }
  489. case RT_IDX_RSS_MATCH: /* Pass up matched RSS frames. */
  490. {
  491. value = RT_IDX_DST_RSS | /* dest */
  492. RT_IDX_TYPE_NICQ | /* type */
  493. (RT_IDX_RSS_MATCH_SLOT << RT_IDX_IDX_SHIFT);/* index */
  494. break;
  495. }
  496. case 0: /* Clear the E-bit on an entry. */
  497. {
  498. value = RT_IDX_DST_DFLT_Q | /* dest */
  499. RT_IDX_TYPE_NICQ | /* type */
  500. (index << RT_IDX_IDX_SHIFT);/* index */
  501. break;
  502. }
  503. default:
  504. QPRINTK(qdev, IFUP, ERR, "Mask type %d not yet supported.\n",
  505. mask);
  506. status = -EPERM;
  507. goto exit;
  508. }
  509. if (value) {
  510. status = ql_wait_reg_rdy(qdev, RT_IDX, RT_IDX_MW, 0);
  511. if (status)
  512. goto exit;
  513. value |= (enable ? RT_IDX_E : 0);
  514. ql_write32(qdev, RT_IDX, value);
  515. ql_write32(qdev, RT_DATA, enable ? mask : 0);
  516. }
  517. exit:
  518. ql_sem_unlock(qdev, SEM_RT_IDX_MASK);
  519. return status;
  520. }
  521. static void ql_enable_interrupts(struct ql_adapter *qdev)
  522. {
  523. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16) | INTR_EN_EI);
  524. }
  525. static void ql_disable_interrupts(struct ql_adapter *qdev)
  526. {
  527. ql_write32(qdev, INTR_EN, (INTR_EN_EI << 16));
  528. }
  529. /* If we're running with multiple MSI-X vectors then we enable on the fly.
  530. * Otherwise, we may have multiple outstanding workers and don't want to
  531. * enable until the last one finishes. In this case, the irq_cnt gets
  532. * incremented everytime we queue a worker and decremented everytime
  533. * a worker finishes. Once it hits zero we enable the interrupt.
  534. */
  535. u32 ql_enable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  536. {
  537. u32 var = 0;
  538. unsigned long hw_flags = 0;
  539. struct intr_context *ctx = qdev->intr_context + intr;
  540. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr)) {
  541. /* Always enable if we're MSIX multi interrupts and
  542. * it's not the default (zeroeth) interrupt.
  543. */
  544. ql_write32(qdev, INTR_EN,
  545. ctx->intr_en_mask);
  546. var = ql_read32(qdev, STS);
  547. return var;
  548. }
  549. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  550. if (atomic_dec_and_test(&ctx->irq_cnt)) {
  551. ql_write32(qdev, INTR_EN,
  552. ctx->intr_en_mask);
  553. var = ql_read32(qdev, STS);
  554. }
  555. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  556. return var;
  557. }
  558. static u32 ql_disable_completion_interrupt(struct ql_adapter *qdev, u32 intr)
  559. {
  560. u32 var = 0;
  561. unsigned long hw_flags;
  562. struct intr_context *ctx;
  563. /* HW disables for us if we're MSIX multi interrupts and
  564. * it's not the default (zeroeth) interrupt.
  565. */
  566. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags) && intr))
  567. return 0;
  568. ctx = qdev->intr_context + intr;
  569. spin_lock_irqsave(&qdev->hw_lock, hw_flags);
  570. if (!atomic_read(&ctx->irq_cnt)) {
  571. ql_write32(qdev, INTR_EN,
  572. ctx->intr_dis_mask);
  573. var = ql_read32(qdev, STS);
  574. }
  575. atomic_inc(&ctx->irq_cnt);
  576. spin_unlock_irqrestore(&qdev->hw_lock, hw_flags);
  577. return var;
  578. }
  579. static void ql_enable_all_completion_interrupts(struct ql_adapter *qdev)
  580. {
  581. int i;
  582. for (i = 0; i < qdev->intr_count; i++) {
  583. /* The enable call does a atomic_dec_and_test
  584. * and enables only if the result is zero.
  585. * So we precharge it here.
  586. */
  587. if (unlikely(!test_bit(QL_MSIX_ENABLED, &qdev->flags) ||
  588. i == 0))
  589. atomic_set(&qdev->intr_context[i].irq_cnt, 1);
  590. ql_enable_completion_interrupt(qdev, i);
  591. }
  592. }
  593. int ql_read_flash_word(struct ql_adapter *qdev, int offset, u32 *data)
  594. {
  595. int status = 0;
  596. /* wait for reg to come ready */
  597. status = ql_wait_reg_rdy(qdev,
  598. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  599. if (status)
  600. goto exit;
  601. /* set up for reg read */
  602. ql_write32(qdev, FLASH_ADDR, FLASH_ADDR_R | offset);
  603. /* wait for reg to come ready */
  604. status = ql_wait_reg_rdy(qdev,
  605. FLASH_ADDR, FLASH_ADDR_RDY, FLASH_ADDR_ERR);
  606. if (status)
  607. goto exit;
  608. /* get the data */
  609. *data = ql_read32(qdev, FLASH_DATA);
  610. exit:
  611. return status;
  612. }
  613. static int ql_get_flash_params(struct ql_adapter *qdev)
  614. {
  615. int i;
  616. int status;
  617. u32 *p = (u32 *)&qdev->flash;
  618. if (ql_sem_spinlock(qdev, SEM_FLASH_MASK))
  619. return -ETIMEDOUT;
  620. for (i = 0; i < sizeof(qdev->flash) / sizeof(u32); i++, p++) {
  621. status = ql_read_flash_word(qdev, i, p);
  622. if (status) {
  623. QPRINTK(qdev, IFUP, ERR, "Error reading flash.\n");
  624. goto exit;
  625. }
  626. }
  627. exit:
  628. ql_sem_unlock(qdev, SEM_FLASH_MASK);
  629. return status;
  630. }
  631. /* xgmac register are located behind the xgmac_addr and xgmac_data
  632. * register pair. Each read/write requires us to wait for the ready
  633. * bit before reading/writing the data.
  634. */
  635. static int ql_write_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 data)
  636. {
  637. int status;
  638. /* wait for reg to come ready */
  639. status = ql_wait_reg_rdy(qdev,
  640. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  641. if (status)
  642. return status;
  643. /* write the data to the data reg */
  644. ql_write32(qdev, XGMAC_DATA, data);
  645. /* trigger the write */
  646. ql_write32(qdev, XGMAC_ADDR, reg);
  647. return status;
  648. }
  649. /* xgmac register are located behind the xgmac_addr and xgmac_data
  650. * register pair. Each read/write requires us to wait for the ready
  651. * bit before reading/writing the data.
  652. */
  653. int ql_read_xgmac_reg(struct ql_adapter *qdev, u32 reg, u32 *data)
  654. {
  655. int status = 0;
  656. /* wait for reg to come ready */
  657. status = ql_wait_reg_rdy(qdev,
  658. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  659. if (status)
  660. goto exit;
  661. /* set up for reg read */
  662. ql_write32(qdev, XGMAC_ADDR, reg | XGMAC_ADDR_R);
  663. /* wait for reg to come ready */
  664. status = ql_wait_reg_rdy(qdev,
  665. XGMAC_ADDR, XGMAC_ADDR_RDY, XGMAC_ADDR_XME);
  666. if (status)
  667. goto exit;
  668. /* get the data */
  669. *data = ql_read32(qdev, XGMAC_DATA);
  670. exit:
  671. return status;
  672. }
  673. /* This is used for reading the 64-bit statistics regs. */
  674. int ql_read_xgmac_reg64(struct ql_adapter *qdev, u32 reg, u64 *data)
  675. {
  676. int status = 0;
  677. u32 hi = 0;
  678. u32 lo = 0;
  679. status = ql_read_xgmac_reg(qdev, reg, &lo);
  680. if (status)
  681. goto exit;
  682. status = ql_read_xgmac_reg(qdev, reg + 4, &hi);
  683. if (status)
  684. goto exit;
  685. *data = (u64) lo | ((u64) hi << 32);
  686. exit:
  687. return status;
  688. }
  689. /* Take the MAC Core out of reset.
  690. * Enable statistics counting.
  691. * Take the transmitter/receiver out of reset.
  692. * This functionality may be done in the MPI firmware at a
  693. * later date.
  694. */
  695. static int ql_port_initialize(struct ql_adapter *qdev)
  696. {
  697. int status = 0;
  698. u32 data;
  699. if (ql_sem_trylock(qdev, qdev->xg_sem_mask)) {
  700. /* Another function has the semaphore, so
  701. * wait for the port init bit to come ready.
  702. */
  703. QPRINTK(qdev, LINK, INFO,
  704. "Another function has the semaphore, so wait for the port init bit to come ready.\n");
  705. status = ql_wait_reg_rdy(qdev, STS, qdev->port_init, 0);
  706. if (status) {
  707. QPRINTK(qdev, LINK, CRIT,
  708. "Port initialize timed out.\n");
  709. }
  710. return status;
  711. }
  712. QPRINTK(qdev, LINK, INFO, "Got xgmac semaphore!.\n");
  713. /* Set the core reset. */
  714. status = ql_read_xgmac_reg(qdev, GLOBAL_CFG, &data);
  715. if (status)
  716. goto end;
  717. data |= GLOBAL_CFG_RESET;
  718. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  719. if (status)
  720. goto end;
  721. /* Clear the core reset and turn on jumbo for receiver. */
  722. data &= ~GLOBAL_CFG_RESET; /* Clear core reset. */
  723. data |= GLOBAL_CFG_JUMBO; /* Turn on jumbo. */
  724. data |= GLOBAL_CFG_TX_STAT_EN;
  725. data |= GLOBAL_CFG_RX_STAT_EN;
  726. status = ql_write_xgmac_reg(qdev, GLOBAL_CFG, data);
  727. if (status)
  728. goto end;
  729. /* Enable transmitter, and clear it's reset. */
  730. status = ql_read_xgmac_reg(qdev, TX_CFG, &data);
  731. if (status)
  732. goto end;
  733. data &= ~TX_CFG_RESET; /* Clear the TX MAC reset. */
  734. data |= TX_CFG_EN; /* Enable the transmitter. */
  735. status = ql_write_xgmac_reg(qdev, TX_CFG, data);
  736. if (status)
  737. goto end;
  738. /* Enable receiver and clear it's reset. */
  739. status = ql_read_xgmac_reg(qdev, RX_CFG, &data);
  740. if (status)
  741. goto end;
  742. data &= ~RX_CFG_RESET; /* Clear the RX MAC reset. */
  743. data |= RX_CFG_EN; /* Enable the receiver. */
  744. status = ql_write_xgmac_reg(qdev, RX_CFG, data);
  745. if (status)
  746. goto end;
  747. /* Turn on jumbo. */
  748. status =
  749. ql_write_xgmac_reg(qdev, MAC_TX_PARAMS, MAC_TX_PARAMS_JUMBO | (0x2580 << 16));
  750. if (status)
  751. goto end;
  752. status =
  753. ql_write_xgmac_reg(qdev, MAC_RX_PARAMS, 0x2580);
  754. if (status)
  755. goto end;
  756. /* Signal to the world that the port is enabled. */
  757. ql_write32(qdev, STS, ((qdev->port_init << 16) | qdev->port_init));
  758. end:
  759. ql_sem_unlock(qdev, qdev->xg_sem_mask);
  760. return status;
  761. }
  762. /* Get the next large buffer. */
  763. struct bq_desc *ql_get_curr_lbuf(struct rx_ring *rx_ring)
  764. {
  765. struct bq_desc *lbq_desc = &rx_ring->lbq[rx_ring->lbq_curr_idx];
  766. rx_ring->lbq_curr_idx++;
  767. if (rx_ring->lbq_curr_idx == rx_ring->lbq_len)
  768. rx_ring->lbq_curr_idx = 0;
  769. rx_ring->lbq_free_cnt++;
  770. return lbq_desc;
  771. }
  772. /* Get the next small buffer. */
  773. struct bq_desc *ql_get_curr_sbuf(struct rx_ring *rx_ring)
  774. {
  775. struct bq_desc *sbq_desc = &rx_ring->sbq[rx_ring->sbq_curr_idx];
  776. rx_ring->sbq_curr_idx++;
  777. if (rx_ring->sbq_curr_idx == rx_ring->sbq_len)
  778. rx_ring->sbq_curr_idx = 0;
  779. rx_ring->sbq_free_cnt++;
  780. return sbq_desc;
  781. }
  782. /* Update an rx ring index. */
  783. static void ql_update_cq(struct rx_ring *rx_ring)
  784. {
  785. rx_ring->cnsmr_idx++;
  786. rx_ring->curr_entry++;
  787. if (unlikely(rx_ring->cnsmr_idx == rx_ring->cq_len)) {
  788. rx_ring->cnsmr_idx = 0;
  789. rx_ring->curr_entry = rx_ring->cq_base;
  790. }
  791. }
  792. static void ql_write_cq_idx(struct rx_ring *rx_ring)
  793. {
  794. ql_write_db_reg(rx_ring->cnsmr_idx, rx_ring->cnsmr_idx_db_reg);
  795. }
  796. /* Process (refill) a large buffer queue. */
  797. static void ql_update_lbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  798. {
  799. int clean_idx = rx_ring->lbq_clean_idx;
  800. struct bq_desc *lbq_desc;
  801. struct bq_element *bq;
  802. u64 map;
  803. int i;
  804. while (rx_ring->lbq_free_cnt > 16) {
  805. for (i = 0; i < 16; i++) {
  806. QPRINTK(qdev, RX_STATUS, DEBUG,
  807. "lbq: try cleaning clean_idx = %d.\n",
  808. clean_idx);
  809. lbq_desc = &rx_ring->lbq[clean_idx];
  810. bq = lbq_desc->bq;
  811. if (lbq_desc->p.lbq_page == NULL) {
  812. QPRINTK(qdev, RX_STATUS, DEBUG,
  813. "lbq: getting new page for index %d.\n",
  814. lbq_desc->index);
  815. lbq_desc->p.lbq_page = alloc_page(GFP_ATOMIC);
  816. if (lbq_desc->p.lbq_page == NULL) {
  817. QPRINTK(qdev, RX_STATUS, ERR,
  818. "Couldn't get a page.\n");
  819. return;
  820. }
  821. map = pci_map_page(qdev->pdev,
  822. lbq_desc->p.lbq_page,
  823. 0, PAGE_SIZE,
  824. PCI_DMA_FROMDEVICE);
  825. if (pci_dma_mapping_error(qdev->pdev, map)) {
  826. QPRINTK(qdev, RX_STATUS, ERR,
  827. "PCI mapping failed.\n");
  828. return;
  829. }
  830. pci_unmap_addr_set(lbq_desc, mapaddr, map);
  831. pci_unmap_len_set(lbq_desc, maplen, PAGE_SIZE);
  832. bq->addr_lo = /*lbq_desc->addr_lo = */
  833. cpu_to_le32(map);
  834. bq->addr_hi = /*lbq_desc->addr_hi = */
  835. cpu_to_le32(map >> 32);
  836. }
  837. clean_idx++;
  838. if (clean_idx == rx_ring->lbq_len)
  839. clean_idx = 0;
  840. }
  841. rx_ring->lbq_clean_idx = clean_idx;
  842. rx_ring->lbq_prod_idx += 16;
  843. if (rx_ring->lbq_prod_idx == rx_ring->lbq_len)
  844. rx_ring->lbq_prod_idx = 0;
  845. QPRINTK(qdev, RX_STATUS, DEBUG,
  846. "lbq: updating prod idx = %d.\n",
  847. rx_ring->lbq_prod_idx);
  848. ql_write_db_reg(rx_ring->lbq_prod_idx,
  849. rx_ring->lbq_prod_idx_db_reg);
  850. rx_ring->lbq_free_cnt -= 16;
  851. }
  852. }
  853. /* Process (refill) a small buffer queue. */
  854. static void ql_update_sbq(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  855. {
  856. int clean_idx = rx_ring->sbq_clean_idx;
  857. struct bq_desc *sbq_desc;
  858. struct bq_element *bq;
  859. u64 map;
  860. int i;
  861. while (rx_ring->sbq_free_cnt > 16) {
  862. for (i = 0; i < 16; i++) {
  863. sbq_desc = &rx_ring->sbq[clean_idx];
  864. QPRINTK(qdev, RX_STATUS, DEBUG,
  865. "sbq: try cleaning clean_idx = %d.\n",
  866. clean_idx);
  867. bq = sbq_desc->bq;
  868. if (sbq_desc->p.skb == NULL) {
  869. QPRINTK(qdev, RX_STATUS, DEBUG,
  870. "sbq: getting new skb for index %d.\n",
  871. sbq_desc->index);
  872. sbq_desc->p.skb =
  873. netdev_alloc_skb(qdev->ndev,
  874. rx_ring->sbq_buf_size);
  875. if (sbq_desc->p.skb == NULL) {
  876. QPRINTK(qdev, PROBE, ERR,
  877. "Couldn't get an skb.\n");
  878. rx_ring->sbq_clean_idx = clean_idx;
  879. return;
  880. }
  881. skb_reserve(sbq_desc->p.skb, QLGE_SB_PAD);
  882. map = pci_map_single(qdev->pdev,
  883. sbq_desc->p.skb->data,
  884. rx_ring->sbq_buf_size /
  885. 2, PCI_DMA_FROMDEVICE);
  886. pci_unmap_addr_set(sbq_desc, mapaddr, map);
  887. pci_unmap_len_set(sbq_desc, maplen,
  888. rx_ring->sbq_buf_size / 2);
  889. bq->addr_lo = cpu_to_le32(map);
  890. bq->addr_hi = cpu_to_le32(map >> 32);
  891. }
  892. clean_idx++;
  893. if (clean_idx == rx_ring->sbq_len)
  894. clean_idx = 0;
  895. }
  896. rx_ring->sbq_clean_idx = clean_idx;
  897. rx_ring->sbq_prod_idx += 16;
  898. if (rx_ring->sbq_prod_idx == rx_ring->sbq_len)
  899. rx_ring->sbq_prod_idx = 0;
  900. QPRINTK(qdev, RX_STATUS, DEBUG,
  901. "sbq: updating prod idx = %d.\n",
  902. rx_ring->sbq_prod_idx);
  903. ql_write_db_reg(rx_ring->sbq_prod_idx,
  904. rx_ring->sbq_prod_idx_db_reg);
  905. rx_ring->sbq_free_cnt -= 16;
  906. }
  907. }
  908. static void ql_update_buffer_queues(struct ql_adapter *qdev,
  909. struct rx_ring *rx_ring)
  910. {
  911. ql_update_sbq(qdev, rx_ring);
  912. ql_update_lbq(qdev, rx_ring);
  913. }
  914. /* Unmaps tx buffers. Can be called from send() if a pci mapping
  915. * fails at some stage, or from the interrupt when a tx completes.
  916. */
  917. static void ql_unmap_send(struct ql_adapter *qdev,
  918. struct tx_ring_desc *tx_ring_desc, int mapped)
  919. {
  920. int i;
  921. for (i = 0; i < mapped; i++) {
  922. if (i == 0 || (i == 7 && mapped > 7)) {
  923. /*
  924. * Unmap the skb->data area, or the
  925. * external sglist (AKA the Outbound
  926. * Address List (OAL)).
  927. * If its the zeroeth element, then it's
  928. * the skb->data area. If it's the 7th
  929. * element and there is more than 6 frags,
  930. * then its an OAL.
  931. */
  932. if (i == 7) {
  933. QPRINTK(qdev, TX_DONE, DEBUG,
  934. "unmapping OAL area.\n");
  935. }
  936. pci_unmap_single(qdev->pdev,
  937. pci_unmap_addr(&tx_ring_desc->map[i],
  938. mapaddr),
  939. pci_unmap_len(&tx_ring_desc->map[i],
  940. maplen),
  941. PCI_DMA_TODEVICE);
  942. } else {
  943. QPRINTK(qdev, TX_DONE, DEBUG, "unmapping frag %d.\n",
  944. i);
  945. pci_unmap_page(qdev->pdev,
  946. pci_unmap_addr(&tx_ring_desc->map[i],
  947. mapaddr),
  948. pci_unmap_len(&tx_ring_desc->map[i],
  949. maplen), PCI_DMA_TODEVICE);
  950. }
  951. }
  952. }
  953. /* Map the buffers for this transmit. This will return
  954. * NETDEV_TX_BUSY or NETDEV_TX_OK based on success.
  955. */
  956. static int ql_map_send(struct ql_adapter *qdev,
  957. struct ob_mac_iocb_req *mac_iocb_ptr,
  958. struct sk_buff *skb, struct tx_ring_desc *tx_ring_desc)
  959. {
  960. int len = skb_headlen(skb);
  961. dma_addr_t map;
  962. int frag_idx, err, map_idx = 0;
  963. struct tx_buf_desc *tbd = mac_iocb_ptr->tbd;
  964. int frag_cnt = skb_shinfo(skb)->nr_frags;
  965. if (frag_cnt) {
  966. QPRINTK(qdev, TX_QUEUED, DEBUG, "frag_cnt = %d.\n", frag_cnt);
  967. }
  968. /*
  969. * Map the skb buffer first.
  970. */
  971. map = pci_map_single(qdev->pdev, skb->data, len, PCI_DMA_TODEVICE);
  972. err = pci_dma_mapping_error(qdev->pdev, map);
  973. if (err) {
  974. QPRINTK(qdev, TX_QUEUED, ERR,
  975. "PCI mapping failed with error: %d\n", err);
  976. return NETDEV_TX_BUSY;
  977. }
  978. tbd->len = cpu_to_le32(len);
  979. tbd->addr = cpu_to_le64(map);
  980. pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  981. pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen, len);
  982. map_idx++;
  983. /*
  984. * This loop fills the remainder of the 8 address descriptors
  985. * in the IOCB. If there are more than 7 fragments, then the
  986. * eighth address desc will point to an external list (OAL).
  987. * When this happens, the remainder of the frags will be stored
  988. * in this list.
  989. */
  990. for (frag_idx = 0; frag_idx < frag_cnt; frag_idx++, map_idx++) {
  991. skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_idx];
  992. tbd++;
  993. if (frag_idx == 6 && frag_cnt > 7) {
  994. /* Let's tack on an sglist.
  995. * Our control block will now
  996. * look like this:
  997. * iocb->seg[0] = skb->data
  998. * iocb->seg[1] = frag[0]
  999. * iocb->seg[2] = frag[1]
  1000. * iocb->seg[3] = frag[2]
  1001. * iocb->seg[4] = frag[3]
  1002. * iocb->seg[5] = frag[4]
  1003. * iocb->seg[6] = frag[5]
  1004. * iocb->seg[7] = ptr to OAL (external sglist)
  1005. * oal->seg[0] = frag[6]
  1006. * oal->seg[1] = frag[7]
  1007. * oal->seg[2] = frag[8]
  1008. * oal->seg[3] = frag[9]
  1009. * oal->seg[4] = frag[10]
  1010. * etc...
  1011. */
  1012. /* Tack on the OAL in the eighth segment of IOCB. */
  1013. map = pci_map_single(qdev->pdev, &tx_ring_desc->oal,
  1014. sizeof(struct oal),
  1015. PCI_DMA_TODEVICE);
  1016. err = pci_dma_mapping_error(qdev->pdev, map);
  1017. if (err) {
  1018. QPRINTK(qdev, TX_QUEUED, ERR,
  1019. "PCI mapping outbound address list with error: %d\n",
  1020. err);
  1021. goto map_error;
  1022. }
  1023. tbd->addr = cpu_to_le64(map);
  1024. /*
  1025. * The length is the number of fragments
  1026. * that remain to be mapped times the length
  1027. * of our sglist (OAL).
  1028. */
  1029. tbd->len =
  1030. cpu_to_le32((sizeof(struct tx_buf_desc) *
  1031. (frag_cnt - frag_idx)) | TX_DESC_C);
  1032. pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr,
  1033. map);
  1034. pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1035. sizeof(struct oal));
  1036. tbd = (struct tx_buf_desc *)&tx_ring_desc->oal;
  1037. map_idx++;
  1038. }
  1039. map =
  1040. pci_map_page(qdev->pdev, frag->page,
  1041. frag->page_offset, frag->size,
  1042. PCI_DMA_TODEVICE);
  1043. err = pci_dma_mapping_error(qdev->pdev, map);
  1044. if (err) {
  1045. QPRINTK(qdev, TX_QUEUED, ERR,
  1046. "PCI mapping frags failed with error: %d.\n",
  1047. err);
  1048. goto map_error;
  1049. }
  1050. tbd->addr = cpu_to_le64(map);
  1051. tbd->len = cpu_to_le32(frag->size);
  1052. pci_unmap_addr_set(&tx_ring_desc->map[map_idx], mapaddr, map);
  1053. pci_unmap_len_set(&tx_ring_desc->map[map_idx], maplen,
  1054. frag->size);
  1055. }
  1056. /* Save the number of segments we've mapped. */
  1057. tx_ring_desc->map_cnt = map_idx;
  1058. /* Terminate the last segment. */
  1059. tbd->len = cpu_to_le32(le32_to_cpu(tbd->len) | TX_DESC_E);
  1060. return NETDEV_TX_OK;
  1061. map_error:
  1062. /*
  1063. * If the first frag mapping failed, then i will be zero.
  1064. * This causes the unmap of the skb->data area. Otherwise
  1065. * we pass in the number of frags that mapped successfully
  1066. * so they can be umapped.
  1067. */
  1068. ql_unmap_send(qdev, tx_ring_desc, map_idx);
  1069. return NETDEV_TX_BUSY;
  1070. }
  1071. void ql_realign_skb(struct sk_buff *skb, int len)
  1072. {
  1073. void *temp_addr = skb->data;
  1074. /* Undo the skb_reserve(skb,32) we did before
  1075. * giving to hardware, and realign data on
  1076. * a 2-byte boundary.
  1077. */
  1078. skb->data -= QLGE_SB_PAD - NET_IP_ALIGN;
  1079. skb->tail -= QLGE_SB_PAD - NET_IP_ALIGN;
  1080. skb_copy_to_linear_data(skb, temp_addr,
  1081. (unsigned int)len);
  1082. }
  1083. /*
  1084. * This function builds an skb for the given inbound
  1085. * completion. It will be rewritten for readability in the near
  1086. * future, but for not it works well.
  1087. */
  1088. static struct sk_buff *ql_build_rx_skb(struct ql_adapter *qdev,
  1089. struct rx_ring *rx_ring,
  1090. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1091. {
  1092. struct bq_desc *lbq_desc;
  1093. struct bq_desc *sbq_desc;
  1094. struct sk_buff *skb = NULL;
  1095. u32 length = le32_to_cpu(ib_mac_rsp->data_len);
  1096. u32 hdr_len = le32_to_cpu(ib_mac_rsp->hdr_len);
  1097. /*
  1098. * Handle the header buffer if present.
  1099. */
  1100. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HV &&
  1101. ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1102. QPRINTK(qdev, RX_STATUS, DEBUG, "Header of %d bytes in small buffer.\n", hdr_len);
  1103. /*
  1104. * Headers fit nicely into a small buffer.
  1105. */
  1106. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1107. pci_unmap_single(qdev->pdev,
  1108. pci_unmap_addr(sbq_desc, mapaddr),
  1109. pci_unmap_len(sbq_desc, maplen),
  1110. PCI_DMA_FROMDEVICE);
  1111. skb = sbq_desc->p.skb;
  1112. ql_realign_skb(skb, hdr_len);
  1113. skb_put(skb, hdr_len);
  1114. sbq_desc->p.skb = NULL;
  1115. }
  1116. /*
  1117. * Handle the data buffer(s).
  1118. */
  1119. if (unlikely(!length)) { /* Is there data too? */
  1120. QPRINTK(qdev, RX_STATUS, DEBUG,
  1121. "No Data buffer in this packet.\n");
  1122. return skb;
  1123. }
  1124. if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DS) {
  1125. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1126. QPRINTK(qdev, RX_STATUS, DEBUG,
  1127. "Headers in small, data of %d bytes in small, combine them.\n", length);
  1128. /*
  1129. * Data is less than small buffer size so it's
  1130. * stuffed in a small buffer.
  1131. * For this case we append the data
  1132. * from the "data" small buffer to the "header" small
  1133. * buffer.
  1134. */
  1135. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1136. pci_dma_sync_single_for_cpu(qdev->pdev,
  1137. pci_unmap_addr
  1138. (sbq_desc, mapaddr),
  1139. pci_unmap_len
  1140. (sbq_desc, maplen),
  1141. PCI_DMA_FROMDEVICE);
  1142. memcpy(skb_put(skb, length),
  1143. sbq_desc->p.skb->data, length);
  1144. pci_dma_sync_single_for_device(qdev->pdev,
  1145. pci_unmap_addr
  1146. (sbq_desc,
  1147. mapaddr),
  1148. pci_unmap_len
  1149. (sbq_desc,
  1150. maplen),
  1151. PCI_DMA_FROMDEVICE);
  1152. } else {
  1153. QPRINTK(qdev, RX_STATUS, DEBUG,
  1154. "%d bytes in a single small buffer.\n", length);
  1155. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1156. skb = sbq_desc->p.skb;
  1157. ql_realign_skb(skb, length);
  1158. skb_put(skb, length);
  1159. pci_unmap_single(qdev->pdev,
  1160. pci_unmap_addr(sbq_desc,
  1161. mapaddr),
  1162. pci_unmap_len(sbq_desc,
  1163. maplen),
  1164. PCI_DMA_FROMDEVICE);
  1165. sbq_desc->p.skb = NULL;
  1166. }
  1167. } else if (ib_mac_rsp->flags3 & IB_MAC_IOCB_RSP_DL) {
  1168. if (ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS) {
  1169. QPRINTK(qdev, RX_STATUS, DEBUG,
  1170. "Header in small, %d bytes in large. Chain large to small!\n", length);
  1171. /*
  1172. * The data is in a single large buffer. We
  1173. * chain it to the header buffer's skb and let
  1174. * it rip.
  1175. */
  1176. lbq_desc = ql_get_curr_lbuf(rx_ring);
  1177. pci_unmap_page(qdev->pdev,
  1178. pci_unmap_addr(lbq_desc,
  1179. mapaddr),
  1180. pci_unmap_len(lbq_desc, maplen),
  1181. PCI_DMA_FROMDEVICE);
  1182. QPRINTK(qdev, RX_STATUS, DEBUG,
  1183. "Chaining page to skb.\n");
  1184. skb_fill_page_desc(skb, 0, lbq_desc->p.lbq_page,
  1185. 0, length);
  1186. skb->len += length;
  1187. skb->data_len += length;
  1188. skb->truesize += length;
  1189. lbq_desc->p.lbq_page = NULL;
  1190. } else {
  1191. /*
  1192. * The headers and data are in a single large buffer. We
  1193. * copy it to a new skb and let it go. This can happen with
  1194. * jumbo mtu on a non-TCP/UDP frame.
  1195. */
  1196. lbq_desc = ql_get_curr_lbuf(rx_ring);
  1197. skb = netdev_alloc_skb(qdev->ndev, length);
  1198. if (skb == NULL) {
  1199. QPRINTK(qdev, PROBE, DEBUG,
  1200. "No skb available, drop the packet.\n");
  1201. return NULL;
  1202. }
  1203. skb_reserve(skb, NET_IP_ALIGN);
  1204. QPRINTK(qdev, RX_STATUS, DEBUG,
  1205. "%d bytes of headers and data in large. Chain page to new skb and pull tail.\n", length);
  1206. skb_fill_page_desc(skb, 0, lbq_desc->p.lbq_page,
  1207. 0, length);
  1208. skb->len += length;
  1209. skb->data_len += length;
  1210. skb->truesize += length;
  1211. length -= length;
  1212. lbq_desc->p.lbq_page = NULL;
  1213. __pskb_pull_tail(skb,
  1214. (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
  1215. VLAN_ETH_HLEN : ETH_HLEN);
  1216. }
  1217. } else {
  1218. /*
  1219. * The data is in a chain of large buffers
  1220. * pointed to by a small buffer. We loop
  1221. * thru and chain them to the our small header
  1222. * buffer's skb.
  1223. * frags: There are 18 max frags and our small
  1224. * buffer will hold 32 of them. The thing is,
  1225. * we'll use 3 max for our 9000 byte jumbo
  1226. * frames. If the MTU goes up we could
  1227. * eventually be in trouble.
  1228. */
  1229. int size, offset, i = 0;
  1230. struct bq_element *bq, bq_array[8];
  1231. sbq_desc = ql_get_curr_sbuf(rx_ring);
  1232. pci_unmap_single(qdev->pdev,
  1233. pci_unmap_addr(sbq_desc, mapaddr),
  1234. pci_unmap_len(sbq_desc, maplen),
  1235. PCI_DMA_FROMDEVICE);
  1236. if (!(ib_mac_rsp->flags4 & IB_MAC_IOCB_RSP_HS)) {
  1237. /*
  1238. * This is an non TCP/UDP IP frame, so
  1239. * the headers aren't split into a small
  1240. * buffer. We have to use the small buffer
  1241. * that contains our sg list as our skb to
  1242. * send upstairs. Copy the sg list here to
  1243. * a local buffer and use it to find the
  1244. * pages to chain.
  1245. */
  1246. QPRINTK(qdev, RX_STATUS, DEBUG,
  1247. "%d bytes of headers & data in chain of large.\n", length);
  1248. skb = sbq_desc->p.skb;
  1249. bq = &bq_array[0];
  1250. memcpy(bq, skb->data, sizeof(bq_array));
  1251. sbq_desc->p.skb = NULL;
  1252. skb_reserve(skb, NET_IP_ALIGN);
  1253. } else {
  1254. QPRINTK(qdev, RX_STATUS, DEBUG,
  1255. "Headers in small, %d bytes of data in chain of large.\n", length);
  1256. bq = (struct bq_element *)sbq_desc->p.skb->data;
  1257. }
  1258. while (length > 0) {
  1259. lbq_desc = ql_get_curr_lbuf(rx_ring);
  1260. if ((bq->addr_lo & ~BQ_MASK) != lbq_desc->bq->addr_lo) {
  1261. QPRINTK(qdev, RX_STATUS, ERR,
  1262. "Panic!!! bad large buffer address, expected 0x%.08x, got 0x%.08x.\n",
  1263. lbq_desc->bq->addr_lo, bq->addr_lo);
  1264. return NULL;
  1265. }
  1266. pci_unmap_page(qdev->pdev,
  1267. pci_unmap_addr(lbq_desc,
  1268. mapaddr),
  1269. pci_unmap_len(lbq_desc,
  1270. maplen),
  1271. PCI_DMA_FROMDEVICE);
  1272. size = (length < PAGE_SIZE) ? length : PAGE_SIZE;
  1273. offset = 0;
  1274. QPRINTK(qdev, RX_STATUS, DEBUG,
  1275. "Adding page %d to skb for %d bytes.\n",
  1276. i, size);
  1277. skb_fill_page_desc(skb, i, lbq_desc->p.lbq_page,
  1278. offset, size);
  1279. skb->len += size;
  1280. skb->data_len += size;
  1281. skb->truesize += size;
  1282. length -= size;
  1283. lbq_desc->p.lbq_page = NULL;
  1284. bq++;
  1285. i++;
  1286. }
  1287. __pskb_pull_tail(skb, (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V) ?
  1288. VLAN_ETH_HLEN : ETH_HLEN);
  1289. }
  1290. return skb;
  1291. }
  1292. /* Process an inbound completion from an rx ring. */
  1293. static void ql_process_mac_rx_intr(struct ql_adapter *qdev,
  1294. struct rx_ring *rx_ring,
  1295. struct ib_mac_iocb_rsp *ib_mac_rsp)
  1296. {
  1297. struct net_device *ndev = qdev->ndev;
  1298. struct sk_buff *skb = NULL;
  1299. QL_DUMP_IB_MAC_RSP(ib_mac_rsp);
  1300. skb = ql_build_rx_skb(qdev, rx_ring, ib_mac_rsp);
  1301. if (unlikely(!skb)) {
  1302. QPRINTK(qdev, RX_STATUS, DEBUG,
  1303. "No skb available, drop packet.\n");
  1304. return;
  1305. }
  1306. prefetch(skb->data);
  1307. skb->dev = ndev;
  1308. if (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) {
  1309. QPRINTK(qdev, RX_STATUS, DEBUG, "%s%s%s Multicast.\n",
  1310. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1311. IB_MAC_IOCB_RSP_M_HASH ? "Hash" : "",
  1312. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1313. IB_MAC_IOCB_RSP_M_REG ? "Registered" : "",
  1314. (ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_M_MASK) ==
  1315. IB_MAC_IOCB_RSP_M_PROM ? "Promiscuous" : "");
  1316. }
  1317. if (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_P) {
  1318. QPRINTK(qdev, RX_STATUS, DEBUG, "Promiscuous Packet.\n");
  1319. }
  1320. if (ib_mac_rsp->flags1 & (IB_MAC_IOCB_RSP_IE | IB_MAC_IOCB_RSP_TE)) {
  1321. QPRINTK(qdev, RX_STATUS, ERR,
  1322. "Bad checksum for this %s packet.\n",
  1323. ((ib_mac_rsp->
  1324. flags2 & IB_MAC_IOCB_RSP_T) ? "TCP" : "UDP"));
  1325. skb->ip_summed = CHECKSUM_NONE;
  1326. } else if (qdev->rx_csum &&
  1327. ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_T) ||
  1328. ((ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_U) &&
  1329. !(ib_mac_rsp->flags1 & IB_MAC_IOCB_RSP_NU)))) {
  1330. QPRINTK(qdev, RX_STATUS, DEBUG, "RX checksum done!\n");
  1331. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1332. }
  1333. qdev->stats.rx_packets++;
  1334. qdev->stats.rx_bytes += skb->len;
  1335. skb->protocol = eth_type_trans(skb, ndev);
  1336. if (qdev->vlgrp && (ib_mac_rsp->flags2 & IB_MAC_IOCB_RSP_V)) {
  1337. QPRINTK(qdev, RX_STATUS, DEBUG,
  1338. "Passing a VLAN packet upstream.\n");
  1339. vlan_hwaccel_rx(skb, qdev->vlgrp,
  1340. le16_to_cpu(ib_mac_rsp->vlan_id));
  1341. } else {
  1342. QPRINTK(qdev, RX_STATUS, DEBUG,
  1343. "Passing a normal packet upstream.\n");
  1344. netif_rx(skb);
  1345. }
  1346. ndev->last_rx = jiffies;
  1347. }
  1348. /* Process an outbound completion from an rx ring. */
  1349. static void ql_process_mac_tx_intr(struct ql_adapter *qdev,
  1350. struct ob_mac_iocb_rsp *mac_rsp)
  1351. {
  1352. struct tx_ring *tx_ring;
  1353. struct tx_ring_desc *tx_ring_desc;
  1354. QL_DUMP_OB_MAC_RSP(mac_rsp);
  1355. tx_ring = &qdev->tx_ring[mac_rsp->txq_idx];
  1356. tx_ring_desc = &tx_ring->q[mac_rsp->tid];
  1357. ql_unmap_send(qdev, tx_ring_desc, tx_ring_desc->map_cnt);
  1358. qdev->stats.tx_bytes += tx_ring_desc->map_cnt;
  1359. qdev->stats.tx_packets++;
  1360. dev_kfree_skb(tx_ring_desc->skb);
  1361. tx_ring_desc->skb = NULL;
  1362. if (unlikely(mac_rsp->flags1 & (OB_MAC_IOCB_RSP_E |
  1363. OB_MAC_IOCB_RSP_S |
  1364. OB_MAC_IOCB_RSP_L |
  1365. OB_MAC_IOCB_RSP_P | OB_MAC_IOCB_RSP_B))) {
  1366. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_E) {
  1367. QPRINTK(qdev, TX_DONE, WARNING,
  1368. "Total descriptor length did not match transfer length.\n");
  1369. }
  1370. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_S) {
  1371. QPRINTK(qdev, TX_DONE, WARNING,
  1372. "Frame too short to be legal, not sent.\n");
  1373. }
  1374. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_L) {
  1375. QPRINTK(qdev, TX_DONE, WARNING,
  1376. "Frame too long, but sent anyway.\n");
  1377. }
  1378. if (mac_rsp->flags1 & OB_MAC_IOCB_RSP_B) {
  1379. QPRINTK(qdev, TX_DONE, WARNING,
  1380. "PCI backplane error. Frame not sent.\n");
  1381. }
  1382. }
  1383. atomic_inc(&tx_ring->tx_count);
  1384. }
  1385. /* Fire up a handler to reset the MPI processor. */
  1386. void ql_queue_fw_error(struct ql_adapter *qdev)
  1387. {
  1388. netif_stop_queue(qdev->ndev);
  1389. netif_carrier_off(qdev->ndev);
  1390. queue_delayed_work(qdev->workqueue, &qdev->mpi_reset_work, 0);
  1391. }
  1392. void ql_queue_asic_error(struct ql_adapter *qdev)
  1393. {
  1394. netif_stop_queue(qdev->ndev);
  1395. netif_carrier_off(qdev->ndev);
  1396. ql_disable_interrupts(qdev);
  1397. queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
  1398. }
  1399. static void ql_process_chip_ae_intr(struct ql_adapter *qdev,
  1400. struct ib_ae_iocb_rsp *ib_ae_rsp)
  1401. {
  1402. switch (ib_ae_rsp->event) {
  1403. case MGMT_ERR_EVENT:
  1404. QPRINTK(qdev, RX_ERR, ERR,
  1405. "Management Processor Fatal Error.\n");
  1406. ql_queue_fw_error(qdev);
  1407. return;
  1408. case CAM_LOOKUP_ERR_EVENT:
  1409. QPRINTK(qdev, LINK, ERR,
  1410. "Multiple CAM hits lookup occurred.\n");
  1411. QPRINTK(qdev, DRV, ERR, "This event shouldn't occur.\n");
  1412. ql_queue_asic_error(qdev);
  1413. return;
  1414. case SOFT_ECC_ERROR_EVENT:
  1415. QPRINTK(qdev, RX_ERR, ERR, "Soft ECC error detected.\n");
  1416. ql_queue_asic_error(qdev);
  1417. break;
  1418. case PCI_ERR_ANON_BUF_RD:
  1419. QPRINTK(qdev, RX_ERR, ERR,
  1420. "PCI error occurred when reading anonymous buffers from rx_ring %d.\n",
  1421. ib_ae_rsp->q_id);
  1422. ql_queue_asic_error(qdev);
  1423. break;
  1424. default:
  1425. QPRINTK(qdev, DRV, ERR, "Unexpected event %d.\n",
  1426. ib_ae_rsp->event);
  1427. ql_queue_asic_error(qdev);
  1428. break;
  1429. }
  1430. }
  1431. static int ql_clean_outbound_rx_ring(struct rx_ring *rx_ring)
  1432. {
  1433. struct ql_adapter *qdev = rx_ring->qdev;
  1434. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  1435. struct ob_mac_iocb_rsp *net_rsp = NULL;
  1436. int count = 0;
  1437. /* While there are entries in the completion queue. */
  1438. while (prod != rx_ring->cnsmr_idx) {
  1439. QPRINTK(qdev, RX_STATUS, DEBUG,
  1440. "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
  1441. prod, rx_ring->cnsmr_idx);
  1442. net_rsp = (struct ob_mac_iocb_rsp *)rx_ring->curr_entry;
  1443. rmb();
  1444. switch (net_rsp->opcode) {
  1445. case OPCODE_OB_MAC_TSO_IOCB:
  1446. case OPCODE_OB_MAC_IOCB:
  1447. ql_process_mac_tx_intr(qdev, net_rsp);
  1448. break;
  1449. default:
  1450. QPRINTK(qdev, RX_STATUS, DEBUG,
  1451. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  1452. net_rsp->opcode);
  1453. }
  1454. count++;
  1455. ql_update_cq(rx_ring);
  1456. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  1457. }
  1458. ql_write_cq_idx(rx_ring);
  1459. if (netif_queue_stopped(qdev->ndev) && net_rsp != NULL) {
  1460. struct tx_ring *tx_ring = &qdev->tx_ring[net_rsp->txq_idx];
  1461. if (atomic_read(&tx_ring->queue_stopped) &&
  1462. (atomic_read(&tx_ring->tx_count) > (tx_ring->wq_len / 4)))
  1463. /*
  1464. * The queue got stopped because the tx_ring was full.
  1465. * Wake it up, because it's now at least 25% empty.
  1466. */
  1467. netif_wake_queue(qdev->ndev);
  1468. }
  1469. return count;
  1470. }
  1471. static int ql_clean_inbound_rx_ring(struct rx_ring *rx_ring, int budget)
  1472. {
  1473. struct ql_adapter *qdev = rx_ring->qdev;
  1474. u32 prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  1475. struct ql_net_rsp_iocb *net_rsp;
  1476. int count = 0;
  1477. /* While there are entries in the completion queue. */
  1478. while (prod != rx_ring->cnsmr_idx) {
  1479. QPRINTK(qdev, RX_STATUS, DEBUG,
  1480. "cq_id = %d, prod = %d, cnsmr = %d.\n.", rx_ring->cq_id,
  1481. prod, rx_ring->cnsmr_idx);
  1482. net_rsp = rx_ring->curr_entry;
  1483. rmb();
  1484. switch (net_rsp->opcode) {
  1485. case OPCODE_IB_MAC_IOCB:
  1486. ql_process_mac_rx_intr(qdev, rx_ring,
  1487. (struct ib_mac_iocb_rsp *)
  1488. net_rsp);
  1489. break;
  1490. case OPCODE_IB_AE_IOCB:
  1491. ql_process_chip_ae_intr(qdev, (struct ib_ae_iocb_rsp *)
  1492. net_rsp);
  1493. break;
  1494. default:
  1495. {
  1496. QPRINTK(qdev, RX_STATUS, DEBUG,
  1497. "Hit default case, not handled! dropping the packet, opcode = %x.\n",
  1498. net_rsp->opcode);
  1499. }
  1500. }
  1501. count++;
  1502. ql_update_cq(rx_ring);
  1503. prod = ql_read_sh_reg(rx_ring->prod_idx_sh_reg);
  1504. if (count == budget)
  1505. break;
  1506. }
  1507. ql_update_buffer_queues(qdev, rx_ring);
  1508. ql_write_cq_idx(rx_ring);
  1509. return count;
  1510. }
  1511. static int ql_napi_poll_msix(struct napi_struct *napi, int budget)
  1512. {
  1513. struct rx_ring *rx_ring = container_of(napi, struct rx_ring, napi);
  1514. struct ql_adapter *qdev = rx_ring->qdev;
  1515. int work_done = ql_clean_inbound_rx_ring(rx_ring, budget);
  1516. QPRINTK(qdev, RX_STATUS, DEBUG, "Enter, NAPI POLL cq_id = %d.\n",
  1517. rx_ring->cq_id);
  1518. if (work_done < budget) {
  1519. __netif_rx_complete(qdev->ndev, napi);
  1520. ql_enable_completion_interrupt(qdev, rx_ring->irq);
  1521. }
  1522. return work_done;
  1523. }
  1524. static void ql_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
  1525. {
  1526. struct ql_adapter *qdev = netdev_priv(ndev);
  1527. qdev->vlgrp = grp;
  1528. if (grp) {
  1529. QPRINTK(qdev, IFUP, DEBUG, "Turning on VLAN in NIC_RCV_CFG.\n");
  1530. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK |
  1531. NIC_RCV_CFG_VLAN_MATCH_AND_NON);
  1532. } else {
  1533. QPRINTK(qdev, IFUP, DEBUG,
  1534. "Turning off VLAN in NIC_RCV_CFG.\n");
  1535. ql_write32(qdev, NIC_RCV_CFG, NIC_RCV_CFG_VLAN_MASK);
  1536. }
  1537. }
  1538. static void ql_vlan_rx_add_vid(struct net_device *ndev, u16 vid)
  1539. {
  1540. struct ql_adapter *qdev = netdev_priv(ndev);
  1541. u32 enable_bit = MAC_ADDR_E;
  1542. spin_lock(&qdev->hw_lock);
  1543. if (ql_set_mac_addr_reg
  1544. (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
  1545. QPRINTK(qdev, IFUP, ERR, "Failed to init vlan address.\n");
  1546. }
  1547. spin_unlock(&qdev->hw_lock);
  1548. }
  1549. static void ql_vlan_rx_kill_vid(struct net_device *ndev, u16 vid)
  1550. {
  1551. struct ql_adapter *qdev = netdev_priv(ndev);
  1552. u32 enable_bit = 0;
  1553. spin_lock(&qdev->hw_lock);
  1554. if (ql_set_mac_addr_reg
  1555. (qdev, (u8 *) &enable_bit, MAC_ADDR_TYPE_VLAN, vid)) {
  1556. QPRINTK(qdev, IFUP, ERR, "Failed to clear vlan address.\n");
  1557. }
  1558. spin_unlock(&qdev->hw_lock);
  1559. }
  1560. /* Worker thread to process a given rx_ring that is dedicated
  1561. * to outbound completions.
  1562. */
  1563. static void ql_tx_clean(struct work_struct *work)
  1564. {
  1565. struct rx_ring *rx_ring =
  1566. container_of(work, struct rx_ring, rx_work.work);
  1567. ql_clean_outbound_rx_ring(rx_ring);
  1568. ql_enable_completion_interrupt(rx_ring->qdev, rx_ring->irq);
  1569. }
  1570. /* Worker thread to process a given rx_ring that is dedicated
  1571. * to inbound completions.
  1572. */
  1573. static void ql_rx_clean(struct work_struct *work)
  1574. {
  1575. struct rx_ring *rx_ring =
  1576. container_of(work, struct rx_ring, rx_work.work);
  1577. ql_clean_inbound_rx_ring(rx_ring, 64);
  1578. ql_enable_completion_interrupt(rx_ring->qdev, rx_ring->irq);
  1579. }
  1580. /* MSI-X Multiple Vector Interrupt Handler for outbound completions. */
  1581. static irqreturn_t qlge_msix_tx_isr(int irq, void *dev_id)
  1582. {
  1583. struct rx_ring *rx_ring = dev_id;
  1584. queue_delayed_work_on(rx_ring->cpu, rx_ring->qdev->q_workqueue,
  1585. &rx_ring->rx_work, 0);
  1586. return IRQ_HANDLED;
  1587. }
  1588. /* MSI-X Multiple Vector Interrupt Handler for inbound completions. */
  1589. static irqreturn_t qlge_msix_rx_isr(int irq, void *dev_id)
  1590. {
  1591. struct rx_ring *rx_ring = dev_id;
  1592. struct ql_adapter *qdev = rx_ring->qdev;
  1593. netif_rx_schedule(qdev->ndev, &rx_ring->napi);
  1594. return IRQ_HANDLED;
  1595. }
  1596. /* This handles a fatal error, MPI activity, and the default
  1597. * rx_ring in an MSI-X multiple vector environment.
  1598. * In MSI/Legacy environment it also process the rest of
  1599. * the rx_rings.
  1600. */
  1601. static irqreturn_t qlge_isr(int irq, void *dev_id)
  1602. {
  1603. struct rx_ring *rx_ring = dev_id;
  1604. struct ql_adapter *qdev = rx_ring->qdev;
  1605. struct intr_context *intr_context = &qdev->intr_context[0];
  1606. u32 var;
  1607. int i;
  1608. int work_done = 0;
  1609. spin_lock(&qdev->hw_lock);
  1610. if (atomic_read(&qdev->intr_context[0].irq_cnt)) {
  1611. QPRINTK(qdev, INTR, DEBUG, "Shared Interrupt, Not ours!\n");
  1612. spin_unlock(&qdev->hw_lock);
  1613. return IRQ_NONE;
  1614. }
  1615. spin_unlock(&qdev->hw_lock);
  1616. var = ql_disable_completion_interrupt(qdev, intr_context->intr);
  1617. /*
  1618. * Check for fatal error.
  1619. */
  1620. if (var & STS_FE) {
  1621. ql_queue_asic_error(qdev);
  1622. QPRINTK(qdev, INTR, ERR, "Got fatal error, STS = %x.\n", var);
  1623. var = ql_read32(qdev, ERR_STS);
  1624. QPRINTK(qdev, INTR, ERR,
  1625. "Resetting chip. Error Status Register = 0x%x\n", var);
  1626. return IRQ_HANDLED;
  1627. }
  1628. /*
  1629. * Check MPI processor activity.
  1630. */
  1631. if (var & STS_PI) {
  1632. /*
  1633. * We've got an async event or mailbox completion.
  1634. * Handle it and clear the source of the interrupt.
  1635. */
  1636. QPRINTK(qdev, INTR, ERR, "Got MPI processor interrupt.\n");
  1637. ql_disable_completion_interrupt(qdev, intr_context->intr);
  1638. queue_delayed_work_on(smp_processor_id(), qdev->workqueue,
  1639. &qdev->mpi_work, 0);
  1640. work_done++;
  1641. }
  1642. /*
  1643. * Check the default queue and wake handler if active.
  1644. */
  1645. rx_ring = &qdev->rx_ring[0];
  1646. if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) != rx_ring->cnsmr_idx) {
  1647. QPRINTK(qdev, INTR, INFO, "Waking handler for rx_ring[0].\n");
  1648. ql_disable_completion_interrupt(qdev, intr_context->intr);
  1649. queue_delayed_work_on(smp_processor_id(), qdev->q_workqueue,
  1650. &rx_ring->rx_work, 0);
  1651. work_done++;
  1652. }
  1653. if (!test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  1654. /*
  1655. * Start the DPC for each active queue.
  1656. */
  1657. for (i = 1; i < qdev->rx_ring_count; i++) {
  1658. rx_ring = &qdev->rx_ring[i];
  1659. if (ql_read_sh_reg(rx_ring->prod_idx_sh_reg) !=
  1660. rx_ring->cnsmr_idx) {
  1661. QPRINTK(qdev, INTR, INFO,
  1662. "Waking handler for rx_ring[%d].\n", i);
  1663. ql_disable_completion_interrupt(qdev,
  1664. intr_context->
  1665. intr);
  1666. if (i < qdev->rss_ring_first_cq_id)
  1667. queue_delayed_work_on(rx_ring->cpu,
  1668. qdev->q_workqueue,
  1669. &rx_ring->rx_work,
  1670. 0);
  1671. else
  1672. netif_rx_schedule(qdev->ndev,
  1673. &rx_ring->napi);
  1674. work_done++;
  1675. }
  1676. }
  1677. }
  1678. ql_enable_completion_interrupt(qdev, intr_context->intr);
  1679. return work_done ? IRQ_HANDLED : IRQ_NONE;
  1680. }
  1681. static int ql_tso(struct sk_buff *skb, struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  1682. {
  1683. if (skb_is_gso(skb)) {
  1684. int err;
  1685. if (skb_header_cloned(skb)) {
  1686. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1687. if (err)
  1688. return err;
  1689. }
  1690. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  1691. mac_iocb_ptr->flags3 |= OB_MAC_TSO_IOCB_IC;
  1692. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  1693. mac_iocb_ptr->total_hdrs_len =
  1694. cpu_to_le16(skb_transport_offset(skb) + tcp_hdrlen(skb));
  1695. mac_iocb_ptr->net_trans_offset =
  1696. cpu_to_le16(skb_network_offset(skb) |
  1697. skb_transport_offset(skb)
  1698. << OB_MAC_TRANSPORT_HDR_SHIFT);
  1699. mac_iocb_ptr->mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
  1700. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_LSO;
  1701. if (likely(skb->protocol == htons(ETH_P_IP))) {
  1702. struct iphdr *iph = ip_hdr(skb);
  1703. iph->check = 0;
  1704. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  1705. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1706. iph->daddr, 0,
  1707. IPPROTO_TCP,
  1708. 0);
  1709. } else if (skb->protocol == htons(ETH_P_IPV6)) {
  1710. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP6;
  1711. tcp_hdr(skb)->check =
  1712. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  1713. &ipv6_hdr(skb)->daddr,
  1714. 0, IPPROTO_TCP, 0);
  1715. }
  1716. return 1;
  1717. }
  1718. return 0;
  1719. }
  1720. static void ql_hw_csum_setup(struct sk_buff *skb,
  1721. struct ob_mac_tso_iocb_req *mac_iocb_ptr)
  1722. {
  1723. int len;
  1724. struct iphdr *iph = ip_hdr(skb);
  1725. u16 *check;
  1726. mac_iocb_ptr->opcode = OPCODE_OB_MAC_TSO_IOCB;
  1727. mac_iocb_ptr->frame_len = cpu_to_le32((u32) skb->len);
  1728. mac_iocb_ptr->net_trans_offset =
  1729. cpu_to_le16(skb_network_offset(skb) |
  1730. skb_transport_offset(skb) << OB_MAC_TRANSPORT_HDR_SHIFT);
  1731. mac_iocb_ptr->flags1 |= OB_MAC_TSO_IOCB_IP4;
  1732. len = (ntohs(iph->tot_len) - (iph->ihl << 2));
  1733. if (likely(iph->protocol == IPPROTO_TCP)) {
  1734. check = &(tcp_hdr(skb)->check);
  1735. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_TC;
  1736. mac_iocb_ptr->total_hdrs_len =
  1737. cpu_to_le16(skb_transport_offset(skb) +
  1738. (tcp_hdr(skb)->doff << 2));
  1739. } else {
  1740. check = &(udp_hdr(skb)->check);
  1741. mac_iocb_ptr->flags2 |= OB_MAC_TSO_IOCB_UC;
  1742. mac_iocb_ptr->total_hdrs_len =
  1743. cpu_to_le16(skb_transport_offset(skb) +
  1744. sizeof(struct udphdr));
  1745. }
  1746. *check = ~csum_tcpudp_magic(iph->saddr,
  1747. iph->daddr, len, iph->protocol, 0);
  1748. }
  1749. static int qlge_send(struct sk_buff *skb, struct net_device *ndev)
  1750. {
  1751. struct tx_ring_desc *tx_ring_desc;
  1752. struct ob_mac_iocb_req *mac_iocb_ptr;
  1753. struct ql_adapter *qdev = netdev_priv(ndev);
  1754. int tso;
  1755. struct tx_ring *tx_ring;
  1756. u32 tx_ring_idx = (u32) QL_TXQ_IDX(qdev, skb);
  1757. tx_ring = &qdev->tx_ring[tx_ring_idx];
  1758. if (unlikely(atomic_read(&tx_ring->tx_count) < 2)) {
  1759. QPRINTK(qdev, TX_QUEUED, INFO,
  1760. "%s: shutting down tx queue %d du to lack of resources.\n",
  1761. __func__, tx_ring_idx);
  1762. netif_stop_queue(ndev);
  1763. atomic_inc(&tx_ring->queue_stopped);
  1764. return NETDEV_TX_BUSY;
  1765. }
  1766. tx_ring_desc = &tx_ring->q[tx_ring->prod_idx];
  1767. mac_iocb_ptr = tx_ring_desc->queue_entry;
  1768. memset((void *)mac_iocb_ptr, 0, sizeof(mac_iocb_ptr));
  1769. if (ql_map_send(qdev, mac_iocb_ptr, skb, tx_ring_desc) != NETDEV_TX_OK) {
  1770. QPRINTK(qdev, TX_QUEUED, ERR, "Could not map the segments.\n");
  1771. return NETDEV_TX_BUSY;
  1772. }
  1773. mac_iocb_ptr->opcode = OPCODE_OB_MAC_IOCB;
  1774. mac_iocb_ptr->tid = tx_ring_desc->index;
  1775. /* We use the upper 32-bits to store the tx queue for this IO.
  1776. * When we get the completion we can use it to establish the context.
  1777. */
  1778. mac_iocb_ptr->txq_idx = tx_ring_idx;
  1779. tx_ring_desc->skb = skb;
  1780. mac_iocb_ptr->frame_len = cpu_to_le16((u16) skb->len);
  1781. if (qdev->vlgrp && vlan_tx_tag_present(skb)) {
  1782. QPRINTK(qdev, TX_QUEUED, DEBUG, "Adding a vlan tag %d.\n",
  1783. vlan_tx_tag_get(skb));
  1784. mac_iocb_ptr->flags3 |= OB_MAC_IOCB_V;
  1785. mac_iocb_ptr->vlan_tci = cpu_to_le16(vlan_tx_tag_get(skb));
  1786. }
  1787. tso = ql_tso(skb, (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  1788. if (tso < 0) {
  1789. dev_kfree_skb_any(skb);
  1790. return NETDEV_TX_OK;
  1791. } else if (unlikely(!tso) && (skb->ip_summed == CHECKSUM_PARTIAL)) {
  1792. ql_hw_csum_setup(skb,
  1793. (struct ob_mac_tso_iocb_req *)mac_iocb_ptr);
  1794. }
  1795. QL_DUMP_OB_MAC_IOCB(mac_iocb_ptr);
  1796. tx_ring->prod_idx++;
  1797. if (tx_ring->prod_idx == tx_ring->wq_len)
  1798. tx_ring->prod_idx = 0;
  1799. wmb();
  1800. ql_write_db_reg(tx_ring->prod_idx, tx_ring->prod_idx_db_reg);
  1801. ndev->trans_start = jiffies;
  1802. QPRINTK(qdev, TX_QUEUED, DEBUG, "tx queued, slot %d, len %d\n",
  1803. tx_ring->prod_idx, skb->len);
  1804. atomic_dec(&tx_ring->tx_count);
  1805. return NETDEV_TX_OK;
  1806. }
  1807. static void ql_free_shadow_space(struct ql_adapter *qdev)
  1808. {
  1809. if (qdev->rx_ring_shadow_reg_area) {
  1810. pci_free_consistent(qdev->pdev,
  1811. PAGE_SIZE,
  1812. qdev->rx_ring_shadow_reg_area,
  1813. qdev->rx_ring_shadow_reg_dma);
  1814. qdev->rx_ring_shadow_reg_area = NULL;
  1815. }
  1816. if (qdev->tx_ring_shadow_reg_area) {
  1817. pci_free_consistent(qdev->pdev,
  1818. PAGE_SIZE,
  1819. qdev->tx_ring_shadow_reg_area,
  1820. qdev->tx_ring_shadow_reg_dma);
  1821. qdev->tx_ring_shadow_reg_area = NULL;
  1822. }
  1823. }
  1824. static int ql_alloc_shadow_space(struct ql_adapter *qdev)
  1825. {
  1826. qdev->rx_ring_shadow_reg_area =
  1827. pci_alloc_consistent(qdev->pdev,
  1828. PAGE_SIZE, &qdev->rx_ring_shadow_reg_dma);
  1829. if (qdev->rx_ring_shadow_reg_area == NULL) {
  1830. QPRINTK(qdev, IFUP, ERR,
  1831. "Allocation of RX shadow space failed.\n");
  1832. return -ENOMEM;
  1833. }
  1834. qdev->tx_ring_shadow_reg_area =
  1835. pci_alloc_consistent(qdev->pdev, PAGE_SIZE,
  1836. &qdev->tx_ring_shadow_reg_dma);
  1837. if (qdev->tx_ring_shadow_reg_area == NULL) {
  1838. QPRINTK(qdev, IFUP, ERR,
  1839. "Allocation of TX shadow space failed.\n");
  1840. goto err_wqp_sh_area;
  1841. }
  1842. return 0;
  1843. err_wqp_sh_area:
  1844. pci_free_consistent(qdev->pdev,
  1845. PAGE_SIZE,
  1846. qdev->rx_ring_shadow_reg_area,
  1847. qdev->rx_ring_shadow_reg_dma);
  1848. return -ENOMEM;
  1849. }
  1850. static void ql_init_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  1851. {
  1852. struct tx_ring_desc *tx_ring_desc;
  1853. int i;
  1854. struct ob_mac_iocb_req *mac_iocb_ptr;
  1855. mac_iocb_ptr = tx_ring->wq_base;
  1856. tx_ring_desc = tx_ring->q;
  1857. for (i = 0; i < tx_ring->wq_len; i++) {
  1858. tx_ring_desc->index = i;
  1859. tx_ring_desc->skb = NULL;
  1860. tx_ring_desc->queue_entry = mac_iocb_ptr;
  1861. mac_iocb_ptr++;
  1862. tx_ring_desc++;
  1863. }
  1864. atomic_set(&tx_ring->tx_count, tx_ring->wq_len);
  1865. atomic_set(&tx_ring->queue_stopped, 0);
  1866. }
  1867. static void ql_free_tx_resources(struct ql_adapter *qdev,
  1868. struct tx_ring *tx_ring)
  1869. {
  1870. if (tx_ring->wq_base) {
  1871. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  1872. tx_ring->wq_base, tx_ring->wq_base_dma);
  1873. tx_ring->wq_base = NULL;
  1874. }
  1875. kfree(tx_ring->q);
  1876. tx_ring->q = NULL;
  1877. }
  1878. static int ql_alloc_tx_resources(struct ql_adapter *qdev,
  1879. struct tx_ring *tx_ring)
  1880. {
  1881. tx_ring->wq_base =
  1882. pci_alloc_consistent(qdev->pdev, tx_ring->wq_size,
  1883. &tx_ring->wq_base_dma);
  1884. if ((tx_ring->wq_base == NULL)
  1885. || tx_ring->wq_base_dma & (tx_ring->wq_size - 1)) {
  1886. QPRINTK(qdev, IFUP, ERR, "tx_ring alloc failed.\n");
  1887. return -ENOMEM;
  1888. }
  1889. tx_ring->q =
  1890. kmalloc(tx_ring->wq_len * sizeof(struct tx_ring_desc), GFP_KERNEL);
  1891. if (tx_ring->q == NULL)
  1892. goto err;
  1893. return 0;
  1894. err:
  1895. pci_free_consistent(qdev->pdev, tx_ring->wq_size,
  1896. tx_ring->wq_base, tx_ring->wq_base_dma);
  1897. return -ENOMEM;
  1898. }
  1899. void ql_free_lbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1900. {
  1901. int i;
  1902. struct bq_desc *lbq_desc;
  1903. for (i = 0; i < rx_ring->lbq_len; i++) {
  1904. lbq_desc = &rx_ring->lbq[i];
  1905. if (lbq_desc->p.lbq_page) {
  1906. pci_unmap_page(qdev->pdev,
  1907. pci_unmap_addr(lbq_desc, mapaddr),
  1908. pci_unmap_len(lbq_desc, maplen),
  1909. PCI_DMA_FROMDEVICE);
  1910. put_page(lbq_desc->p.lbq_page);
  1911. lbq_desc->p.lbq_page = NULL;
  1912. }
  1913. lbq_desc->bq->addr_lo = 0;
  1914. lbq_desc->bq->addr_hi = 0;
  1915. }
  1916. }
  1917. /*
  1918. * Allocate and map a page for each element of the lbq.
  1919. */
  1920. static int ql_alloc_lbq_buffers(struct ql_adapter *qdev,
  1921. struct rx_ring *rx_ring)
  1922. {
  1923. int i;
  1924. struct bq_desc *lbq_desc;
  1925. u64 map;
  1926. struct bq_element *bq = rx_ring->lbq_base;
  1927. for (i = 0; i < rx_ring->lbq_len; i++) {
  1928. lbq_desc = &rx_ring->lbq[i];
  1929. memset(lbq_desc, 0, sizeof(lbq_desc));
  1930. lbq_desc->bq = bq;
  1931. lbq_desc->index = i;
  1932. lbq_desc->p.lbq_page = alloc_page(GFP_ATOMIC);
  1933. if (unlikely(!lbq_desc->p.lbq_page)) {
  1934. QPRINTK(qdev, IFUP, ERR, "failed alloc_page().\n");
  1935. goto mem_error;
  1936. } else {
  1937. map = pci_map_page(qdev->pdev,
  1938. lbq_desc->p.lbq_page,
  1939. 0, PAGE_SIZE, PCI_DMA_FROMDEVICE);
  1940. if (pci_dma_mapping_error(qdev->pdev, map)) {
  1941. QPRINTK(qdev, IFUP, ERR,
  1942. "PCI mapping failed.\n");
  1943. goto mem_error;
  1944. }
  1945. pci_unmap_addr_set(lbq_desc, mapaddr, map);
  1946. pci_unmap_len_set(lbq_desc, maplen, PAGE_SIZE);
  1947. bq->addr_lo = cpu_to_le32(map);
  1948. bq->addr_hi = cpu_to_le32(map >> 32);
  1949. }
  1950. bq++;
  1951. }
  1952. return 0;
  1953. mem_error:
  1954. ql_free_lbq_buffers(qdev, rx_ring);
  1955. return -ENOMEM;
  1956. }
  1957. void ql_free_sbq_buffers(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  1958. {
  1959. int i;
  1960. struct bq_desc *sbq_desc;
  1961. for (i = 0; i < rx_ring->sbq_len; i++) {
  1962. sbq_desc = &rx_ring->sbq[i];
  1963. if (sbq_desc == NULL) {
  1964. QPRINTK(qdev, IFUP, ERR, "sbq_desc %d is NULL.\n", i);
  1965. return;
  1966. }
  1967. if (sbq_desc->p.skb) {
  1968. pci_unmap_single(qdev->pdev,
  1969. pci_unmap_addr(sbq_desc, mapaddr),
  1970. pci_unmap_len(sbq_desc, maplen),
  1971. PCI_DMA_FROMDEVICE);
  1972. dev_kfree_skb(sbq_desc->p.skb);
  1973. sbq_desc->p.skb = NULL;
  1974. }
  1975. if (sbq_desc->bq == NULL) {
  1976. QPRINTK(qdev, IFUP, ERR, "sbq_desc->bq %d is NULL.\n",
  1977. i);
  1978. return;
  1979. }
  1980. sbq_desc->bq->addr_lo = 0;
  1981. sbq_desc->bq->addr_hi = 0;
  1982. }
  1983. }
  1984. /* Allocate and map an skb for each element of the sbq. */
  1985. static int ql_alloc_sbq_buffers(struct ql_adapter *qdev,
  1986. struct rx_ring *rx_ring)
  1987. {
  1988. int i;
  1989. struct bq_desc *sbq_desc;
  1990. struct sk_buff *skb;
  1991. u64 map;
  1992. struct bq_element *bq = rx_ring->sbq_base;
  1993. for (i = 0; i < rx_ring->sbq_len; i++) {
  1994. sbq_desc = &rx_ring->sbq[i];
  1995. memset(sbq_desc, 0, sizeof(sbq_desc));
  1996. sbq_desc->index = i;
  1997. sbq_desc->bq = bq;
  1998. skb = netdev_alloc_skb(qdev->ndev, rx_ring->sbq_buf_size);
  1999. if (unlikely(!skb)) {
  2000. /* Better luck next round */
  2001. QPRINTK(qdev, IFUP, ERR,
  2002. "small buff alloc failed for %d bytes at index %d.\n",
  2003. rx_ring->sbq_buf_size, i);
  2004. goto mem_err;
  2005. }
  2006. skb_reserve(skb, QLGE_SB_PAD);
  2007. sbq_desc->p.skb = skb;
  2008. /*
  2009. * Map only half the buffer. Because the
  2010. * other half may get some data copied to it
  2011. * when the completion arrives.
  2012. */
  2013. map = pci_map_single(qdev->pdev,
  2014. skb->data,
  2015. rx_ring->sbq_buf_size / 2,
  2016. PCI_DMA_FROMDEVICE);
  2017. if (pci_dma_mapping_error(qdev->pdev, map)) {
  2018. QPRINTK(qdev, IFUP, ERR, "PCI mapping failed.\n");
  2019. goto mem_err;
  2020. }
  2021. pci_unmap_addr_set(sbq_desc, mapaddr, map);
  2022. pci_unmap_len_set(sbq_desc, maplen, rx_ring->sbq_buf_size / 2);
  2023. bq->addr_lo = /*sbq_desc->addr_lo = */
  2024. cpu_to_le32(map);
  2025. bq->addr_hi = /*sbq_desc->addr_hi = */
  2026. cpu_to_le32(map >> 32);
  2027. bq++;
  2028. }
  2029. return 0;
  2030. mem_err:
  2031. ql_free_sbq_buffers(qdev, rx_ring);
  2032. return -ENOMEM;
  2033. }
  2034. static void ql_free_rx_resources(struct ql_adapter *qdev,
  2035. struct rx_ring *rx_ring)
  2036. {
  2037. if (rx_ring->sbq_len)
  2038. ql_free_sbq_buffers(qdev, rx_ring);
  2039. if (rx_ring->lbq_len)
  2040. ql_free_lbq_buffers(qdev, rx_ring);
  2041. /* Free the small buffer queue. */
  2042. if (rx_ring->sbq_base) {
  2043. pci_free_consistent(qdev->pdev,
  2044. rx_ring->sbq_size,
  2045. rx_ring->sbq_base, rx_ring->sbq_base_dma);
  2046. rx_ring->sbq_base = NULL;
  2047. }
  2048. /* Free the small buffer queue control blocks. */
  2049. kfree(rx_ring->sbq);
  2050. rx_ring->sbq = NULL;
  2051. /* Free the large buffer queue. */
  2052. if (rx_ring->lbq_base) {
  2053. pci_free_consistent(qdev->pdev,
  2054. rx_ring->lbq_size,
  2055. rx_ring->lbq_base, rx_ring->lbq_base_dma);
  2056. rx_ring->lbq_base = NULL;
  2057. }
  2058. /* Free the large buffer queue control blocks. */
  2059. kfree(rx_ring->lbq);
  2060. rx_ring->lbq = NULL;
  2061. /* Free the rx queue. */
  2062. if (rx_ring->cq_base) {
  2063. pci_free_consistent(qdev->pdev,
  2064. rx_ring->cq_size,
  2065. rx_ring->cq_base, rx_ring->cq_base_dma);
  2066. rx_ring->cq_base = NULL;
  2067. }
  2068. }
  2069. /* Allocate queues and buffers for this completions queue based
  2070. * on the values in the parameter structure. */
  2071. static int ql_alloc_rx_resources(struct ql_adapter *qdev,
  2072. struct rx_ring *rx_ring)
  2073. {
  2074. /*
  2075. * Allocate the completion queue for this rx_ring.
  2076. */
  2077. rx_ring->cq_base =
  2078. pci_alloc_consistent(qdev->pdev, rx_ring->cq_size,
  2079. &rx_ring->cq_base_dma);
  2080. if (rx_ring->cq_base == NULL) {
  2081. QPRINTK(qdev, IFUP, ERR, "rx_ring alloc failed.\n");
  2082. return -ENOMEM;
  2083. }
  2084. if (rx_ring->sbq_len) {
  2085. /*
  2086. * Allocate small buffer queue.
  2087. */
  2088. rx_ring->sbq_base =
  2089. pci_alloc_consistent(qdev->pdev, rx_ring->sbq_size,
  2090. &rx_ring->sbq_base_dma);
  2091. if (rx_ring->sbq_base == NULL) {
  2092. QPRINTK(qdev, IFUP, ERR,
  2093. "Small buffer queue allocation failed.\n");
  2094. goto err_mem;
  2095. }
  2096. /*
  2097. * Allocate small buffer queue control blocks.
  2098. */
  2099. rx_ring->sbq =
  2100. kmalloc(rx_ring->sbq_len * sizeof(struct bq_desc),
  2101. GFP_KERNEL);
  2102. if (rx_ring->sbq == NULL) {
  2103. QPRINTK(qdev, IFUP, ERR,
  2104. "Small buffer queue control block allocation failed.\n");
  2105. goto err_mem;
  2106. }
  2107. if (ql_alloc_sbq_buffers(qdev, rx_ring)) {
  2108. QPRINTK(qdev, IFUP, ERR,
  2109. "Small buffer allocation failed.\n");
  2110. goto err_mem;
  2111. }
  2112. }
  2113. if (rx_ring->lbq_len) {
  2114. /*
  2115. * Allocate large buffer queue.
  2116. */
  2117. rx_ring->lbq_base =
  2118. pci_alloc_consistent(qdev->pdev, rx_ring->lbq_size,
  2119. &rx_ring->lbq_base_dma);
  2120. if (rx_ring->lbq_base == NULL) {
  2121. QPRINTK(qdev, IFUP, ERR,
  2122. "Large buffer queue allocation failed.\n");
  2123. goto err_mem;
  2124. }
  2125. /*
  2126. * Allocate large buffer queue control blocks.
  2127. */
  2128. rx_ring->lbq =
  2129. kmalloc(rx_ring->lbq_len * sizeof(struct bq_desc),
  2130. GFP_KERNEL);
  2131. if (rx_ring->lbq == NULL) {
  2132. QPRINTK(qdev, IFUP, ERR,
  2133. "Large buffer queue control block allocation failed.\n");
  2134. goto err_mem;
  2135. }
  2136. /*
  2137. * Allocate the buffers.
  2138. */
  2139. if (ql_alloc_lbq_buffers(qdev, rx_ring)) {
  2140. QPRINTK(qdev, IFUP, ERR,
  2141. "Large buffer allocation failed.\n");
  2142. goto err_mem;
  2143. }
  2144. }
  2145. return 0;
  2146. err_mem:
  2147. ql_free_rx_resources(qdev, rx_ring);
  2148. return -ENOMEM;
  2149. }
  2150. static void ql_tx_ring_clean(struct ql_adapter *qdev)
  2151. {
  2152. struct tx_ring *tx_ring;
  2153. struct tx_ring_desc *tx_ring_desc;
  2154. int i, j;
  2155. /*
  2156. * Loop through all queues and free
  2157. * any resources.
  2158. */
  2159. for (j = 0; j < qdev->tx_ring_count; j++) {
  2160. tx_ring = &qdev->tx_ring[j];
  2161. for (i = 0; i < tx_ring->wq_len; i++) {
  2162. tx_ring_desc = &tx_ring->q[i];
  2163. if (tx_ring_desc && tx_ring_desc->skb) {
  2164. QPRINTK(qdev, IFDOWN, ERR,
  2165. "Freeing lost SKB %p, from queue %d, index %d.\n",
  2166. tx_ring_desc->skb, j,
  2167. tx_ring_desc->index);
  2168. ql_unmap_send(qdev, tx_ring_desc,
  2169. tx_ring_desc->map_cnt);
  2170. dev_kfree_skb(tx_ring_desc->skb);
  2171. tx_ring_desc->skb = NULL;
  2172. }
  2173. }
  2174. }
  2175. }
  2176. static void ql_free_ring_cb(struct ql_adapter *qdev)
  2177. {
  2178. kfree(qdev->ring_mem);
  2179. }
  2180. static int ql_alloc_ring_cb(struct ql_adapter *qdev)
  2181. {
  2182. /* Allocate space for tx/rx ring control blocks. */
  2183. qdev->ring_mem_size =
  2184. (qdev->tx_ring_count * sizeof(struct tx_ring)) +
  2185. (qdev->rx_ring_count * sizeof(struct rx_ring));
  2186. qdev->ring_mem = kmalloc(qdev->ring_mem_size, GFP_KERNEL);
  2187. if (qdev->ring_mem == NULL) {
  2188. return -ENOMEM;
  2189. } else {
  2190. qdev->rx_ring = qdev->ring_mem;
  2191. qdev->tx_ring = qdev->ring_mem +
  2192. (qdev->rx_ring_count * sizeof(struct rx_ring));
  2193. }
  2194. return 0;
  2195. }
  2196. static void ql_free_mem_resources(struct ql_adapter *qdev)
  2197. {
  2198. int i;
  2199. for (i = 0; i < qdev->tx_ring_count; i++)
  2200. ql_free_tx_resources(qdev, &qdev->tx_ring[i]);
  2201. for (i = 0; i < qdev->rx_ring_count; i++)
  2202. ql_free_rx_resources(qdev, &qdev->rx_ring[i]);
  2203. ql_free_shadow_space(qdev);
  2204. }
  2205. static int ql_alloc_mem_resources(struct ql_adapter *qdev)
  2206. {
  2207. int i;
  2208. /* Allocate space for our shadow registers and such. */
  2209. if (ql_alloc_shadow_space(qdev))
  2210. return -ENOMEM;
  2211. for (i = 0; i < qdev->rx_ring_count; i++) {
  2212. if (ql_alloc_rx_resources(qdev, &qdev->rx_ring[i]) != 0) {
  2213. QPRINTK(qdev, IFUP, ERR,
  2214. "RX resource allocation failed.\n");
  2215. goto err_mem;
  2216. }
  2217. }
  2218. /* Allocate tx queue resources */
  2219. for (i = 0; i < qdev->tx_ring_count; i++) {
  2220. if (ql_alloc_tx_resources(qdev, &qdev->tx_ring[i]) != 0) {
  2221. QPRINTK(qdev, IFUP, ERR,
  2222. "TX resource allocation failed.\n");
  2223. goto err_mem;
  2224. }
  2225. }
  2226. return 0;
  2227. err_mem:
  2228. ql_free_mem_resources(qdev);
  2229. return -ENOMEM;
  2230. }
  2231. /* Set up the rx ring control block and pass it to the chip.
  2232. * The control block is defined as
  2233. * "Completion Queue Initialization Control Block", or cqicb.
  2234. */
  2235. static int ql_start_rx_ring(struct ql_adapter *qdev, struct rx_ring *rx_ring)
  2236. {
  2237. struct cqicb *cqicb = &rx_ring->cqicb;
  2238. void *shadow_reg = qdev->rx_ring_shadow_reg_area +
  2239. (rx_ring->cq_id * sizeof(u64) * 4);
  2240. u64 shadow_reg_dma = qdev->rx_ring_shadow_reg_dma +
  2241. (rx_ring->cq_id * sizeof(u64) * 4);
  2242. void __iomem *doorbell_area =
  2243. qdev->doorbell_area + (DB_PAGE_SIZE * (128 + rx_ring->cq_id));
  2244. int err = 0;
  2245. u16 bq_len;
  2246. /* Set up the shadow registers for this ring. */
  2247. rx_ring->prod_idx_sh_reg = shadow_reg;
  2248. rx_ring->prod_idx_sh_reg_dma = shadow_reg_dma;
  2249. shadow_reg += sizeof(u64);
  2250. shadow_reg_dma += sizeof(u64);
  2251. rx_ring->lbq_base_indirect = shadow_reg;
  2252. rx_ring->lbq_base_indirect_dma = shadow_reg_dma;
  2253. shadow_reg += sizeof(u64);
  2254. shadow_reg_dma += sizeof(u64);
  2255. rx_ring->sbq_base_indirect = shadow_reg;
  2256. rx_ring->sbq_base_indirect_dma = shadow_reg_dma;
  2257. /* PCI doorbell mem area + 0x00 for consumer index register */
  2258. rx_ring->cnsmr_idx_db_reg = (u32 *) doorbell_area;
  2259. rx_ring->cnsmr_idx = 0;
  2260. rx_ring->curr_entry = rx_ring->cq_base;
  2261. /* PCI doorbell mem area + 0x04 for valid register */
  2262. rx_ring->valid_db_reg = doorbell_area + 0x04;
  2263. /* PCI doorbell mem area + 0x18 for large buffer consumer */
  2264. rx_ring->lbq_prod_idx_db_reg = (u32 *) (doorbell_area + 0x18);
  2265. /* PCI doorbell mem area + 0x1c */
  2266. rx_ring->sbq_prod_idx_db_reg = (u32 *) (doorbell_area + 0x1c);
  2267. memset((void *)cqicb, 0, sizeof(struct cqicb));
  2268. cqicb->msix_vect = rx_ring->irq;
  2269. cqicb->len = cpu_to_le16(rx_ring->cq_len | LEN_V | LEN_CPP_CONT);
  2270. cqicb->addr_lo = cpu_to_le32(rx_ring->cq_base_dma);
  2271. cqicb->addr_hi = cpu_to_le32((u64) rx_ring->cq_base_dma >> 32);
  2272. cqicb->prod_idx_addr_lo = cpu_to_le32(rx_ring->prod_idx_sh_reg_dma);
  2273. cqicb->prod_idx_addr_hi =
  2274. cpu_to_le32((u64) rx_ring->prod_idx_sh_reg_dma >> 32);
  2275. /*
  2276. * Set up the control block load flags.
  2277. */
  2278. cqicb->flags = FLAGS_LC | /* Load queue base address */
  2279. FLAGS_LV | /* Load MSI-X vector */
  2280. FLAGS_LI; /* Load irq delay values */
  2281. if (rx_ring->lbq_len) {
  2282. cqicb->flags |= FLAGS_LL; /* Load lbq values */
  2283. *((u64 *) rx_ring->lbq_base_indirect) = rx_ring->lbq_base_dma;
  2284. cqicb->lbq_addr_lo =
  2285. cpu_to_le32(rx_ring->lbq_base_indirect_dma);
  2286. cqicb->lbq_addr_hi =
  2287. cpu_to_le32((u64) rx_ring->lbq_base_indirect_dma >> 32);
  2288. cqicb->lbq_buf_size = cpu_to_le32(rx_ring->lbq_buf_size);
  2289. bq_len = (u16) rx_ring->lbq_len;
  2290. cqicb->lbq_len = cpu_to_le16(bq_len);
  2291. rx_ring->lbq_prod_idx = rx_ring->lbq_len - 16;
  2292. rx_ring->lbq_curr_idx = 0;
  2293. rx_ring->lbq_clean_idx = rx_ring->lbq_prod_idx;
  2294. rx_ring->lbq_free_cnt = 16;
  2295. }
  2296. if (rx_ring->sbq_len) {
  2297. cqicb->flags |= FLAGS_LS; /* Load sbq values */
  2298. *((u64 *) rx_ring->sbq_base_indirect) = rx_ring->sbq_base_dma;
  2299. cqicb->sbq_addr_lo =
  2300. cpu_to_le32(rx_ring->sbq_base_indirect_dma);
  2301. cqicb->sbq_addr_hi =
  2302. cpu_to_le32((u64) rx_ring->sbq_base_indirect_dma >> 32);
  2303. cqicb->sbq_buf_size =
  2304. cpu_to_le16(((rx_ring->sbq_buf_size / 2) + 8) & 0xfffffff8);
  2305. bq_len = (u16) rx_ring->sbq_len;
  2306. cqicb->sbq_len = cpu_to_le16(bq_len);
  2307. rx_ring->sbq_prod_idx = rx_ring->sbq_len - 16;
  2308. rx_ring->sbq_curr_idx = 0;
  2309. rx_ring->sbq_clean_idx = rx_ring->sbq_prod_idx;
  2310. rx_ring->sbq_free_cnt = 16;
  2311. }
  2312. switch (rx_ring->type) {
  2313. case TX_Q:
  2314. /* If there's only one interrupt, then we use
  2315. * worker threads to process the outbound
  2316. * completion handling rx_rings. We do this so
  2317. * they can be run on multiple CPUs. There is
  2318. * room to play with this more where we would only
  2319. * run in a worker if there are more than x number
  2320. * of outbound completions on the queue and more
  2321. * than one queue active. Some threshold that
  2322. * would indicate a benefit in spite of the cost
  2323. * of a context switch.
  2324. * If there's more than one interrupt, then the
  2325. * outbound completions are processed in the ISR.
  2326. */
  2327. if (!test_bit(QL_MSIX_ENABLED, &qdev->flags))
  2328. INIT_DELAYED_WORK(&rx_ring->rx_work, ql_tx_clean);
  2329. else {
  2330. /* With all debug warnings on we see a WARN_ON message
  2331. * when we free the skb in the interrupt context.
  2332. */
  2333. INIT_DELAYED_WORK(&rx_ring->rx_work, ql_tx_clean);
  2334. }
  2335. cqicb->irq_delay = cpu_to_le16(qdev->tx_coalesce_usecs);
  2336. cqicb->pkt_delay = cpu_to_le16(qdev->tx_max_coalesced_frames);
  2337. break;
  2338. case DEFAULT_Q:
  2339. INIT_DELAYED_WORK(&rx_ring->rx_work, ql_rx_clean);
  2340. cqicb->irq_delay = 0;
  2341. cqicb->pkt_delay = 0;
  2342. break;
  2343. case RX_Q:
  2344. /* Inbound completion handling rx_rings run in
  2345. * separate NAPI contexts.
  2346. */
  2347. netif_napi_add(qdev->ndev, &rx_ring->napi, ql_napi_poll_msix,
  2348. 64);
  2349. cqicb->irq_delay = cpu_to_le16(qdev->rx_coalesce_usecs);
  2350. cqicb->pkt_delay = cpu_to_le16(qdev->rx_max_coalesced_frames);
  2351. break;
  2352. default:
  2353. QPRINTK(qdev, IFUP, DEBUG, "Invalid rx_ring->type = %d.\n",
  2354. rx_ring->type);
  2355. }
  2356. QPRINTK(qdev, IFUP, INFO, "Initializing rx work queue.\n");
  2357. err = ql_write_cfg(qdev, cqicb, sizeof(struct cqicb),
  2358. CFG_LCQ, rx_ring->cq_id);
  2359. if (err) {
  2360. QPRINTK(qdev, IFUP, ERR, "Failed to load CQICB.\n");
  2361. return err;
  2362. }
  2363. QPRINTK(qdev, IFUP, INFO, "Successfully loaded CQICB.\n");
  2364. /*
  2365. * Advance the producer index for the buffer queues.
  2366. */
  2367. wmb();
  2368. if (rx_ring->lbq_len)
  2369. ql_write_db_reg(rx_ring->lbq_prod_idx,
  2370. rx_ring->lbq_prod_idx_db_reg);
  2371. if (rx_ring->sbq_len)
  2372. ql_write_db_reg(rx_ring->sbq_prod_idx,
  2373. rx_ring->sbq_prod_idx_db_reg);
  2374. return err;
  2375. }
  2376. static int ql_start_tx_ring(struct ql_adapter *qdev, struct tx_ring *tx_ring)
  2377. {
  2378. struct wqicb *wqicb = (struct wqicb *)tx_ring;
  2379. void __iomem *doorbell_area =
  2380. qdev->doorbell_area + (DB_PAGE_SIZE * tx_ring->wq_id);
  2381. void *shadow_reg = qdev->tx_ring_shadow_reg_area +
  2382. (tx_ring->wq_id * sizeof(u64));
  2383. u64 shadow_reg_dma = qdev->tx_ring_shadow_reg_dma +
  2384. (tx_ring->wq_id * sizeof(u64));
  2385. int err = 0;
  2386. /*
  2387. * Assign doorbell registers for this tx_ring.
  2388. */
  2389. /* TX PCI doorbell mem area for tx producer index */
  2390. tx_ring->prod_idx_db_reg = (u32 *) doorbell_area;
  2391. tx_ring->prod_idx = 0;
  2392. /* TX PCI doorbell mem area + 0x04 */
  2393. tx_ring->valid_db_reg = doorbell_area + 0x04;
  2394. /*
  2395. * Assign shadow registers for this tx_ring.
  2396. */
  2397. tx_ring->cnsmr_idx_sh_reg = shadow_reg;
  2398. tx_ring->cnsmr_idx_sh_reg_dma = shadow_reg_dma;
  2399. wqicb->len = cpu_to_le16(tx_ring->wq_len | Q_LEN_V | Q_LEN_CPP_CONT);
  2400. wqicb->flags = cpu_to_le16(Q_FLAGS_LC |
  2401. Q_FLAGS_LB | Q_FLAGS_LI | Q_FLAGS_LO);
  2402. wqicb->cq_id_rss = cpu_to_le16(tx_ring->cq_id);
  2403. wqicb->rid = 0;
  2404. wqicb->addr_lo = cpu_to_le32(tx_ring->wq_base_dma);
  2405. wqicb->addr_hi = cpu_to_le32((u64) tx_ring->wq_base_dma >> 32);
  2406. wqicb->cnsmr_idx_addr_lo = cpu_to_le32(tx_ring->cnsmr_idx_sh_reg_dma);
  2407. wqicb->cnsmr_idx_addr_hi =
  2408. cpu_to_le32((u64) tx_ring->cnsmr_idx_sh_reg_dma >> 32);
  2409. ql_init_tx_ring(qdev, tx_ring);
  2410. err = ql_write_cfg(qdev, wqicb, sizeof(wqicb), CFG_LRQ,
  2411. (u16) tx_ring->wq_id);
  2412. if (err) {
  2413. QPRINTK(qdev, IFUP, ERR, "Failed to load tx_ring.\n");
  2414. return err;
  2415. }
  2416. QPRINTK(qdev, IFUP, INFO, "Successfully loaded WQICB.\n");
  2417. return err;
  2418. }
  2419. static void ql_disable_msix(struct ql_adapter *qdev)
  2420. {
  2421. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2422. pci_disable_msix(qdev->pdev);
  2423. clear_bit(QL_MSIX_ENABLED, &qdev->flags);
  2424. kfree(qdev->msi_x_entry);
  2425. qdev->msi_x_entry = NULL;
  2426. } else if (test_bit(QL_MSI_ENABLED, &qdev->flags)) {
  2427. pci_disable_msi(qdev->pdev);
  2428. clear_bit(QL_MSI_ENABLED, &qdev->flags);
  2429. }
  2430. }
  2431. static void ql_enable_msix(struct ql_adapter *qdev)
  2432. {
  2433. int i;
  2434. qdev->intr_count = 1;
  2435. /* Get the MSIX vectors. */
  2436. if (irq_type == MSIX_IRQ) {
  2437. /* Try to alloc space for the msix struct,
  2438. * if it fails then go to MSI/legacy.
  2439. */
  2440. qdev->msi_x_entry = kcalloc(qdev->rx_ring_count,
  2441. sizeof(struct msix_entry),
  2442. GFP_KERNEL);
  2443. if (!qdev->msi_x_entry) {
  2444. irq_type = MSI_IRQ;
  2445. goto msi;
  2446. }
  2447. for (i = 0; i < qdev->rx_ring_count; i++)
  2448. qdev->msi_x_entry[i].entry = i;
  2449. if (!pci_enable_msix
  2450. (qdev->pdev, qdev->msi_x_entry, qdev->rx_ring_count)) {
  2451. set_bit(QL_MSIX_ENABLED, &qdev->flags);
  2452. qdev->intr_count = qdev->rx_ring_count;
  2453. QPRINTK(qdev, IFUP, INFO,
  2454. "MSI-X Enabled, got %d vectors.\n",
  2455. qdev->intr_count);
  2456. return;
  2457. } else {
  2458. kfree(qdev->msi_x_entry);
  2459. qdev->msi_x_entry = NULL;
  2460. QPRINTK(qdev, IFUP, WARNING,
  2461. "MSI-X Enable failed, trying MSI.\n");
  2462. irq_type = MSI_IRQ;
  2463. }
  2464. }
  2465. msi:
  2466. if (irq_type == MSI_IRQ) {
  2467. if (!pci_enable_msi(qdev->pdev)) {
  2468. set_bit(QL_MSI_ENABLED, &qdev->flags);
  2469. QPRINTK(qdev, IFUP, INFO,
  2470. "Running with MSI interrupts.\n");
  2471. return;
  2472. }
  2473. }
  2474. irq_type = LEG_IRQ;
  2475. QPRINTK(qdev, IFUP, DEBUG, "Running with legacy interrupts.\n");
  2476. }
  2477. /*
  2478. * Here we build the intr_context structures based on
  2479. * our rx_ring count and intr vector count.
  2480. * The intr_context structure is used to hook each vector
  2481. * to possibly different handlers.
  2482. */
  2483. static void ql_resolve_queues_to_irqs(struct ql_adapter *qdev)
  2484. {
  2485. int i = 0;
  2486. struct intr_context *intr_context = &qdev->intr_context[0];
  2487. ql_enable_msix(qdev);
  2488. if (likely(test_bit(QL_MSIX_ENABLED, &qdev->flags))) {
  2489. /* Each rx_ring has it's
  2490. * own intr_context since we have separate
  2491. * vectors for each queue.
  2492. * This only true when MSI-X is enabled.
  2493. */
  2494. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  2495. qdev->rx_ring[i].irq = i;
  2496. intr_context->intr = i;
  2497. intr_context->qdev = qdev;
  2498. /*
  2499. * We set up each vectors enable/disable/read bits so
  2500. * there's no bit/mask calculations in the critical path.
  2501. */
  2502. intr_context->intr_en_mask =
  2503. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  2504. INTR_EN_TYPE_ENABLE | INTR_EN_IHD_MASK | INTR_EN_IHD
  2505. | i;
  2506. intr_context->intr_dis_mask =
  2507. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  2508. INTR_EN_TYPE_DISABLE | INTR_EN_IHD_MASK |
  2509. INTR_EN_IHD | i;
  2510. intr_context->intr_read_mask =
  2511. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  2512. INTR_EN_TYPE_READ | INTR_EN_IHD_MASK | INTR_EN_IHD |
  2513. i;
  2514. if (i == 0) {
  2515. /*
  2516. * Default queue handles bcast/mcast plus
  2517. * async events. Needs buffers.
  2518. */
  2519. intr_context->handler = qlge_isr;
  2520. sprintf(intr_context->name, "%s-default-queue",
  2521. qdev->ndev->name);
  2522. } else if (i < qdev->rss_ring_first_cq_id) {
  2523. /*
  2524. * Outbound queue is for outbound completions only.
  2525. */
  2526. intr_context->handler = qlge_msix_tx_isr;
  2527. sprintf(intr_context->name, "%s-txq-%d",
  2528. qdev->ndev->name, i);
  2529. } else {
  2530. /*
  2531. * Inbound queues handle unicast frames only.
  2532. */
  2533. intr_context->handler = qlge_msix_rx_isr;
  2534. sprintf(intr_context->name, "%s-rxq-%d",
  2535. qdev->ndev->name, i);
  2536. }
  2537. }
  2538. } else {
  2539. /*
  2540. * All rx_rings use the same intr_context since
  2541. * there is only one vector.
  2542. */
  2543. intr_context->intr = 0;
  2544. intr_context->qdev = qdev;
  2545. /*
  2546. * We set up each vectors enable/disable/read bits so
  2547. * there's no bit/mask calculations in the critical path.
  2548. */
  2549. intr_context->intr_en_mask =
  2550. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_ENABLE;
  2551. intr_context->intr_dis_mask =
  2552. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK |
  2553. INTR_EN_TYPE_DISABLE;
  2554. intr_context->intr_read_mask =
  2555. INTR_EN_TYPE_MASK | INTR_EN_INTR_MASK | INTR_EN_TYPE_READ;
  2556. /*
  2557. * Single interrupt means one handler for all rings.
  2558. */
  2559. intr_context->handler = qlge_isr;
  2560. sprintf(intr_context->name, "%s-single_irq", qdev->ndev->name);
  2561. for (i = 0; i < qdev->rx_ring_count; i++)
  2562. qdev->rx_ring[i].irq = 0;
  2563. }
  2564. }
  2565. static void ql_free_irq(struct ql_adapter *qdev)
  2566. {
  2567. int i;
  2568. struct intr_context *intr_context = &qdev->intr_context[0];
  2569. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  2570. if (intr_context->hooked) {
  2571. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2572. free_irq(qdev->msi_x_entry[i].vector,
  2573. &qdev->rx_ring[i]);
  2574. QPRINTK(qdev, IFDOWN, ERR,
  2575. "freeing msix interrupt %d.\n", i);
  2576. } else {
  2577. free_irq(qdev->pdev->irq, &qdev->rx_ring[0]);
  2578. QPRINTK(qdev, IFDOWN, ERR,
  2579. "freeing msi interrupt %d.\n", i);
  2580. }
  2581. }
  2582. }
  2583. ql_disable_msix(qdev);
  2584. }
  2585. static int ql_request_irq(struct ql_adapter *qdev)
  2586. {
  2587. int i;
  2588. int status = 0;
  2589. struct pci_dev *pdev = qdev->pdev;
  2590. struct intr_context *intr_context = &qdev->intr_context[0];
  2591. ql_resolve_queues_to_irqs(qdev);
  2592. for (i = 0; i < qdev->intr_count; i++, intr_context++) {
  2593. atomic_set(&intr_context->irq_cnt, 0);
  2594. if (test_bit(QL_MSIX_ENABLED, &qdev->flags)) {
  2595. status = request_irq(qdev->msi_x_entry[i].vector,
  2596. intr_context->handler,
  2597. 0,
  2598. intr_context->name,
  2599. &qdev->rx_ring[i]);
  2600. if (status) {
  2601. QPRINTK(qdev, IFUP, ERR,
  2602. "Failed request for MSIX interrupt %d.\n",
  2603. i);
  2604. goto err_irq;
  2605. } else {
  2606. QPRINTK(qdev, IFUP, INFO,
  2607. "Hooked intr %d, queue type %s%s%s, with name %s.\n",
  2608. i,
  2609. qdev->rx_ring[i].type ==
  2610. DEFAULT_Q ? "DEFAULT_Q" : "",
  2611. qdev->rx_ring[i].type ==
  2612. TX_Q ? "TX_Q" : "",
  2613. qdev->rx_ring[i].type ==
  2614. RX_Q ? "RX_Q" : "", intr_context->name);
  2615. }
  2616. } else {
  2617. QPRINTK(qdev, IFUP, DEBUG,
  2618. "trying msi or legacy interrupts.\n");
  2619. QPRINTK(qdev, IFUP, DEBUG,
  2620. "%s: irq = %d.\n", __func__, pdev->irq);
  2621. QPRINTK(qdev, IFUP, DEBUG,
  2622. "%s: context->name = %s.\n", __func__,
  2623. intr_context->name);
  2624. QPRINTK(qdev, IFUP, DEBUG,
  2625. "%s: dev_id = 0x%p.\n", __func__,
  2626. &qdev->rx_ring[0]);
  2627. status =
  2628. request_irq(pdev->irq, qlge_isr,
  2629. test_bit(QL_MSI_ENABLED,
  2630. &qdev->
  2631. flags) ? 0 : IRQF_SHARED,
  2632. intr_context->name, &qdev->rx_ring[0]);
  2633. if (status)
  2634. goto err_irq;
  2635. QPRINTK(qdev, IFUP, ERR,
  2636. "Hooked intr %d, queue type %s%s%s, with name %s.\n",
  2637. i,
  2638. qdev->rx_ring[0].type ==
  2639. DEFAULT_Q ? "DEFAULT_Q" : "",
  2640. qdev->rx_ring[0].type == TX_Q ? "TX_Q" : "",
  2641. qdev->rx_ring[0].type == RX_Q ? "RX_Q" : "",
  2642. intr_context->name);
  2643. }
  2644. intr_context->hooked = 1;
  2645. }
  2646. return status;
  2647. err_irq:
  2648. QPRINTK(qdev, IFUP, ERR, "Failed to get the interrupts!!!/n");
  2649. ql_free_irq(qdev);
  2650. return status;
  2651. }
  2652. static int ql_start_rss(struct ql_adapter *qdev)
  2653. {
  2654. struct ricb *ricb = &qdev->ricb;
  2655. int status = 0;
  2656. int i;
  2657. u8 *hash_id = (u8 *) ricb->hash_cq_id;
  2658. memset((void *)ricb, 0, sizeof(ricb));
  2659. ricb->base_cq = qdev->rss_ring_first_cq_id | RSS_L4K;
  2660. ricb->flags =
  2661. (RSS_L6K | RSS_LI | RSS_LB | RSS_LM | RSS_RI4 | RSS_RI6 | RSS_RT4 |
  2662. RSS_RT6);
  2663. ricb->mask = cpu_to_le16(qdev->rss_ring_count - 1);
  2664. /*
  2665. * Fill out the Indirection Table.
  2666. */
  2667. for (i = 0; i < 32; i++)
  2668. hash_id[i] = i & 1;
  2669. /*
  2670. * Random values for the IPv6 and IPv4 Hash Keys.
  2671. */
  2672. get_random_bytes((void *)&ricb->ipv6_hash_key[0], 40);
  2673. get_random_bytes((void *)&ricb->ipv4_hash_key[0], 16);
  2674. QPRINTK(qdev, IFUP, INFO, "Initializing RSS.\n");
  2675. status = ql_write_cfg(qdev, ricb, sizeof(ricb), CFG_LR, 0);
  2676. if (status) {
  2677. QPRINTK(qdev, IFUP, ERR, "Failed to load RICB.\n");
  2678. return status;
  2679. }
  2680. QPRINTK(qdev, IFUP, INFO, "Successfully loaded RICB.\n");
  2681. return status;
  2682. }
  2683. /* Initialize the frame-to-queue routing. */
  2684. static int ql_route_initialize(struct ql_adapter *qdev)
  2685. {
  2686. int status = 0;
  2687. int i;
  2688. /* Clear all the entries in the routing table. */
  2689. for (i = 0; i < 16; i++) {
  2690. status = ql_set_routing_reg(qdev, i, 0, 0);
  2691. if (status) {
  2692. QPRINTK(qdev, IFUP, ERR,
  2693. "Failed to init routing register for CAM packets.\n");
  2694. return status;
  2695. }
  2696. }
  2697. status = ql_set_routing_reg(qdev, RT_IDX_ALL_ERR_SLOT, RT_IDX_ERR, 1);
  2698. if (status) {
  2699. QPRINTK(qdev, IFUP, ERR,
  2700. "Failed to init routing register for error packets.\n");
  2701. return status;
  2702. }
  2703. status = ql_set_routing_reg(qdev, RT_IDX_BCAST_SLOT, RT_IDX_BCAST, 1);
  2704. if (status) {
  2705. QPRINTK(qdev, IFUP, ERR,
  2706. "Failed to init routing register for broadcast packets.\n");
  2707. return status;
  2708. }
  2709. /* If we have more than one inbound queue, then turn on RSS in the
  2710. * routing block.
  2711. */
  2712. if (qdev->rss_ring_count > 1) {
  2713. status = ql_set_routing_reg(qdev, RT_IDX_RSS_MATCH_SLOT,
  2714. RT_IDX_RSS_MATCH, 1);
  2715. if (status) {
  2716. QPRINTK(qdev, IFUP, ERR,
  2717. "Failed to init routing register for MATCH RSS packets.\n");
  2718. return status;
  2719. }
  2720. }
  2721. status = ql_set_routing_reg(qdev, RT_IDX_CAM_HIT_SLOT,
  2722. RT_IDX_CAM_HIT, 1);
  2723. if (status) {
  2724. QPRINTK(qdev, IFUP, ERR,
  2725. "Failed to init routing register for CAM packets.\n");
  2726. return status;
  2727. }
  2728. return status;
  2729. }
  2730. static int ql_adapter_initialize(struct ql_adapter *qdev)
  2731. {
  2732. u32 value, mask;
  2733. int i;
  2734. int status = 0;
  2735. /*
  2736. * Set up the System register to halt on errors.
  2737. */
  2738. value = SYS_EFE | SYS_FAE;
  2739. mask = value << 16;
  2740. ql_write32(qdev, SYS, mask | value);
  2741. /* Set the default queue. */
  2742. value = NIC_RCV_CFG_DFQ;
  2743. mask = NIC_RCV_CFG_DFQ_MASK;
  2744. ql_write32(qdev, NIC_RCV_CFG, (mask | value));
  2745. /* Set the MPI interrupt to enabled. */
  2746. ql_write32(qdev, INTR_MASK, (INTR_MASK_PI << 16) | INTR_MASK_PI);
  2747. /* Enable the function, set pagesize, enable error checking. */
  2748. value = FSC_FE | FSC_EPC_INBOUND | FSC_EPC_OUTBOUND |
  2749. FSC_EC | FSC_VM_PAGE_4K | FSC_SH;
  2750. /* Set/clear header splitting. */
  2751. mask = FSC_VM_PAGESIZE_MASK |
  2752. FSC_DBL_MASK | FSC_DBRST_MASK | (value << 16);
  2753. ql_write32(qdev, FSC, mask | value);
  2754. ql_write32(qdev, SPLT_HDR, SPLT_HDR_EP |
  2755. min(SMALL_BUFFER_SIZE, MAX_SPLIT_SIZE));
  2756. /* Start up the rx queues. */
  2757. for (i = 0; i < qdev->rx_ring_count; i++) {
  2758. status = ql_start_rx_ring(qdev, &qdev->rx_ring[i]);
  2759. if (status) {
  2760. QPRINTK(qdev, IFUP, ERR,
  2761. "Failed to start rx ring[%d].\n", i);
  2762. return status;
  2763. }
  2764. }
  2765. /* If there is more than one inbound completion queue
  2766. * then download a RICB to configure RSS.
  2767. */
  2768. if (qdev->rss_ring_count > 1) {
  2769. status = ql_start_rss(qdev);
  2770. if (status) {
  2771. QPRINTK(qdev, IFUP, ERR, "Failed to start RSS.\n");
  2772. return status;
  2773. }
  2774. }
  2775. /* Start up the tx queues. */
  2776. for (i = 0; i < qdev->tx_ring_count; i++) {
  2777. status = ql_start_tx_ring(qdev, &qdev->tx_ring[i]);
  2778. if (status) {
  2779. QPRINTK(qdev, IFUP, ERR,
  2780. "Failed to start tx ring[%d].\n", i);
  2781. return status;
  2782. }
  2783. }
  2784. status = ql_port_initialize(qdev);
  2785. if (status) {
  2786. QPRINTK(qdev, IFUP, ERR, "Failed to start port.\n");
  2787. return status;
  2788. }
  2789. status = ql_set_mac_addr_reg(qdev, (u8 *) qdev->ndev->perm_addr,
  2790. MAC_ADDR_TYPE_CAM_MAC, qdev->func);
  2791. if (status) {
  2792. QPRINTK(qdev, IFUP, ERR, "Failed to init mac address.\n");
  2793. return status;
  2794. }
  2795. status = ql_route_initialize(qdev);
  2796. if (status) {
  2797. QPRINTK(qdev, IFUP, ERR, "Failed to init routing table.\n");
  2798. return status;
  2799. }
  2800. /* Start NAPI for the RSS queues. */
  2801. for (i = qdev->rss_ring_first_cq_id; i < qdev->rx_ring_count; i++) {
  2802. QPRINTK(qdev, IFUP, INFO, "Enabling NAPI for rx_ring[%d].\n",
  2803. i);
  2804. napi_enable(&qdev->rx_ring[i].napi);
  2805. }
  2806. return status;
  2807. }
  2808. /* Issue soft reset to chip. */
  2809. static int ql_adapter_reset(struct ql_adapter *qdev)
  2810. {
  2811. u32 value;
  2812. int max_wait_time;
  2813. int status = 0;
  2814. int resetCnt = 0;
  2815. #define MAX_RESET_CNT 1
  2816. issueReset:
  2817. resetCnt++;
  2818. QPRINTK(qdev, IFDOWN, DEBUG, "Issue soft reset to chip.\n");
  2819. ql_write32(qdev, RST_FO, (RST_FO_FR << 16) | RST_FO_FR);
  2820. /* Wait for reset to complete. */
  2821. max_wait_time = 3;
  2822. QPRINTK(qdev, IFDOWN, DEBUG, "Wait %d seconds for reset to complete.\n",
  2823. max_wait_time);
  2824. do {
  2825. value = ql_read32(qdev, RST_FO);
  2826. if ((value & RST_FO_FR) == 0)
  2827. break;
  2828. ssleep(1);
  2829. } while ((--max_wait_time));
  2830. if (value & RST_FO_FR) {
  2831. QPRINTK(qdev, IFDOWN, ERR,
  2832. "Stuck in SoftReset: FSC_SR:0x%08x\n", value);
  2833. if (resetCnt < MAX_RESET_CNT)
  2834. goto issueReset;
  2835. }
  2836. if (max_wait_time == 0) {
  2837. status = -ETIMEDOUT;
  2838. QPRINTK(qdev, IFDOWN, ERR,
  2839. "ETIMEOUT!!! errored out of resetting the chip!\n");
  2840. }
  2841. return status;
  2842. }
  2843. static void ql_display_dev_info(struct net_device *ndev)
  2844. {
  2845. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  2846. QPRINTK(qdev, PROBE, INFO,
  2847. "Function #%d, NIC Roll %d, NIC Rev = %d, "
  2848. "XG Roll = %d, XG Rev = %d.\n",
  2849. qdev->func,
  2850. qdev->chip_rev_id & 0x0000000f,
  2851. qdev->chip_rev_id >> 4 & 0x0000000f,
  2852. qdev->chip_rev_id >> 8 & 0x0000000f,
  2853. qdev->chip_rev_id >> 12 & 0x0000000f);
  2854. QPRINTK(qdev, PROBE, INFO,
  2855. "MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
  2856. ndev->dev_addr[0], ndev->dev_addr[1],
  2857. ndev->dev_addr[2], ndev->dev_addr[3], ndev->dev_addr[4],
  2858. ndev->dev_addr[5]);
  2859. }
  2860. static int ql_adapter_down(struct ql_adapter *qdev)
  2861. {
  2862. struct net_device *ndev = qdev->ndev;
  2863. int i, status = 0;
  2864. struct rx_ring *rx_ring;
  2865. netif_stop_queue(ndev);
  2866. netif_carrier_off(ndev);
  2867. cancel_delayed_work_sync(&qdev->asic_reset_work);
  2868. cancel_delayed_work_sync(&qdev->mpi_reset_work);
  2869. cancel_delayed_work_sync(&qdev->mpi_work);
  2870. /* The default queue at index 0 is always processed in
  2871. * a workqueue.
  2872. */
  2873. cancel_delayed_work_sync(&qdev->rx_ring[0].rx_work);
  2874. /* The rest of the rx_rings are processed in
  2875. * a workqueue only if it's a single interrupt
  2876. * environment (MSI/Legacy).
  2877. */
  2878. for (i = 1; i > qdev->rx_ring_count; i++) {
  2879. rx_ring = &qdev->rx_ring[i];
  2880. /* Only the RSS rings use NAPI on multi irq
  2881. * environment. Outbound completion processing
  2882. * is done in interrupt context.
  2883. */
  2884. if (i >= qdev->rss_ring_first_cq_id) {
  2885. napi_disable(&rx_ring->napi);
  2886. } else {
  2887. cancel_delayed_work_sync(&rx_ring->rx_work);
  2888. }
  2889. }
  2890. clear_bit(QL_ADAPTER_UP, &qdev->flags);
  2891. ql_disable_interrupts(qdev);
  2892. ql_tx_ring_clean(qdev);
  2893. spin_lock(&qdev->hw_lock);
  2894. status = ql_adapter_reset(qdev);
  2895. if (status)
  2896. QPRINTK(qdev, IFDOWN, ERR, "reset(func #%d) FAILED!\n",
  2897. qdev->func);
  2898. spin_unlock(&qdev->hw_lock);
  2899. return status;
  2900. }
  2901. static int ql_adapter_up(struct ql_adapter *qdev)
  2902. {
  2903. int err = 0;
  2904. spin_lock(&qdev->hw_lock);
  2905. err = ql_adapter_initialize(qdev);
  2906. if (err) {
  2907. QPRINTK(qdev, IFUP, INFO, "Unable to initialize adapter.\n");
  2908. spin_unlock(&qdev->hw_lock);
  2909. goto err_init;
  2910. }
  2911. spin_unlock(&qdev->hw_lock);
  2912. set_bit(QL_ADAPTER_UP, &qdev->flags);
  2913. ql_enable_interrupts(qdev);
  2914. ql_enable_all_completion_interrupts(qdev);
  2915. if ((ql_read32(qdev, STS) & qdev->port_init)) {
  2916. netif_carrier_on(qdev->ndev);
  2917. netif_start_queue(qdev->ndev);
  2918. }
  2919. return 0;
  2920. err_init:
  2921. ql_adapter_reset(qdev);
  2922. return err;
  2923. }
  2924. static int ql_cycle_adapter(struct ql_adapter *qdev)
  2925. {
  2926. int status;
  2927. status = ql_adapter_down(qdev);
  2928. if (status)
  2929. goto error;
  2930. status = ql_adapter_up(qdev);
  2931. if (status)
  2932. goto error;
  2933. return status;
  2934. error:
  2935. QPRINTK(qdev, IFUP, ALERT,
  2936. "Driver up/down cycle failed, closing device\n");
  2937. rtnl_lock();
  2938. dev_close(qdev->ndev);
  2939. rtnl_unlock();
  2940. return status;
  2941. }
  2942. static void ql_release_adapter_resources(struct ql_adapter *qdev)
  2943. {
  2944. ql_free_mem_resources(qdev);
  2945. ql_free_irq(qdev);
  2946. }
  2947. static int ql_get_adapter_resources(struct ql_adapter *qdev)
  2948. {
  2949. int status = 0;
  2950. if (ql_alloc_mem_resources(qdev)) {
  2951. QPRINTK(qdev, IFUP, ERR, "Unable to allocate memory.\n");
  2952. return -ENOMEM;
  2953. }
  2954. status = ql_request_irq(qdev);
  2955. if (status)
  2956. goto err_irq;
  2957. return status;
  2958. err_irq:
  2959. ql_free_mem_resources(qdev);
  2960. return status;
  2961. }
  2962. static int qlge_close(struct net_device *ndev)
  2963. {
  2964. struct ql_adapter *qdev = netdev_priv(ndev);
  2965. /*
  2966. * Wait for device to recover from a reset.
  2967. * (Rarely happens, but possible.)
  2968. */
  2969. while (!test_bit(QL_ADAPTER_UP, &qdev->flags))
  2970. msleep(1);
  2971. ql_adapter_down(qdev);
  2972. ql_release_adapter_resources(qdev);
  2973. ql_free_ring_cb(qdev);
  2974. return 0;
  2975. }
  2976. static int ql_configure_rings(struct ql_adapter *qdev)
  2977. {
  2978. int i;
  2979. struct rx_ring *rx_ring;
  2980. struct tx_ring *tx_ring;
  2981. int cpu_cnt = num_online_cpus();
  2982. /*
  2983. * For each processor present we allocate one
  2984. * rx_ring for outbound completions, and one
  2985. * rx_ring for inbound completions. Plus there is
  2986. * always the one default queue. For the CPU
  2987. * counts we end up with the following rx_rings:
  2988. * rx_ring count =
  2989. * one default queue +
  2990. * (CPU count * outbound completion rx_ring) +
  2991. * (CPU count * inbound (RSS) completion rx_ring)
  2992. * To keep it simple we limit the total number of
  2993. * queues to < 32, so we truncate CPU to 8.
  2994. * This limitation can be removed when requested.
  2995. */
  2996. if (cpu_cnt > 8)
  2997. cpu_cnt = 8;
  2998. /*
  2999. * rx_ring[0] is always the default queue.
  3000. */
  3001. /* Allocate outbound completion ring for each CPU. */
  3002. qdev->tx_ring_count = cpu_cnt;
  3003. /* Allocate inbound completion (RSS) ring for each CPU. */
  3004. qdev->rss_ring_count = cpu_cnt;
  3005. /* cq_id for the first inbound ring handler. */
  3006. qdev->rss_ring_first_cq_id = cpu_cnt + 1;
  3007. /*
  3008. * qdev->rx_ring_count:
  3009. * Total number of rx_rings. This includes the one
  3010. * default queue, a number of outbound completion
  3011. * handler rx_rings, and the number of inbound
  3012. * completion handler rx_rings.
  3013. */
  3014. qdev->rx_ring_count = qdev->tx_ring_count + qdev->rss_ring_count + 1;
  3015. if (ql_alloc_ring_cb(qdev))
  3016. return -ENOMEM;
  3017. for (i = 0; i < qdev->tx_ring_count; i++) {
  3018. tx_ring = &qdev->tx_ring[i];
  3019. memset((void *)tx_ring, 0, sizeof(tx_ring));
  3020. tx_ring->qdev = qdev;
  3021. tx_ring->wq_id = i;
  3022. tx_ring->wq_len = qdev->tx_ring_size;
  3023. tx_ring->wq_size =
  3024. tx_ring->wq_len * sizeof(struct ob_mac_iocb_req);
  3025. /*
  3026. * The completion queue ID for the tx rings start
  3027. * immediately after the default Q ID, which is zero.
  3028. */
  3029. tx_ring->cq_id = i + 1;
  3030. }
  3031. for (i = 0; i < qdev->rx_ring_count; i++) {
  3032. rx_ring = &qdev->rx_ring[i];
  3033. memset((void *)rx_ring, 0, sizeof(rx_ring));
  3034. rx_ring->qdev = qdev;
  3035. rx_ring->cq_id = i;
  3036. rx_ring->cpu = i % cpu_cnt; /* CPU to run handler on. */
  3037. if (i == 0) { /* Default queue at index 0. */
  3038. /*
  3039. * Default queue handles bcast/mcast plus
  3040. * async events. Needs buffers.
  3041. */
  3042. rx_ring->cq_len = qdev->rx_ring_size;
  3043. rx_ring->cq_size =
  3044. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3045. rx_ring->lbq_len = NUM_LARGE_BUFFERS;
  3046. rx_ring->lbq_size =
  3047. rx_ring->lbq_len * sizeof(struct bq_element);
  3048. rx_ring->lbq_buf_size = LARGE_BUFFER_SIZE;
  3049. rx_ring->sbq_len = NUM_SMALL_BUFFERS;
  3050. rx_ring->sbq_size =
  3051. rx_ring->sbq_len * sizeof(struct bq_element);
  3052. rx_ring->sbq_buf_size = SMALL_BUFFER_SIZE * 2;
  3053. rx_ring->type = DEFAULT_Q;
  3054. } else if (i < qdev->rss_ring_first_cq_id) {
  3055. /*
  3056. * Outbound queue handles outbound completions only.
  3057. */
  3058. /* outbound cq is same size as tx_ring it services. */
  3059. rx_ring->cq_len = qdev->tx_ring_size;
  3060. rx_ring->cq_size =
  3061. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3062. rx_ring->lbq_len = 0;
  3063. rx_ring->lbq_size = 0;
  3064. rx_ring->lbq_buf_size = 0;
  3065. rx_ring->sbq_len = 0;
  3066. rx_ring->sbq_size = 0;
  3067. rx_ring->sbq_buf_size = 0;
  3068. rx_ring->type = TX_Q;
  3069. } else { /* Inbound completions (RSS) queues */
  3070. /*
  3071. * Inbound queues handle unicast frames only.
  3072. */
  3073. rx_ring->cq_len = qdev->rx_ring_size;
  3074. rx_ring->cq_size =
  3075. rx_ring->cq_len * sizeof(struct ql_net_rsp_iocb);
  3076. rx_ring->lbq_len = NUM_LARGE_BUFFERS;
  3077. rx_ring->lbq_size =
  3078. rx_ring->lbq_len * sizeof(struct bq_element);
  3079. rx_ring->lbq_buf_size = LARGE_BUFFER_SIZE;
  3080. rx_ring->sbq_len = NUM_SMALL_BUFFERS;
  3081. rx_ring->sbq_size =
  3082. rx_ring->sbq_len * sizeof(struct bq_element);
  3083. rx_ring->sbq_buf_size = SMALL_BUFFER_SIZE * 2;
  3084. rx_ring->type = RX_Q;
  3085. }
  3086. }
  3087. return 0;
  3088. }
  3089. static int qlge_open(struct net_device *ndev)
  3090. {
  3091. int err = 0;
  3092. struct ql_adapter *qdev = netdev_priv(ndev);
  3093. err = ql_configure_rings(qdev);
  3094. if (err)
  3095. return err;
  3096. err = ql_get_adapter_resources(qdev);
  3097. if (err)
  3098. goto error_up;
  3099. err = ql_adapter_up(qdev);
  3100. if (err)
  3101. goto error_up;
  3102. return err;
  3103. error_up:
  3104. ql_release_adapter_resources(qdev);
  3105. ql_free_ring_cb(qdev);
  3106. return err;
  3107. }
  3108. static int qlge_change_mtu(struct net_device *ndev, int new_mtu)
  3109. {
  3110. struct ql_adapter *qdev = netdev_priv(ndev);
  3111. if (ndev->mtu == 1500 && new_mtu == 9000) {
  3112. QPRINTK(qdev, IFUP, ERR, "Changing to jumbo MTU.\n");
  3113. } else if (ndev->mtu == 9000 && new_mtu == 1500) {
  3114. QPRINTK(qdev, IFUP, ERR, "Changing to normal MTU.\n");
  3115. } else if ((ndev->mtu == 1500 && new_mtu == 1500) ||
  3116. (ndev->mtu == 9000 && new_mtu == 9000)) {
  3117. return 0;
  3118. } else
  3119. return -EINVAL;
  3120. ndev->mtu = new_mtu;
  3121. return 0;
  3122. }
  3123. static struct net_device_stats *qlge_get_stats(struct net_device
  3124. *ndev)
  3125. {
  3126. struct ql_adapter *qdev = netdev_priv(ndev);
  3127. return &qdev->stats;
  3128. }
  3129. static void qlge_set_multicast_list(struct net_device *ndev)
  3130. {
  3131. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3132. struct dev_mc_list *mc_ptr;
  3133. int i;
  3134. spin_lock(&qdev->hw_lock);
  3135. /*
  3136. * Set or clear promiscuous mode if a
  3137. * transition is taking place.
  3138. */
  3139. if (ndev->flags & IFF_PROMISC) {
  3140. if (!test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3141. if (ql_set_routing_reg
  3142. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 1)) {
  3143. QPRINTK(qdev, HW, ERR,
  3144. "Failed to set promiscous mode.\n");
  3145. } else {
  3146. set_bit(QL_PROMISCUOUS, &qdev->flags);
  3147. }
  3148. }
  3149. } else {
  3150. if (test_bit(QL_PROMISCUOUS, &qdev->flags)) {
  3151. if (ql_set_routing_reg
  3152. (qdev, RT_IDX_PROMISCUOUS_SLOT, RT_IDX_VALID, 0)) {
  3153. QPRINTK(qdev, HW, ERR,
  3154. "Failed to clear promiscous mode.\n");
  3155. } else {
  3156. clear_bit(QL_PROMISCUOUS, &qdev->flags);
  3157. }
  3158. }
  3159. }
  3160. /*
  3161. * Set or clear all multicast mode if a
  3162. * transition is taking place.
  3163. */
  3164. if ((ndev->flags & IFF_ALLMULTI) ||
  3165. (ndev->mc_count > MAX_MULTICAST_ENTRIES)) {
  3166. if (!test_bit(QL_ALLMULTI, &qdev->flags)) {
  3167. if (ql_set_routing_reg
  3168. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 1)) {
  3169. QPRINTK(qdev, HW, ERR,
  3170. "Failed to set all-multi mode.\n");
  3171. } else {
  3172. set_bit(QL_ALLMULTI, &qdev->flags);
  3173. }
  3174. }
  3175. } else {
  3176. if (test_bit(QL_ALLMULTI, &qdev->flags)) {
  3177. if (ql_set_routing_reg
  3178. (qdev, RT_IDX_ALLMULTI_SLOT, RT_IDX_MCAST, 0)) {
  3179. QPRINTK(qdev, HW, ERR,
  3180. "Failed to clear all-multi mode.\n");
  3181. } else {
  3182. clear_bit(QL_ALLMULTI, &qdev->flags);
  3183. }
  3184. }
  3185. }
  3186. if (ndev->mc_count) {
  3187. for (i = 0, mc_ptr = ndev->mc_list; mc_ptr;
  3188. i++, mc_ptr = mc_ptr->next)
  3189. if (ql_set_mac_addr_reg(qdev, (u8 *) mc_ptr->dmi_addr,
  3190. MAC_ADDR_TYPE_MULTI_MAC, i)) {
  3191. QPRINTK(qdev, HW, ERR,
  3192. "Failed to loadmulticast address.\n");
  3193. goto exit;
  3194. }
  3195. if (ql_set_routing_reg
  3196. (qdev, RT_IDX_MCAST_MATCH_SLOT, RT_IDX_MCAST_MATCH, 1)) {
  3197. QPRINTK(qdev, HW, ERR,
  3198. "Failed to set multicast match mode.\n");
  3199. } else {
  3200. set_bit(QL_ALLMULTI, &qdev->flags);
  3201. }
  3202. }
  3203. exit:
  3204. spin_unlock(&qdev->hw_lock);
  3205. }
  3206. static int qlge_set_mac_address(struct net_device *ndev, void *p)
  3207. {
  3208. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3209. struct sockaddr *addr = p;
  3210. if (netif_running(ndev))
  3211. return -EBUSY;
  3212. if (!is_valid_ether_addr(addr->sa_data))
  3213. return -EADDRNOTAVAIL;
  3214. memcpy(ndev->dev_addr, addr->sa_data, ndev->addr_len);
  3215. spin_lock(&qdev->hw_lock);
  3216. if (ql_set_mac_addr_reg(qdev, (u8 *) ndev->dev_addr,
  3217. MAC_ADDR_TYPE_CAM_MAC, qdev->func)) {/* Unicast */
  3218. QPRINTK(qdev, HW, ERR, "Failed to load MAC address.\n");
  3219. return -1;
  3220. }
  3221. spin_unlock(&qdev->hw_lock);
  3222. return 0;
  3223. }
  3224. static void qlge_tx_timeout(struct net_device *ndev)
  3225. {
  3226. struct ql_adapter *qdev = (struct ql_adapter *)netdev_priv(ndev);
  3227. queue_delayed_work(qdev->workqueue, &qdev->asic_reset_work, 0);
  3228. }
  3229. static void ql_asic_reset_work(struct work_struct *work)
  3230. {
  3231. struct ql_adapter *qdev =
  3232. container_of(work, struct ql_adapter, asic_reset_work.work);
  3233. ql_cycle_adapter(qdev);
  3234. }
  3235. static void ql_get_board_info(struct ql_adapter *qdev)
  3236. {
  3237. qdev->func =
  3238. (ql_read32(qdev, STS) & STS_FUNC_ID_MASK) >> STS_FUNC_ID_SHIFT;
  3239. if (qdev->func) {
  3240. qdev->xg_sem_mask = SEM_XGMAC1_MASK;
  3241. qdev->port_link_up = STS_PL1;
  3242. qdev->port_init = STS_PI1;
  3243. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBI;
  3244. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC2_MBO;
  3245. } else {
  3246. qdev->xg_sem_mask = SEM_XGMAC0_MASK;
  3247. qdev->port_link_up = STS_PL0;
  3248. qdev->port_init = STS_PI0;
  3249. qdev->mailbox_in = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBI;
  3250. qdev->mailbox_out = PROC_ADDR_MPI_RISC | PROC_ADDR_FUNC0_MBO;
  3251. }
  3252. qdev->chip_rev_id = ql_read32(qdev, REV_ID);
  3253. }
  3254. static void ql_release_all(struct pci_dev *pdev)
  3255. {
  3256. struct net_device *ndev = pci_get_drvdata(pdev);
  3257. struct ql_adapter *qdev = netdev_priv(ndev);
  3258. if (qdev->workqueue) {
  3259. destroy_workqueue(qdev->workqueue);
  3260. qdev->workqueue = NULL;
  3261. }
  3262. if (qdev->q_workqueue) {
  3263. destroy_workqueue(qdev->q_workqueue);
  3264. qdev->q_workqueue = NULL;
  3265. }
  3266. if (qdev->reg_base)
  3267. iounmap((void *)qdev->reg_base);
  3268. if (qdev->doorbell_area)
  3269. iounmap(qdev->doorbell_area);
  3270. pci_release_regions(pdev);
  3271. pci_set_drvdata(pdev, NULL);
  3272. }
  3273. static int __devinit ql_init_device(struct pci_dev *pdev,
  3274. struct net_device *ndev, int cards_found)
  3275. {
  3276. struct ql_adapter *qdev = netdev_priv(ndev);
  3277. int pos, err = 0;
  3278. u16 val16;
  3279. memset((void *)qdev, 0, sizeof(qdev));
  3280. err = pci_enable_device(pdev);
  3281. if (err) {
  3282. dev_err(&pdev->dev, "PCI device enable failed.\n");
  3283. return err;
  3284. }
  3285. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  3286. if (pos <= 0) {
  3287. dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
  3288. "aborting.\n");
  3289. goto err_out;
  3290. } else {
  3291. pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
  3292. val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
  3293. val16 |= (PCI_EXP_DEVCTL_CERE |
  3294. PCI_EXP_DEVCTL_NFERE |
  3295. PCI_EXP_DEVCTL_FERE | PCI_EXP_DEVCTL_URRE);
  3296. pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
  3297. }
  3298. err = pci_request_regions(pdev, DRV_NAME);
  3299. if (err) {
  3300. dev_err(&pdev->dev, "PCI region request failed.\n");
  3301. goto err_out;
  3302. }
  3303. pci_set_master(pdev);
  3304. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  3305. set_bit(QL_DMA64, &qdev->flags);
  3306. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3307. } else {
  3308. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3309. if (!err)
  3310. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  3311. }
  3312. if (err) {
  3313. dev_err(&pdev->dev, "No usable DMA configuration.\n");
  3314. goto err_out;
  3315. }
  3316. pci_set_drvdata(pdev, ndev);
  3317. qdev->reg_base =
  3318. ioremap_nocache(pci_resource_start(pdev, 1),
  3319. pci_resource_len(pdev, 1));
  3320. if (!qdev->reg_base) {
  3321. dev_err(&pdev->dev, "Register mapping failed.\n");
  3322. err = -ENOMEM;
  3323. goto err_out;
  3324. }
  3325. qdev->doorbell_area_size = pci_resource_len(pdev, 3);
  3326. qdev->doorbell_area =
  3327. ioremap_nocache(pci_resource_start(pdev, 3),
  3328. pci_resource_len(pdev, 3));
  3329. if (!qdev->doorbell_area) {
  3330. dev_err(&pdev->dev, "Doorbell register mapping failed.\n");
  3331. err = -ENOMEM;
  3332. goto err_out;
  3333. }
  3334. ql_get_board_info(qdev);
  3335. qdev->ndev = ndev;
  3336. qdev->pdev = pdev;
  3337. qdev->msg_enable = netif_msg_init(debug, default_msg);
  3338. spin_lock_init(&qdev->hw_lock);
  3339. spin_lock_init(&qdev->stats_lock);
  3340. /* make sure the EEPROM is good */
  3341. err = ql_get_flash_params(qdev);
  3342. if (err) {
  3343. dev_err(&pdev->dev, "Invalid FLASH.\n");
  3344. goto err_out;
  3345. }
  3346. if (!is_valid_ether_addr(qdev->flash.mac_addr))
  3347. goto err_out;
  3348. memcpy(ndev->dev_addr, qdev->flash.mac_addr, ndev->addr_len);
  3349. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  3350. /* Set up the default ring sizes. */
  3351. qdev->tx_ring_size = NUM_TX_RING_ENTRIES;
  3352. qdev->rx_ring_size = NUM_RX_RING_ENTRIES;
  3353. /* Set up the coalescing parameters. */
  3354. qdev->rx_coalesce_usecs = DFLT_COALESCE_WAIT;
  3355. qdev->tx_coalesce_usecs = DFLT_COALESCE_WAIT;
  3356. qdev->rx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  3357. qdev->tx_max_coalesced_frames = DFLT_INTER_FRAME_WAIT;
  3358. /*
  3359. * Set up the operating parameters.
  3360. */
  3361. qdev->rx_csum = 1;
  3362. qdev->q_workqueue = create_workqueue(ndev->name);
  3363. qdev->workqueue = create_singlethread_workqueue(ndev->name);
  3364. INIT_DELAYED_WORK(&qdev->asic_reset_work, ql_asic_reset_work);
  3365. INIT_DELAYED_WORK(&qdev->mpi_reset_work, ql_mpi_reset_work);
  3366. INIT_DELAYED_WORK(&qdev->mpi_work, ql_mpi_work);
  3367. if (!cards_found) {
  3368. dev_info(&pdev->dev, "%s\n", DRV_STRING);
  3369. dev_info(&pdev->dev, "Driver name: %s, Version: %s.\n",
  3370. DRV_NAME, DRV_VERSION);
  3371. }
  3372. return 0;
  3373. err_out:
  3374. ql_release_all(pdev);
  3375. pci_disable_device(pdev);
  3376. return err;
  3377. }
  3378. static int __devinit qlge_probe(struct pci_dev *pdev,
  3379. const struct pci_device_id *pci_entry)
  3380. {
  3381. struct net_device *ndev = NULL;
  3382. struct ql_adapter *qdev = NULL;
  3383. static int cards_found = 0;
  3384. int err = 0;
  3385. ndev = alloc_etherdev(sizeof(struct ql_adapter));
  3386. if (!ndev)
  3387. return -ENOMEM;
  3388. err = ql_init_device(pdev, ndev, cards_found);
  3389. if (err < 0) {
  3390. free_netdev(ndev);
  3391. return err;
  3392. }
  3393. qdev = netdev_priv(ndev);
  3394. SET_NETDEV_DEV(ndev, &pdev->dev);
  3395. ndev->features = (0
  3396. | NETIF_F_IP_CSUM
  3397. | NETIF_F_SG
  3398. | NETIF_F_TSO
  3399. | NETIF_F_TSO6
  3400. | NETIF_F_TSO_ECN
  3401. | NETIF_F_HW_VLAN_TX
  3402. | NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_FILTER);
  3403. if (test_bit(QL_DMA64, &qdev->flags))
  3404. ndev->features |= NETIF_F_HIGHDMA;
  3405. /*
  3406. * Set up net_device structure.
  3407. */
  3408. ndev->tx_queue_len = qdev->tx_ring_size;
  3409. ndev->irq = pdev->irq;
  3410. ndev->open = qlge_open;
  3411. ndev->stop = qlge_close;
  3412. ndev->hard_start_xmit = qlge_send;
  3413. SET_ETHTOOL_OPS(ndev, &qlge_ethtool_ops);
  3414. ndev->change_mtu = qlge_change_mtu;
  3415. ndev->get_stats = qlge_get_stats;
  3416. ndev->set_multicast_list = qlge_set_multicast_list;
  3417. ndev->set_mac_address = qlge_set_mac_address;
  3418. ndev->tx_timeout = qlge_tx_timeout;
  3419. ndev->watchdog_timeo = 10 * HZ;
  3420. ndev->vlan_rx_register = ql_vlan_rx_register;
  3421. ndev->vlan_rx_add_vid = ql_vlan_rx_add_vid;
  3422. ndev->vlan_rx_kill_vid = ql_vlan_rx_kill_vid;
  3423. err = register_netdev(ndev);
  3424. if (err) {
  3425. dev_err(&pdev->dev, "net device registration failed.\n");
  3426. ql_release_all(pdev);
  3427. pci_disable_device(pdev);
  3428. return err;
  3429. }
  3430. netif_carrier_off(ndev);
  3431. netif_stop_queue(ndev);
  3432. ql_display_dev_info(ndev);
  3433. cards_found++;
  3434. return 0;
  3435. }
  3436. static void __devexit qlge_remove(struct pci_dev *pdev)
  3437. {
  3438. struct net_device *ndev = pci_get_drvdata(pdev);
  3439. unregister_netdev(ndev);
  3440. ql_release_all(pdev);
  3441. pci_disable_device(pdev);
  3442. free_netdev(ndev);
  3443. }
  3444. /*
  3445. * This callback is called by the PCI subsystem whenever
  3446. * a PCI bus error is detected.
  3447. */
  3448. static pci_ers_result_t qlge_io_error_detected(struct pci_dev *pdev,
  3449. enum pci_channel_state state)
  3450. {
  3451. struct net_device *ndev = pci_get_drvdata(pdev);
  3452. struct ql_adapter *qdev = netdev_priv(ndev);
  3453. if (netif_running(ndev))
  3454. ql_adapter_down(qdev);
  3455. pci_disable_device(pdev);
  3456. /* Request a slot reset. */
  3457. return PCI_ERS_RESULT_NEED_RESET;
  3458. }
  3459. /*
  3460. * This callback is called after the PCI buss has been reset.
  3461. * Basically, this tries to restart the card from scratch.
  3462. * This is a shortened version of the device probe/discovery code,
  3463. * it resembles the first-half of the () routine.
  3464. */
  3465. static pci_ers_result_t qlge_io_slot_reset(struct pci_dev *pdev)
  3466. {
  3467. struct net_device *ndev = pci_get_drvdata(pdev);
  3468. struct ql_adapter *qdev = netdev_priv(ndev);
  3469. if (pci_enable_device(pdev)) {
  3470. QPRINTK(qdev, IFUP, ERR,
  3471. "Cannot re-enable PCI device after reset.\n");
  3472. return PCI_ERS_RESULT_DISCONNECT;
  3473. }
  3474. pci_set_master(pdev);
  3475. netif_carrier_off(ndev);
  3476. netif_stop_queue(ndev);
  3477. ql_adapter_reset(qdev);
  3478. /* Make sure the EEPROM is good */
  3479. memcpy(ndev->perm_addr, ndev->dev_addr, ndev->addr_len);
  3480. if (!is_valid_ether_addr(ndev->perm_addr)) {
  3481. QPRINTK(qdev, IFUP, ERR, "After reset, invalid MAC address.\n");
  3482. return PCI_ERS_RESULT_DISCONNECT;
  3483. }
  3484. return PCI_ERS_RESULT_RECOVERED;
  3485. }
  3486. static void qlge_io_resume(struct pci_dev *pdev)
  3487. {
  3488. struct net_device *ndev = pci_get_drvdata(pdev);
  3489. struct ql_adapter *qdev = netdev_priv(ndev);
  3490. pci_set_master(pdev);
  3491. if (netif_running(ndev)) {
  3492. if (ql_adapter_up(qdev)) {
  3493. QPRINTK(qdev, IFUP, ERR,
  3494. "Device initialization failed after reset.\n");
  3495. return;
  3496. }
  3497. }
  3498. netif_device_attach(ndev);
  3499. }
  3500. static struct pci_error_handlers qlge_err_handler = {
  3501. .error_detected = qlge_io_error_detected,
  3502. .slot_reset = qlge_io_slot_reset,
  3503. .resume = qlge_io_resume,
  3504. };
  3505. static int qlge_suspend(struct pci_dev *pdev, pm_message_t state)
  3506. {
  3507. struct net_device *ndev = pci_get_drvdata(pdev);
  3508. struct ql_adapter *qdev = netdev_priv(ndev);
  3509. int err;
  3510. netif_device_detach(ndev);
  3511. if (netif_running(ndev)) {
  3512. err = ql_adapter_down(qdev);
  3513. if (!err)
  3514. return err;
  3515. }
  3516. err = pci_save_state(pdev);
  3517. if (err)
  3518. return err;
  3519. pci_disable_device(pdev);
  3520. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3521. return 0;
  3522. }
  3523. #ifdef CONFIG_PM
  3524. static int qlge_resume(struct pci_dev *pdev)
  3525. {
  3526. struct net_device *ndev = pci_get_drvdata(pdev);
  3527. struct ql_adapter *qdev = netdev_priv(ndev);
  3528. int err;
  3529. pci_set_power_state(pdev, PCI_D0);
  3530. pci_restore_state(pdev);
  3531. err = pci_enable_device(pdev);
  3532. if (err) {
  3533. QPRINTK(qdev, IFUP, ERR, "Cannot enable PCI device from suspend\n");
  3534. return err;
  3535. }
  3536. pci_set_master(pdev);
  3537. pci_enable_wake(pdev, PCI_D3hot, 0);
  3538. pci_enable_wake(pdev, PCI_D3cold, 0);
  3539. if (netif_running(ndev)) {
  3540. err = ql_adapter_up(qdev);
  3541. if (err)
  3542. return err;
  3543. }
  3544. netif_device_attach(ndev);
  3545. return 0;
  3546. }
  3547. #endif /* CONFIG_PM */
  3548. static void qlge_shutdown(struct pci_dev *pdev)
  3549. {
  3550. qlge_suspend(pdev, PMSG_SUSPEND);
  3551. }
  3552. static struct pci_driver qlge_driver = {
  3553. .name = DRV_NAME,
  3554. .id_table = qlge_pci_tbl,
  3555. .probe = qlge_probe,
  3556. .remove = __devexit_p(qlge_remove),
  3557. #ifdef CONFIG_PM
  3558. .suspend = qlge_suspend,
  3559. .resume = qlge_resume,
  3560. #endif
  3561. .shutdown = qlge_shutdown,
  3562. .err_handler = &qlge_err_handler
  3563. };
  3564. static int __init qlge_init_module(void)
  3565. {
  3566. return pci_register_driver(&qlge_driver);
  3567. }
  3568. static void __exit qlge_exit(void)
  3569. {
  3570. pci_unregister_driver(&qlge_driver);
  3571. }
  3572. module_init(qlge_init_module);
  3573. module_exit(qlge_exit);