netxen_nic_hw.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. #include <net/ip.h>
  37. #define MASK(n) ((1ULL<<(n))-1)
  38. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  39. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  40. #define MS_WIN(addr) (addr & 0x0ffc0000)
  41. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  42. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  43. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  44. #define CRB_WINDOW_2M (0x130060)
  45. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  46. #define CRB_INDIRECT_2M (0x1e0000UL)
  47. #define CRB_WIN_LOCK_TIMEOUT 100000000
  48. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  49. {{{0, 0, 0, 0} } }, /* 0: PCI */
  50. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  51. {1, 0x0110000, 0x0120000, 0x130000},
  52. {1, 0x0120000, 0x0122000, 0x124000},
  53. {1, 0x0130000, 0x0132000, 0x126000},
  54. {1, 0x0140000, 0x0142000, 0x128000},
  55. {1, 0x0150000, 0x0152000, 0x12a000},
  56. {1, 0x0160000, 0x0170000, 0x110000},
  57. {1, 0x0170000, 0x0172000, 0x12e000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {0, 0x0000000, 0x0000000, 0x000000},
  63. {0, 0x0000000, 0x0000000, 0x000000},
  64. {1, 0x01e0000, 0x01e0800, 0x122000},
  65. {0, 0x0000000, 0x0000000, 0x000000} } },
  66. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  67. {{{0, 0, 0, 0} } }, /* 3: */
  68. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  69. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  70. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  71. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  72. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  88. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  104. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  120. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  136. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  137. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  138. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  139. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  140. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  141. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  142. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  143. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  144. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  145. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  146. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  147. {{{0, 0, 0, 0} } }, /* 23: */
  148. {{{0, 0, 0, 0} } }, /* 24: */
  149. {{{0, 0, 0, 0} } }, /* 25: */
  150. {{{0, 0, 0, 0} } }, /* 26: */
  151. {{{0, 0, 0, 0} } }, /* 27: */
  152. {{{0, 0, 0, 0} } }, /* 28: */
  153. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  154. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  155. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  156. {{{0} } }, /* 32: PCI */
  157. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  158. {1, 0x2110000, 0x2120000, 0x130000},
  159. {1, 0x2120000, 0x2122000, 0x124000},
  160. {1, 0x2130000, 0x2132000, 0x126000},
  161. {1, 0x2140000, 0x2142000, 0x128000},
  162. {1, 0x2150000, 0x2152000, 0x12a000},
  163. {1, 0x2160000, 0x2170000, 0x110000},
  164. {1, 0x2170000, 0x2172000, 0x12e000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000} } },
  173. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  174. {{{0} } }, /* 35: */
  175. {{{0} } }, /* 36: */
  176. {{{0} } }, /* 37: */
  177. {{{0} } }, /* 38: */
  178. {{{0} } }, /* 39: */
  179. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  180. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  181. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  182. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  183. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  184. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  185. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  186. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  187. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  188. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  189. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  190. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  191. {{{0} } }, /* 52: */
  192. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  193. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  194. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  195. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  196. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  197. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  198. {{{0} } }, /* 59: I2C0 */
  199. {{{0} } }, /* 60: I2C1 */
  200. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  201. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  202. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  203. };
  204. /*
  205. * top 12 bits of crb internal address (hub, agent)
  206. */
  207. static unsigned crb_hub_agt[64] =
  208. {
  209. 0,
  210. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  211. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  213. 0,
  214. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  236. 0,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  241. 0,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  244. 0,
  245. 0,
  246. 0,
  247. 0,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  250. 0,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  261. 0,
  262. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  266. 0,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  270. 0,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  272. 0,
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define ADDR_IN_RANGE(addr, low, high) \
  276. (((addr) <= (high)) && ((addr) >= (low)))
  277. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  278. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  279. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  280. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  281. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  282. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  283. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  284. {
  285. struct netxen_adapter *adapter = netdev_priv(netdev);
  286. struct sockaddr *addr = p;
  287. if (netif_running(netdev))
  288. return -EBUSY;
  289. if (!is_valid_ether_addr(addr->sa_data))
  290. return -EADDRNOTAVAIL;
  291. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  292. /* For P3, MAC addr is not set in NIU */
  293. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  294. if (adapter->macaddr_set)
  295. adapter->macaddr_set(adapter, addr->sa_data);
  296. return 0;
  297. }
  298. #define NETXEN_UNICAST_ADDR(port, index) \
  299. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  300. #define NETXEN_MCAST_ADDR(port, index) \
  301. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  302. #define MAC_HI(addr) \
  303. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  304. #define MAC_LO(addr) \
  305. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  306. static int
  307. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  308. {
  309. u32 val = 0;
  310. u16 port = adapter->physical_port;
  311. u8 *addr = adapter->netdev->dev_addr;
  312. if (adapter->mc_enabled)
  313. return 0;
  314. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  315. val |= (1UL << (28+port));
  316. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  317. /* add broadcast addr to filter */
  318. val = 0xffffff;
  319. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  320. netxen_crb_writelit_adapter(adapter,
  321. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  322. /* add station addr to filter */
  323. val = MAC_HI(addr);
  324. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  325. val = MAC_LO(addr);
  326. netxen_crb_writelit_adapter(adapter,
  327. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  328. adapter->mc_enabled = 1;
  329. return 0;
  330. }
  331. static int
  332. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  333. {
  334. u32 val = 0;
  335. u16 port = adapter->physical_port;
  336. u8 *addr = adapter->netdev->dev_addr;
  337. if (!adapter->mc_enabled)
  338. return 0;
  339. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  340. val &= ~(1UL << (28+port));
  341. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  342. val = MAC_HI(addr);
  343. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  344. val = MAC_LO(addr);
  345. netxen_crb_writelit_adapter(adapter,
  346. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  347. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  348. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  349. adapter->mc_enabled = 0;
  350. return 0;
  351. }
  352. static int
  353. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  354. int index, u8 *addr)
  355. {
  356. u32 hi = 0, lo = 0;
  357. u16 port = adapter->physical_port;
  358. lo = MAC_LO(addr);
  359. hi = MAC_HI(addr);
  360. netxen_crb_writelit_adapter(adapter,
  361. NETXEN_MCAST_ADDR(port, index), hi);
  362. netxen_crb_writelit_adapter(adapter,
  363. NETXEN_MCAST_ADDR(port, index)+4, lo);
  364. return 0;
  365. }
  366. void netxen_p2_nic_set_multi(struct net_device *netdev)
  367. {
  368. struct netxen_adapter *adapter = netdev_priv(netdev);
  369. struct dev_mc_list *mc_ptr;
  370. u8 null_addr[6];
  371. int index = 0;
  372. memset(null_addr, 0, 6);
  373. if (netdev->flags & IFF_PROMISC) {
  374. adapter->set_promisc(adapter,
  375. NETXEN_NIU_PROMISC_MODE);
  376. /* Full promiscuous mode */
  377. netxen_nic_disable_mcast_filter(adapter);
  378. return;
  379. }
  380. if (netdev->mc_count == 0) {
  381. adapter->set_promisc(adapter,
  382. NETXEN_NIU_NON_PROMISC_MODE);
  383. netxen_nic_disable_mcast_filter(adapter);
  384. return;
  385. }
  386. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  387. if (netdev->flags & IFF_ALLMULTI ||
  388. netdev->mc_count > adapter->max_mc_count) {
  389. netxen_nic_disable_mcast_filter(adapter);
  390. return;
  391. }
  392. netxen_nic_enable_mcast_filter(adapter);
  393. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  394. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  395. if (index != netdev->mc_count)
  396. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  397. netxen_nic_driver_name, netdev->name);
  398. /* Clear out remaining addresses */
  399. for (; index < adapter->max_mc_count; index++)
  400. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  401. }
  402. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  403. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  404. {
  405. nx_mac_list_t *cur, *prev;
  406. /* if in del_list, move it to adapter->mac_list */
  407. for (cur = *del_list, prev = NULL; cur;) {
  408. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  409. if (prev == NULL)
  410. *del_list = cur->next;
  411. else
  412. prev->next = cur->next;
  413. cur->next = adapter->mac_list;
  414. adapter->mac_list = cur;
  415. return 0;
  416. }
  417. prev = cur;
  418. cur = cur->next;
  419. }
  420. /* make sure to add each mac address only once */
  421. for (cur = adapter->mac_list; cur; cur = cur->next) {
  422. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  423. return 0;
  424. }
  425. /* not in del_list, create new entry and add to add_list */
  426. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  427. if (cur == NULL) {
  428. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  429. "not work properly from now.\n", __func__);
  430. return -1;
  431. }
  432. memcpy(cur->mac_addr, addr, ETH_ALEN);
  433. cur->next = *add_list;
  434. *add_list = cur;
  435. return 0;
  436. }
  437. static int
  438. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  439. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  440. {
  441. uint32_t i, producer;
  442. struct netxen_cmd_buffer *pbuf;
  443. struct cmd_desc_type0 *cmd_desc;
  444. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  445. printk(KERN_WARNING "%s: Too many command descriptors in a "
  446. "request\n", __func__);
  447. return -EINVAL;
  448. }
  449. i = 0;
  450. producer = adapter->cmd_producer;
  451. do {
  452. cmd_desc = &cmd_desc_arr[i];
  453. pbuf = &adapter->cmd_buf_arr[producer];
  454. pbuf->mss = 0;
  455. pbuf->total_length = 0;
  456. pbuf->skb = NULL;
  457. pbuf->cmd = 0;
  458. pbuf->frag_count = 0;
  459. pbuf->port = 0;
  460. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  461. memcpy(&adapter->ahw.cmd_desc_head[producer],
  462. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  463. producer = get_next_index(producer,
  464. adapter->max_tx_desc_count);
  465. i++;
  466. } while (i != nr_elements);
  467. adapter->cmd_producer = producer;
  468. /* write producer index to start the xmit */
  469. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  470. return 0;
  471. }
  472. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  473. u8 *addr, unsigned op)
  474. {
  475. struct netxen_adapter *adapter = (struct netxen_adapter *)dev->priv;
  476. nx_nic_req_t req;
  477. nx_mac_req_t mac_req;
  478. int rv;
  479. memset(&req, 0, sizeof(nx_nic_req_t));
  480. req.qhdr |= (NX_NIC_REQUEST << 23);
  481. req.req_hdr |= NX_MAC_EVENT;
  482. req.req_hdr |= ((u64)adapter->portnum << 16);
  483. mac_req.op = op;
  484. memcpy(&mac_req.mac_addr, addr, 6);
  485. req.words[0] = cpu_to_le64(*(u64 *)&mac_req);
  486. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  487. if (rv != 0) {
  488. printk(KERN_ERR "ERROR. Could not send mac update\n");
  489. return rv;
  490. }
  491. return 0;
  492. }
  493. void netxen_p3_nic_set_multi(struct net_device *netdev)
  494. {
  495. struct netxen_adapter *adapter = netdev_priv(netdev);
  496. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  497. struct dev_mc_list *mc_ptr;
  498. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  499. u32 mode = VPORT_MISS_MODE_DROP;
  500. del_list = adapter->mac_list;
  501. adapter->mac_list = NULL;
  502. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  503. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  504. if (netdev->flags & IFF_PROMISC) {
  505. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  506. goto send_fw_cmd;
  507. }
  508. if ((netdev->flags & IFF_ALLMULTI) ||
  509. (netdev->mc_count > adapter->max_mc_count)) {
  510. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  511. goto send_fw_cmd;
  512. }
  513. if (netdev->mc_count > 0) {
  514. for (mc_ptr = netdev->mc_list; mc_ptr;
  515. mc_ptr = mc_ptr->next) {
  516. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  517. &add_list, &del_list);
  518. }
  519. }
  520. send_fw_cmd:
  521. adapter->set_promisc(adapter, mode);
  522. for (cur = del_list; cur;) {
  523. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  524. next = cur->next;
  525. kfree(cur);
  526. cur = next;
  527. }
  528. for (cur = add_list; cur;) {
  529. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  530. next = cur->next;
  531. cur->next = adapter->mac_list;
  532. adapter->mac_list = cur;
  533. cur = next;
  534. }
  535. }
  536. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  537. {
  538. nx_nic_req_t req;
  539. memset(&req, 0, sizeof(nx_nic_req_t));
  540. req.qhdr |= (NX_HOST_REQUEST << 23);
  541. req.req_hdr |= NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE;
  542. req.req_hdr |= ((u64)adapter->portnum << 16);
  543. req.words[0] = cpu_to_le64(mode);
  544. return netxen_send_cmd_descs(adapter,
  545. (struct cmd_desc_type0 *)&req, 1);
  546. }
  547. #define NETXEN_CONFIG_INTR_COALESCE 3
  548. /*
  549. * Send the interrupt coalescing parameter set by ethtool to the card.
  550. */
  551. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  552. {
  553. nx_nic_req_t req;
  554. int rv;
  555. memset(&req, 0, sizeof(nx_nic_req_t));
  556. req.qhdr |= (NX_NIC_REQUEST << 23);
  557. req.req_hdr |= NETXEN_CONFIG_INTR_COALESCE;
  558. req.req_hdr |= ((u64)adapter->portnum << 16);
  559. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  560. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  561. if (rv != 0) {
  562. printk(KERN_ERR "ERROR. Could not send "
  563. "interrupt coalescing parameters\n");
  564. }
  565. return rv;
  566. }
  567. /*
  568. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  569. * @returns 0 on success, negative on failure
  570. */
  571. #define MTU_FUDGE_FACTOR 100
  572. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  573. {
  574. struct netxen_adapter *adapter = netdev_priv(netdev);
  575. int max_mtu;
  576. int rc = 0;
  577. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  578. max_mtu = P3_MAX_MTU;
  579. else
  580. max_mtu = P2_MAX_MTU;
  581. if (mtu > max_mtu) {
  582. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  583. netdev->name, max_mtu);
  584. return -EINVAL;
  585. }
  586. if (adapter->set_mtu)
  587. rc = adapter->set_mtu(adapter, mtu);
  588. if (!rc)
  589. netdev->mtu = mtu;
  590. return rc;
  591. }
  592. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  593. {
  594. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  595. int addr, val01, val02, i, j;
  596. /* if the flash size less than 4Mb, make huge war cry and die */
  597. for (j = 1; j < 4; j++) {
  598. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  599. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  600. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  601. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  602. &val02) == 0) {
  603. if (val01 == val02)
  604. return -1;
  605. } else
  606. return -1;
  607. }
  608. }
  609. return 0;
  610. }
  611. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  612. int size, __le32 * buf)
  613. {
  614. int i, addr;
  615. __le32 *ptr32;
  616. u32 v;
  617. addr = base;
  618. ptr32 = buf;
  619. for (i = 0; i < size / sizeof(u32); i++) {
  620. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  621. return -1;
  622. *ptr32 = cpu_to_le32(v);
  623. ptr32++;
  624. addr += sizeof(u32);
  625. }
  626. if ((char *)buf + size > (char *)ptr32) {
  627. __le32 local;
  628. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  629. return -1;
  630. local = cpu_to_le32(v);
  631. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  632. }
  633. return 0;
  634. }
  635. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  636. {
  637. __le32 *pmac = (__le32 *) mac;
  638. u32 offset;
  639. offset = NETXEN_USER_START +
  640. offsetof(struct netxen_new_user_info, mac_addr) +
  641. adapter->portnum * sizeof(u64);
  642. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  643. return -1;
  644. if (*mac == cpu_to_le64(~0ULL)) {
  645. offset = NETXEN_USER_START_OLD +
  646. offsetof(struct netxen_user_old_info, mac_addr) +
  647. adapter->portnum * sizeof(u64);
  648. if (netxen_get_flash_block(adapter,
  649. offset, sizeof(u64), pmac) == -1)
  650. return -1;
  651. if (*mac == cpu_to_le64(~0ULL))
  652. return -1;
  653. }
  654. return 0;
  655. }
  656. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  657. {
  658. uint32_t crbaddr, mac_hi, mac_lo;
  659. int pci_func = adapter->ahw.pci_func;
  660. crbaddr = CRB_MAC_BLOCK_START +
  661. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  662. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  663. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  664. mac_hi = cpu_to_le32(mac_hi);
  665. mac_lo = cpu_to_le32(mac_lo);
  666. if (pci_func & 1)
  667. *mac = ((mac_lo >> 16) | ((u64)mac_hi << 16));
  668. else
  669. *mac = ((mac_lo) | ((u64)mac_hi << 32));
  670. return 0;
  671. }
  672. #define CRB_WIN_LOCK_TIMEOUT 100000000
  673. static int crb_win_lock(struct netxen_adapter *adapter)
  674. {
  675. int done = 0, timeout = 0;
  676. while (!done) {
  677. /* acquire semaphore3 from PCI HW block */
  678. adapter->hw_read_wx(adapter,
  679. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  680. if (done == 1)
  681. break;
  682. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  683. return -1;
  684. timeout++;
  685. udelay(1);
  686. }
  687. netxen_crb_writelit_adapter(adapter,
  688. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  689. return 0;
  690. }
  691. static void crb_win_unlock(struct netxen_adapter *adapter)
  692. {
  693. int val;
  694. adapter->hw_read_wx(adapter,
  695. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  696. }
  697. /*
  698. * Changes the CRB window to the specified window.
  699. */
  700. void
  701. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  702. {
  703. void __iomem *offset;
  704. u32 tmp;
  705. int count = 0;
  706. uint8_t func = adapter->ahw.pci_func;
  707. if (adapter->curr_window == wndw)
  708. return;
  709. /*
  710. * Move the CRB window.
  711. * We need to write to the "direct access" region of PCI
  712. * to avoid a race condition where the window register has
  713. * not been successfully written across CRB before the target
  714. * register address is received by PCI. The direct region bypasses
  715. * the CRB bus.
  716. */
  717. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  718. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  719. if (wndw & 0x1)
  720. wndw = NETXEN_WINDOW_ONE;
  721. writel(wndw, offset);
  722. /* MUST make sure window is set before we forge on... */
  723. while ((tmp = readl(offset)) != wndw) {
  724. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  725. "registered properly: 0x%08x.\n",
  726. netxen_nic_driver_name, __func__, tmp);
  727. mdelay(1);
  728. if (count >= 10)
  729. break;
  730. count++;
  731. }
  732. if (wndw == NETXEN_WINDOW_ONE)
  733. adapter->curr_window = 1;
  734. else
  735. adapter->curr_window = 0;
  736. }
  737. /*
  738. * Return -1 if off is not valid,
  739. * 1 if window access is needed. 'off' is set to offset from
  740. * CRB space in 128M pci map
  741. * 0 if no window access is needed. 'off' is set to 2M addr
  742. * In: 'off' is offset from base in 128M pci map
  743. */
  744. static int
  745. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  746. ulong *off, int len)
  747. {
  748. unsigned long end = *off + len;
  749. crb_128M_2M_sub_block_map_t *m;
  750. if (*off >= NETXEN_CRB_MAX)
  751. return -1;
  752. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  753. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  754. (ulong)adapter->ahw.pci_base0;
  755. return 0;
  756. }
  757. if (*off < NETXEN_PCI_CRBSPACE)
  758. return -1;
  759. *off -= NETXEN_PCI_CRBSPACE;
  760. end = *off + len;
  761. /*
  762. * Try direct map
  763. */
  764. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  765. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  766. *off = *off + m->start_2M - m->start_128M +
  767. (ulong)adapter->ahw.pci_base0;
  768. return 0;
  769. }
  770. /*
  771. * Not in direct map, use crb window
  772. */
  773. return 1;
  774. }
  775. /*
  776. * In: 'off' is offset from CRB space in 128M pci map
  777. * Out: 'off' is 2M pci map addr
  778. * side effect: lock crb window
  779. */
  780. static void
  781. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  782. {
  783. u32 win_read;
  784. adapter->crb_win = CRB_HI(*off);
  785. writel(adapter->crb_win, (void *)(CRB_WINDOW_2M +
  786. adapter->ahw.pci_base0));
  787. /*
  788. * Read back value to make sure write has gone through before trying
  789. * to use it.
  790. */
  791. win_read = readl((void *)(CRB_WINDOW_2M + adapter->ahw.pci_base0));
  792. if (win_read != adapter->crb_win) {
  793. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  794. "Read crbwin (0x%x), off=0x%lx\n",
  795. __func__, adapter->crb_win, win_read, *off);
  796. }
  797. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  798. (ulong)adapter->ahw.pci_base0;
  799. }
  800. int netxen_load_firmware(struct netxen_adapter *adapter)
  801. {
  802. int i;
  803. u32 data, size = 0;
  804. u32 flashaddr = NETXEN_BOOTLD_START, memaddr = NETXEN_BOOTLD_START;
  805. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START)/4;
  806. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  807. adapter->pci_write_normalize(adapter,
  808. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  809. for (i = 0; i < size; i++) {
  810. if (netxen_rom_fast_read(adapter, flashaddr, (int *)&data) != 0)
  811. return -EIO;
  812. adapter->pci_mem_write(adapter, memaddr, &data, 4);
  813. flashaddr += 4;
  814. memaddr += 4;
  815. cond_resched();
  816. }
  817. msleep(1);
  818. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  819. adapter->pci_write_normalize(adapter,
  820. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  821. else {
  822. adapter->pci_write_normalize(adapter,
  823. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  824. adapter->pci_write_normalize(adapter,
  825. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  826. }
  827. return 0;
  828. }
  829. int
  830. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  831. ulong off, void *data, int len)
  832. {
  833. void __iomem *addr;
  834. if (ADDR_IN_WINDOW1(off)) {
  835. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  836. } else { /* Window 0 */
  837. addr = pci_base_offset(adapter, off);
  838. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  839. }
  840. DPRINTK(INFO, "writing to base %lx offset %llx addr %p"
  841. " data %llx len %d\n",
  842. pci_base(adapter, off), off, addr,
  843. *(unsigned long long *)data, len);
  844. if (!addr) {
  845. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  846. return 1;
  847. }
  848. switch (len) {
  849. case 1:
  850. writeb(*(u8 *) data, addr);
  851. break;
  852. case 2:
  853. writew(*(u16 *) data, addr);
  854. break;
  855. case 4:
  856. writel(*(u32 *) data, addr);
  857. break;
  858. case 8:
  859. writeq(*(u64 *) data, addr);
  860. break;
  861. default:
  862. DPRINTK(INFO,
  863. "writing data %lx to offset %llx, num words=%d\n",
  864. *(unsigned long *)data, off, (len >> 3));
  865. netxen_nic_hw_block_write64((u64 __iomem *) data, addr,
  866. (len >> 3));
  867. break;
  868. }
  869. if (!ADDR_IN_WINDOW1(off))
  870. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  871. return 0;
  872. }
  873. int
  874. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  875. ulong off, void *data, int len)
  876. {
  877. void __iomem *addr;
  878. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  879. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  880. } else { /* Window 0 */
  881. addr = pci_base_offset(adapter, off);
  882. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  883. }
  884. DPRINTK(INFO, "reading from base %lx offset %llx addr %p\n",
  885. pci_base(adapter, off), off, addr);
  886. if (!addr) {
  887. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  888. return 1;
  889. }
  890. switch (len) {
  891. case 1:
  892. *(u8 *) data = readb(addr);
  893. break;
  894. case 2:
  895. *(u16 *) data = readw(addr);
  896. break;
  897. case 4:
  898. *(u32 *) data = readl(addr);
  899. break;
  900. case 8:
  901. *(u64 *) data = readq(addr);
  902. break;
  903. default:
  904. netxen_nic_hw_block_read64((u64 __iomem *) data, addr,
  905. (len >> 3));
  906. break;
  907. }
  908. DPRINTK(INFO, "read %lx\n", *(unsigned long *)data);
  909. if (!ADDR_IN_WINDOW1(off))
  910. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  911. return 0;
  912. }
  913. int
  914. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  915. ulong off, void *data, int len)
  916. {
  917. unsigned long flags = 0;
  918. int rv;
  919. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  920. if (rv == -1) {
  921. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  922. __func__, off);
  923. dump_stack();
  924. return -1;
  925. }
  926. if (rv == 1) {
  927. write_lock_irqsave(&adapter->adapter_lock, flags);
  928. crb_win_lock(adapter);
  929. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  930. }
  931. DPRINTK(1, INFO, "write data %lx to offset %llx, len=%d\n",
  932. *(unsigned long *)data, off, len);
  933. switch (len) {
  934. case 1:
  935. writeb(*(uint8_t *)data, (void *)off);
  936. break;
  937. case 2:
  938. writew(*(uint16_t *)data, (void *)off);
  939. break;
  940. case 4:
  941. writel(*(uint32_t *)data, (void *)off);
  942. break;
  943. case 8:
  944. writeq(*(uint64_t *)data, (void *)off);
  945. break;
  946. default:
  947. DPRINTK(1, INFO,
  948. "writing data %lx to offset %llx, num words=%d\n",
  949. *(unsigned long *)data, off, (len>>3));
  950. break;
  951. }
  952. if (rv == 1) {
  953. crb_win_unlock(adapter);
  954. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  955. }
  956. return 0;
  957. }
  958. int
  959. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  960. ulong off, void *data, int len)
  961. {
  962. unsigned long flags = 0;
  963. int rv;
  964. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  965. if (rv == -1) {
  966. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  967. __func__, off);
  968. dump_stack();
  969. return -1;
  970. }
  971. if (rv == 1) {
  972. write_lock_irqsave(&adapter->adapter_lock, flags);
  973. crb_win_lock(adapter);
  974. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  975. }
  976. DPRINTK(1, INFO, "read from offset %lx, len=%d\n", off, len);
  977. switch (len) {
  978. case 1:
  979. *(uint8_t *)data = readb((void *)off);
  980. break;
  981. case 2:
  982. *(uint16_t *)data = readw((void *)off);
  983. break;
  984. case 4:
  985. *(uint32_t *)data = readl((void *)off);
  986. break;
  987. case 8:
  988. *(uint64_t *)data = readq((void *)off);
  989. break;
  990. default:
  991. break;
  992. }
  993. DPRINTK(1, INFO, "read %lx\n", *(unsigned long *)data);
  994. if (rv == 1) {
  995. crb_win_unlock(adapter);
  996. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  997. }
  998. return 0;
  999. }
  1000. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  1001. {
  1002. adapter->hw_write_wx(adapter, off, &val, 4);
  1003. }
  1004. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  1005. {
  1006. int val;
  1007. adapter->hw_read_wx(adapter, off, &val, 4);
  1008. return val;
  1009. }
  1010. /* Change the window to 0, write and change back to window 1. */
  1011. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1012. {
  1013. adapter->hw_write_wx(adapter, index, &value, 4);
  1014. }
  1015. /* Change the window to 0, read and change back to window 1. */
  1016. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1017. {
  1018. adapter->hw_read_wx(adapter, index, value, 4);
  1019. }
  1020. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1021. {
  1022. adapter->hw_write_wx(adapter, index, &value, 4);
  1023. }
  1024. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1025. {
  1026. adapter->hw_read_wx(adapter, index, value, 4);
  1027. }
  1028. /*
  1029. * check memory access boundary.
  1030. * used by test agent. support ddr access only for now
  1031. */
  1032. static unsigned long
  1033. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1034. unsigned long long addr, int size)
  1035. {
  1036. if (!ADDR_IN_RANGE(addr,
  1037. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1038. !ADDR_IN_RANGE(addr+size-1,
  1039. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1040. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1041. return 0;
  1042. }
  1043. return 1;
  1044. }
  1045. static int netxen_pci_set_window_warning_count;
  1046. unsigned long
  1047. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1048. unsigned long long addr)
  1049. {
  1050. void __iomem *offset;
  1051. int window;
  1052. unsigned long long qdr_max;
  1053. uint8_t func = adapter->ahw.pci_func;
  1054. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1055. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1056. } else {
  1057. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1058. }
  1059. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1060. /* DDR network side */
  1061. addr -= NETXEN_ADDR_DDR_NET;
  1062. window = (addr >> 25) & 0x3ff;
  1063. if (adapter->ahw.ddr_mn_window != window) {
  1064. adapter->ahw.ddr_mn_window = window;
  1065. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1066. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1067. writel(window, offset);
  1068. /* MUST make sure window is set before we forge on... */
  1069. readl(offset);
  1070. }
  1071. addr -= (window * NETXEN_WINDOW_ONE);
  1072. addr += NETXEN_PCI_DDR_NET;
  1073. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1074. addr -= NETXEN_ADDR_OCM0;
  1075. addr += NETXEN_PCI_OCM0;
  1076. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1077. addr -= NETXEN_ADDR_OCM1;
  1078. addr += NETXEN_PCI_OCM1;
  1079. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1080. /* QDR network side */
  1081. addr -= NETXEN_ADDR_QDR_NET;
  1082. window = (addr >> 22) & 0x3f;
  1083. if (adapter->ahw.qdr_sn_window != window) {
  1084. adapter->ahw.qdr_sn_window = window;
  1085. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1086. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1087. writel((window << 22), offset);
  1088. /* MUST make sure window is set before we forge on... */
  1089. readl(offset);
  1090. }
  1091. addr -= (window * 0x400000);
  1092. addr += NETXEN_PCI_QDR_NET;
  1093. } else {
  1094. /*
  1095. * peg gdb frequently accesses memory that doesn't exist,
  1096. * this limits the chit chat so debugging isn't slowed down.
  1097. */
  1098. if ((netxen_pci_set_window_warning_count++ < 8)
  1099. || (netxen_pci_set_window_warning_count % 64 == 0))
  1100. printk("%s: Warning:netxen_nic_pci_set_window()"
  1101. " Unknown address range!\n",
  1102. netxen_nic_driver_name);
  1103. addr = -1UL;
  1104. }
  1105. return addr;
  1106. }
  1107. /*
  1108. * Note : only 32-bit writes!
  1109. */
  1110. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1111. u64 off, u32 data)
  1112. {
  1113. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1114. return 0;
  1115. }
  1116. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1117. {
  1118. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1119. }
  1120. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1121. u64 off, u32 data)
  1122. {
  1123. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1124. }
  1125. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1126. {
  1127. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1128. }
  1129. unsigned long
  1130. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1131. unsigned long long addr)
  1132. {
  1133. int window;
  1134. u32 win_read;
  1135. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1136. /* DDR network side */
  1137. window = MN_WIN(addr);
  1138. adapter->ahw.ddr_mn_window = window;
  1139. adapter->hw_write_wx(adapter,
  1140. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1141. &window, 4);
  1142. adapter->hw_read_wx(adapter,
  1143. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1144. &win_read, 4);
  1145. if ((win_read << 17) != window) {
  1146. printk(KERN_INFO "Written MNwin (0x%x) != "
  1147. "Read MNwin (0x%x)\n", window, win_read);
  1148. }
  1149. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1150. } else if (ADDR_IN_RANGE(addr,
  1151. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1152. if ((addr & 0x00ff800) == 0xff800) {
  1153. printk("%s: QM access not handled.\n", __func__);
  1154. addr = -1UL;
  1155. }
  1156. window = OCM_WIN(addr);
  1157. adapter->ahw.ddr_mn_window = window;
  1158. adapter->hw_write_wx(adapter,
  1159. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1160. &window, 4);
  1161. adapter->hw_read_wx(adapter,
  1162. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1163. &win_read, 4);
  1164. if ((win_read >> 7) != window) {
  1165. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1166. "Read OCMwin (0x%x)\n",
  1167. __func__, window, win_read);
  1168. }
  1169. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1170. } else if (ADDR_IN_RANGE(addr,
  1171. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1172. /* QDR network side */
  1173. window = MS_WIN(addr);
  1174. adapter->ahw.qdr_sn_window = window;
  1175. adapter->hw_write_wx(adapter,
  1176. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1177. &window, 4);
  1178. adapter->hw_read_wx(adapter,
  1179. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1180. &win_read, 4);
  1181. if (win_read != window) {
  1182. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1183. "Read MSwin (0x%x)\n",
  1184. __func__, window, win_read);
  1185. }
  1186. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1187. } else {
  1188. /*
  1189. * peg gdb frequently accesses memory that doesn't exist,
  1190. * this limits the chit chat so debugging isn't slowed down.
  1191. */
  1192. if ((netxen_pci_set_window_warning_count++ < 8)
  1193. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1194. printk("%s: Warning:%s Unknown address range!\n",
  1195. __func__, netxen_nic_driver_name);
  1196. }
  1197. addr = -1UL;
  1198. }
  1199. return addr;
  1200. }
  1201. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1202. unsigned long long addr)
  1203. {
  1204. int window;
  1205. unsigned long long qdr_max;
  1206. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1207. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1208. else
  1209. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1210. if (ADDR_IN_RANGE(addr,
  1211. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1212. /* DDR network side */
  1213. BUG(); /* MN access can not come here */
  1214. } else if (ADDR_IN_RANGE(addr,
  1215. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1216. return 1;
  1217. } else if (ADDR_IN_RANGE(addr,
  1218. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1219. return 1;
  1220. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1221. /* QDR network side */
  1222. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1223. if (adapter->ahw.qdr_sn_window == window)
  1224. return 1;
  1225. }
  1226. return 0;
  1227. }
  1228. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1229. u64 off, void *data, int size)
  1230. {
  1231. unsigned long flags;
  1232. void *addr;
  1233. int ret = 0;
  1234. u64 start;
  1235. uint8_t *mem_ptr = NULL;
  1236. unsigned long mem_base;
  1237. unsigned long mem_page;
  1238. write_lock_irqsave(&adapter->adapter_lock, flags);
  1239. /*
  1240. * If attempting to access unknown address or straddle hw windows,
  1241. * do not access.
  1242. */
  1243. start = adapter->pci_set_window(adapter, off);
  1244. if ((start == -1UL) ||
  1245. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1246. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1247. printk(KERN_ERR "%s out of bound pci memory access. "
  1248. "offset is 0x%llx\n", netxen_nic_driver_name,
  1249. (unsigned long long)off);
  1250. return -1;
  1251. }
  1252. addr = (void *)(pci_base_offset(adapter, start));
  1253. if (!addr) {
  1254. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1255. mem_base = pci_resource_start(adapter->pdev, 0);
  1256. mem_page = start & PAGE_MASK;
  1257. /* Map two pages whenever user tries to access addresses in two
  1258. consecutive pages.
  1259. */
  1260. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1261. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1262. else
  1263. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1264. if (mem_ptr == 0UL) {
  1265. *(uint8_t *)data = 0;
  1266. return -1;
  1267. }
  1268. addr = mem_ptr;
  1269. addr += start & (PAGE_SIZE - 1);
  1270. write_lock_irqsave(&adapter->adapter_lock, flags);
  1271. }
  1272. switch (size) {
  1273. case 1:
  1274. *(uint8_t *)data = readb(addr);
  1275. break;
  1276. case 2:
  1277. *(uint16_t *)data = readw(addr);
  1278. break;
  1279. case 4:
  1280. *(uint32_t *)data = readl(addr);
  1281. break;
  1282. case 8:
  1283. *(uint64_t *)data = readq(addr);
  1284. break;
  1285. default:
  1286. ret = -1;
  1287. break;
  1288. }
  1289. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1290. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1291. if (mem_ptr)
  1292. iounmap(mem_ptr);
  1293. return ret;
  1294. }
  1295. static int
  1296. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1297. void *data, int size)
  1298. {
  1299. unsigned long flags;
  1300. void *addr;
  1301. int ret = 0;
  1302. u64 start;
  1303. uint8_t *mem_ptr = NULL;
  1304. unsigned long mem_base;
  1305. unsigned long mem_page;
  1306. write_lock_irqsave(&adapter->adapter_lock, flags);
  1307. /*
  1308. * If attempting to access unknown address or straddle hw windows,
  1309. * do not access.
  1310. */
  1311. start = adapter->pci_set_window(adapter, off);
  1312. if ((start == -1UL) ||
  1313. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1314. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1315. printk(KERN_ERR "%s out of bound pci memory access. "
  1316. "offset is 0x%llx\n", netxen_nic_driver_name,
  1317. (unsigned long long)off);
  1318. return -1;
  1319. }
  1320. addr = (void *)(pci_base_offset(adapter, start));
  1321. if (!addr) {
  1322. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1323. mem_base = pci_resource_start(adapter->pdev, 0);
  1324. mem_page = start & PAGE_MASK;
  1325. /* Map two pages whenever user tries to access addresses in two
  1326. * consecutive pages.
  1327. */
  1328. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1329. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1330. else
  1331. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1332. if (mem_ptr == 0UL)
  1333. return -1;
  1334. addr = mem_ptr;
  1335. addr += start & (PAGE_SIZE - 1);
  1336. write_lock_irqsave(&adapter->adapter_lock, flags);
  1337. }
  1338. switch (size) {
  1339. case 1:
  1340. writeb(*(uint8_t *)data, addr);
  1341. break;
  1342. case 2:
  1343. writew(*(uint16_t *)data, addr);
  1344. break;
  1345. case 4:
  1346. writel(*(uint32_t *)data, addr);
  1347. break;
  1348. case 8:
  1349. writeq(*(uint64_t *)data, addr);
  1350. break;
  1351. default:
  1352. ret = -1;
  1353. break;
  1354. }
  1355. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1356. DPRINTK(1, INFO, "writing data %llx to offset %llx\n",
  1357. *(unsigned long long *)data, start);
  1358. if (mem_ptr)
  1359. iounmap(mem_ptr);
  1360. return ret;
  1361. }
  1362. #define MAX_CTL_CHECK 1000
  1363. int
  1364. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1365. u64 off, void *data, int size)
  1366. {
  1367. unsigned long flags, mem_crb;
  1368. int i, j, ret = 0, loop, sz[2], off0;
  1369. uint32_t temp;
  1370. uint64_t off8, tmpw, word[2] = {0, 0};
  1371. /*
  1372. * If not MN, go check for MS or invalid.
  1373. */
  1374. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1375. return netxen_nic_pci_mem_write_direct(adapter,
  1376. off, data, size);
  1377. off8 = off & 0xfffffff8;
  1378. off0 = off & 0x7;
  1379. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1380. sz[1] = size - sz[0];
  1381. loop = ((off0 + size - 1) >> 3) + 1;
  1382. mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1383. if ((size != 8) || (off0 != 0)) {
  1384. for (i = 0; i < loop; i++) {
  1385. if (adapter->pci_mem_read(adapter,
  1386. off8 + (i << 3), &word[i], 8))
  1387. return -1;
  1388. }
  1389. }
  1390. switch (size) {
  1391. case 1:
  1392. tmpw = *((uint8_t *)data);
  1393. break;
  1394. case 2:
  1395. tmpw = *((uint16_t *)data);
  1396. break;
  1397. case 4:
  1398. tmpw = *((uint32_t *)data);
  1399. break;
  1400. case 8:
  1401. default:
  1402. tmpw = *((uint64_t *)data);
  1403. break;
  1404. }
  1405. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1406. word[0] |= tmpw << (off0 * 8);
  1407. if (loop == 2) {
  1408. word[1] &= ~(~0ULL << (sz[1] * 8));
  1409. word[1] |= tmpw >> (sz[0] * 8);
  1410. }
  1411. write_lock_irqsave(&adapter->adapter_lock, flags);
  1412. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1413. for (i = 0; i < loop; i++) {
  1414. writel((uint32_t)(off8 + (i << 3)),
  1415. (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
  1416. writel(0,
  1417. (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
  1418. writel(word[i] & 0xffffffff,
  1419. (void *)(mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1420. writel((word[i] >> 32) & 0xffffffff,
  1421. (void *)(mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1422. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1423. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1424. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1425. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1426. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1427. temp = readl(
  1428. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1429. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1430. break;
  1431. }
  1432. if (j >= MAX_CTL_CHECK) {
  1433. printk("%s: %s Fail to write through agent\n",
  1434. __func__, netxen_nic_driver_name);
  1435. ret = -1;
  1436. break;
  1437. }
  1438. }
  1439. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1440. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1441. return ret;
  1442. }
  1443. int
  1444. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1445. u64 off, void *data, int size)
  1446. {
  1447. unsigned long flags, mem_crb;
  1448. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1449. uint32_t temp;
  1450. uint64_t off8, val, word[2] = {0, 0};
  1451. /*
  1452. * If not MN, go check for MS or invalid.
  1453. */
  1454. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1455. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1456. off8 = off & 0xfffffff8;
  1457. off0[0] = off & 0x7;
  1458. off0[1] = 0;
  1459. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1460. sz[1] = size - sz[0];
  1461. loop = ((off0[0] + size - 1) >> 3) + 1;
  1462. mem_crb = (unsigned long)pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1463. write_lock_irqsave(&adapter->adapter_lock, flags);
  1464. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1465. for (i = 0; i < loop; i++) {
  1466. writel((uint32_t)(off8 + (i << 3)),
  1467. (void *)(mem_crb+MIU_TEST_AGT_ADDR_LO));
  1468. writel(0,
  1469. (void *)(mem_crb+MIU_TEST_AGT_ADDR_HI));
  1470. writel(MIU_TA_CTL_ENABLE,
  1471. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1472. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1473. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1474. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1475. temp = readl(
  1476. (void *)(mem_crb+MIU_TEST_AGT_CTRL));
  1477. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1478. break;
  1479. }
  1480. if (j >= MAX_CTL_CHECK) {
  1481. printk(KERN_ERR "%s: %s Fail to read through agent\n",
  1482. __func__, netxen_nic_driver_name);
  1483. break;
  1484. }
  1485. start = off0[i] >> 2;
  1486. end = (off0[i] + sz[i] - 1) >> 2;
  1487. for (k = start; k <= end; k++) {
  1488. word[i] |= ((uint64_t) readl(
  1489. (void *)(mem_crb +
  1490. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1491. }
  1492. }
  1493. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1494. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1495. if (j >= MAX_CTL_CHECK)
  1496. return -1;
  1497. if (sz[0] == 8) {
  1498. val = word[0];
  1499. } else {
  1500. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1501. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1502. }
  1503. switch (size) {
  1504. case 1:
  1505. *(uint8_t *)data = val;
  1506. break;
  1507. case 2:
  1508. *(uint16_t *)data = val;
  1509. break;
  1510. case 4:
  1511. *(uint32_t *)data = val;
  1512. break;
  1513. case 8:
  1514. *(uint64_t *)data = val;
  1515. break;
  1516. }
  1517. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1518. return 0;
  1519. }
  1520. int
  1521. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1522. u64 off, void *data, int size)
  1523. {
  1524. int i, j, ret = 0, loop, sz[2], off0;
  1525. uint32_t temp;
  1526. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1527. /*
  1528. * If not MN, go check for MS or invalid.
  1529. */
  1530. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1531. mem_crb = NETXEN_CRB_QDR_NET;
  1532. else {
  1533. mem_crb = NETXEN_CRB_DDR_NET;
  1534. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1535. return netxen_nic_pci_mem_write_direct(adapter,
  1536. off, data, size);
  1537. }
  1538. off8 = off & 0xfffffff8;
  1539. off0 = off & 0x7;
  1540. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1541. sz[1] = size - sz[0];
  1542. loop = ((off0 + size - 1) >> 3) + 1;
  1543. if ((size != 8) || (off0 != 0)) {
  1544. for (i = 0; i < loop; i++) {
  1545. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1546. &word[i], 8))
  1547. return -1;
  1548. }
  1549. }
  1550. switch (size) {
  1551. case 1:
  1552. tmpw = *((uint8_t *)data);
  1553. break;
  1554. case 2:
  1555. tmpw = *((uint16_t *)data);
  1556. break;
  1557. case 4:
  1558. tmpw = *((uint32_t *)data);
  1559. break;
  1560. case 8:
  1561. default:
  1562. tmpw = *((uint64_t *)data);
  1563. break;
  1564. }
  1565. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1566. word[0] |= tmpw << (off0 * 8);
  1567. if (loop == 2) {
  1568. word[1] &= ~(~0ULL << (sz[1] * 8));
  1569. word[1] |= tmpw >> (sz[0] * 8);
  1570. }
  1571. /*
  1572. * don't lock here - write_wx gets the lock if each time
  1573. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1574. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1575. */
  1576. for (i = 0; i < loop; i++) {
  1577. temp = off8 + (i << 3);
  1578. adapter->hw_write_wx(adapter,
  1579. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1580. temp = 0;
  1581. adapter->hw_write_wx(adapter,
  1582. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1583. temp = word[i] & 0xffffffff;
  1584. adapter->hw_write_wx(adapter,
  1585. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1586. temp = (word[i] >> 32) & 0xffffffff;
  1587. adapter->hw_write_wx(adapter,
  1588. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1589. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1590. adapter->hw_write_wx(adapter,
  1591. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1592. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1593. adapter->hw_write_wx(adapter,
  1594. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1595. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1596. adapter->hw_read_wx(adapter,
  1597. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1598. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1599. break;
  1600. }
  1601. if (j >= MAX_CTL_CHECK) {
  1602. printk(KERN_ERR "%s: Fail to write through agent\n",
  1603. netxen_nic_driver_name);
  1604. ret = -1;
  1605. break;
  1606. }
  1607. }
  1608. /*
  1609. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1610. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1611. */
  1612. return ret;
  1613. }
  1614. int
  1615. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1616. u64 off, void *data, int size)
  1617. {
  1618. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1619. uint32_t temp;
  1620. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1621. /*
  1622. * If not MN, go check for MS or invalid.
  1623. */
  1624. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1625. mem_crb = NETXEN_CRB_QDR_NET;
  1626. else {
  1627. mem_crb = NETXEN_CRB_DDR_NET;
  1628. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1629. return netxen_nic_pci_mem_read_direct(adapter,
  1630. off, data, size);
  1631. }
  1632. off8 = off & 0xfffffff8;
  1633. off0[0] = off & 0x7;
  1634. off0[1] = 0;
  1635. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1636. sz[1] = size - sz[0];
  1637. loop = ((off0[0] + size - 1) >> 3) + 1;
  1638. /*
  1639. * don't lock here - write_wx gets the lock if each time
  1640. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1641. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1642. */
  1643. for (i = 0; i < loop; i++) {
  1644. temp = off8 + (i << 3);
  1645. adapter->hw_write_wx(adapter,
  1646. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1647. temp = 0;
  1648. adapter->hw_write_wx(adapter,
  1649. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1650. temp = MIU_TA_CTL_ENABLE;
  1651. adapter->hw_write_wx(adapter,
  1652. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1653. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1654. adapter->hw_write_wx(adapter,
  1655. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1656. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1657. adapter->hw_read_wx(adapter,
  1658. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1659. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1660. break;
  1661. }
  1662. if (j >= MAX_CTL_CHECK) {
  1663. printk(KERN_ERR "%s: Fail to read through agent\n",
  1664. netxen_nic_driver_name);
  1665. break;
  1666. }
  1667. start = off0[i] >> 2;
  1668. end = (off0[i] + sz[i] - 1) >> 2;
  1669. for (k = start; k <= end; k++) {
  1670. adapter->hw_read_wx(adapter,
  1671. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1672. word[i] |= ((uint64_t)temp << (32 * k));
  1673. }
  1674. }
  1675. /*
  1676. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1677. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1678. */
  1679. if (j >= MAX_CTL_CHECK)
  1680. return -1;
  1681. if (sz[0] == 8) {
  1682. val = word[0];
  1683. } else {
  1684. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1685. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1686. }
  1687. switch (size) {
  1688. case 1:
  1689. *(uint8_t *)data = val;
  1690. break;
  1691. case 2:
  1692. *(uint16_t *)data = val;
  1693. break;
  1694. case 4:
  1695. *(uint32_t *)data = val;
  1696. break;
  1697. case 8:
  1698. *(uint64_t *)data = val;
  1699. break;
  1700. }
  1701. DPRINTK(1, INFO, "read %llx\n", *(unsigned long long *)data);
  1702. return 0;
  1703. }
  1704. /*
  1705. * Note : only 32-bit writes!
  1706. */
  1707. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1708. u64 off, u32 data)
  1709. {
  1710. adapter->hw_write_wx(adapter, off, &data, 4);
  1711. return 0;
  1712. }
  1713. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1714. {
  1715. u32 temp;
  1716. adapter->hw_read_wx(adapter, off, &temp, 4);
  1717. return temp;
  1718. }
  1719. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1720. u64 off, u32 data)
  1721. {
  1722. adapter->hw_write_wx(adapter, off, &data, 4);
  1723. }
  1724. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1725. {
  1726. u32 temp;
  1727. adapter->hw_read_wx(adapter, off, &temp, 4);
  1728. return temp;
  1729. }
  1730. #if 0
  1731. int
  1732. netxen_nic_erase_pxe(struct netxen_adapter *adapter)
  1733. {
  1734. if (netxen_rom_fast_write(adapter, NETXEN_PXE_START, 0) == -1) {
  1735. printk(KERN_ERR "%s: erase pxe failed\n",
  1736. netxen_nic_driver_name);
  1737. return -1;
  1738. }
  1739. return 0;
  1740. }
  1741. #endif /* 0 */
  1742. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1743. {
  1744. int rv = 0;
  1745. int addr = NETXEN_BRDCFG_START;
  1746. struct netxen_board_info *boardinfo;
  1747. int index;
  1748. u32 *ptr32;
  1749. boardinfo = &adapter->ahw.boardcfg;
  1750. ptr32 = (u32 *) boardinfo;
  1751. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  1752. index++) {
  1753. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1754. return -EIO;
  1755. }
  1756. ptr32++;
  1757. addr += sizeof(u32);
  1758. }
  1759. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  1760. printk("%s: ERROR reading %s board config."
  1761. " Read %x, expected %x\n", netxen_nic_driver_name,
  1762. netxen_nic_driver_name,
  1763. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  1764. rv = -1;
  1765. }
  1766. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  1767. printk("%s: Unknown board config version."
  1768. " Read %x, expected %x\n", netxen_nic_driver_name,
  1769. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  1770. rv = -1;
  1771. }
  1772. DPRINTK(INFO, "Discovered board type:0x%x ", boardinfo->board_type);
  1773. switch ((netxen_brdtype_t) boardinfo->board_type) {
  1774. case NETXEN_BRDTYPE_P2_SB35_4G:
  1775. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1776. break;
  1777. case NETXEN_BRDTYPE_P2_SB31_10G:
  1778. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1779. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1780. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1781. case NETXEN_BRDTYPE_P3_HMEZ:
  1782. case NETXEN_BRDTYPE_P3_XG_LOM:
  1783. case NETXEN_BRDTYPE_P3_10G_CX4:
  1784. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1785. case NETXEN_BRDTYPE_P3_IMEZ:
  1786. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1787. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1788. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1789. case NETXEN_BRDTYPE_P3_10G_XFP:
  1790. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1791. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  1792. break;
  1793. case NETXEN_BRDTYPE_P1_BD:
  1794. case NETXEN_BRDTYPE_P1_SB:
  1795. case NETXEN_BRDTYPE_P1_SMAX:
  1796. case NETXEN_BRDTYPE_P1_SOCK:
  1797. case NETXEN_BRDTYPE_P3_REF_QG:
  1798. case NETXEN_BRDTYPE_P3_4_GB:
  1799. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1800. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1801. break;
  1802. default:
  1803. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  1804. boardinfo->board_type);
  1805. rv = -ENODEV;
  1806. break;
  1807. }
  1808. return rv;
  1809. }
  1810. /* NIU access sections */
  1811. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1812. {
  1813. new_mtu += MTU_FUDGE_FACTOR;
  1814. netxen_nic_write_w0(adapter,
  1815. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1816. new_mtu);
  1817. return 0;
  1818. }
  1819. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1820. {
  1821. new_mtu += MTU_FUDGE_FACTOR;
  1822. if (adapter->physical_port == 0)
  1823. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1824. new_mtu);
  1825. else
  1826. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1827. new_mtu);
  1828. return 0;
  1829. }
  1830. void
  1831. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1832. unsigned long off, int data)
  1833. {
  1834. adapter->hw_write_wx(adapter, off, &data, 4);
  1835. }
  1836. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1837. {
  1838. __u32 status;
  1839. __u32 autoneg;
  1840. __u32 mode;
  1841. __u32 port_mode;
  1842. netxen_nic_read_w0(adapter, NETXEN_NIU_MODE, &mode);
  1843. if (netxen_get_niu_enable_ge(mode)) { /* Gb 10/100/1000 Mbps mode */
  1844. adapter->hw_read_wx(adapter,
  1845. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1846. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1847. adapter->link_speed = SPEED_1000;
  1848. adapter->link_duplex = DUPLEX_FULL;
  1849. adapter->link_autoneg = AUTONEG_DISABLE;
  1850. return;
  1851. }
  1852. if (adapter->phy_read
  1853. && adapter->phy_read(adapter,
  1854. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1855. &status) == 0) {
  1856. if (netxen_get_phy_link(status)) {
  1857. switch (netxen_get_phy_speed(status)) {
  1858. case 0:
  1859. adapter->link_speed = SPEED_10;
  1860. break;
  1861. case 1:
  1862. adapter->link_speed = SPEED_100;
  1863. break;
  1864. case 2:
  1865. adapter->link_speed = SPEED_1000;
  1866. break;
  1867. default:
  1868. adapter->link_speed = -1;
  1869. break;
  1870. }
  1871. switch (netxen_get_phy_duplex(status)) {
  1872. case 0:
  1873. adapter->link_duplex = DUPLEX_HALF;
  1874. break;
  1875. case 1:
  1876. adapter->link_duplex = DUPLEX_FULL;
  1877. break;
  1878. default:
  1879. adapter->link_duplex = -1;
  1880. break;
  1881. }
  1882. if (adapter->phy_read
  1883. && adapter->phy_read(adapter,
  1884. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1885. &autoneg) != 0)
  1886. adapter->link_autoneg = autoneg;
  1887. } else
  1888. goto link_down;
  1889. } else {
  1890. link_down:
  1891. adapter->link_speed = -1;
  1892. adapter->link_duplex = -1;
  1893. }
  1894. }
  1895. }
  1896. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1897. {
  1898. u32 fw_major = 0;
  1899. u32 fw_minor = 0;
  1900. u32 fw_build = 0;
  1901. char brd_name[NETXEN_MAX_SHORT_NAME];
  1902. char serial_num[32];
  1903. int i, addr;
  1904. __le32 *ptr32;
  1905. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1906. adapter->driver_mismatch = 0;
  1907. ptr32 = (u32 *)&serial_num;
  1908. addr = NETXEN_USER_START +
  1909. offsetof(struct netxen_new_user_info, serial_num);
  1910. for (i = 0; i < 8; i++) {
  1911. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1912. printk("%s: ERROR reading %s board userarea.\n",
  1913. netxen_nic_driver_name,
  1914. netxen_nic_driver_name);
  1915. adapter->driver_mismatch = 1;
  1916. return;
  1917. }
  1918. ptr32++;
  1919. addr += sizeof(u32);
  1920. }
  1921. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1922. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  1923. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  1924. adapter->fw_major = fw_major;
  1925. if (adapter->portnum == 0) {
  1926. get_brd_name_by_type(board_info->board_type, brd_name);
  1927. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1928. brd_name, serial_num, adapter->ahw.revision_id);
  1929. printk(KERN_INFO "NetXen Firmware version %d.%d.%d\n",
  1930. fw_major, fw_minor, fw_build);
  1931. }
  1932. if (NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build) <
  1933. NETXEN_VERSION_CODE(3, 4, 216)) {
  1934. adapter->driver_mismatch = 1;
  1935. printk(KERN_ERR "%s: firmware version %d.%d.%d unsupported\n",
  1936. netxen_nic_driver_name,
  1937. fw_major, fw_minor, fw_build);
  1938. return;
  1939. }
  1940. }