meth.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * meth.c -- O2 Builtin 10/100 Ethernet driver
  3. *
  4. * Copyright (C) 2001-2003 Ilya Volynets
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/delay.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/init.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/slab.h>
  18. #include <linux/errno.h>
  19. #include <linux/types.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/in.h>
  22. #include <linux/in6.h>
  23. #include <linux/device.h> /* struct device, et al */
  24. #include <linux/netdevice.h> /* struct device, and other headers */
  25. #include <linux/etherdevice.h> /* eth_type_trans */
  26. #include <linux/ip.h> /* struct iphdr */
  27. #include <linux/tcp.h> /* struct tcphdr */
  28. #include <linux/skbuff.h>
  29. #include <linux/mii.h> /* MII definitions */
  30. #include <asm/ip32/mace.h>
  31. #include <asm/ip32/ip32_ints.h>
  32. #include <asm/io.h>
  33. #include "meth.h"
  34. #ifndef MFE_DEBUG
  35. #define MFE_DEBUG 0
  36. #endif
  37. #if MFE_DEBUG>=1
  38. #define DPRINTK(str,args...) printk(KERN_DEBUG "meth: %s: " str, __func__ , ## args)
  39. #define MFE_RX_DEBUG 2
  40. #else
  41. #define DPRINTK(str,args...)
  42. #define MFE_RX_DEBUG 0
  43. #endif
  44. static const char *meth_str="SGI O2 Fast Ethernet";
  45. #define HAVE_TX_TIMEOUT
  46. /* The maximum time waited (in jiffies) before assuming a Tx failed. (400ms) */
  47. #define TX_TIMEOUT (400*HZ/1000)
  48. #ifdef HAVE_TX_TIMEOUT
  49. static int timeout = TX_TIMEOUT;
  50. module_param(timeout, int, 0);
  51. #endif
  52. /*
  53. * This structure is private to each device. It is used to pass
  54. * packets in and out, so there is place for a packet
  55. */
  56. struct meth_private {
  57. /* in-memory copy of MAC Control register */
  58. unsigned long mac_ctrl;
  59. /* in-memory copy of DMA Control register */
  60. unsigned long dma_ctrl;
  61. /* address of PHY, used by mdio_* functions, initialized in mdio_probe */
  62. unsigned long phy_addr;
  63. tx_packet *tx_ring;
  64. dma_addr_t tx_ring_dma;
  65. struct sk_buff *tx_skbs[TX_RING_ENTRIES];
  66. dma_addr_t tx_skb_dmas[TX_RING_ENTRIES];
  67. unsigned long tx_read, tx_write, tx_count;
  68. rx_packet *rx_ring[RX_RING_ENTRIES];
  69. dma_addr_t rx_ring_dmas[RX_RING_ENTRIES];
  70. struct sk_buff *rx_skbs[RX_RING_ENTRIES];
  71. unsigned long rx_write;
  72. spinlock_t meth_lock;
  73. };
  74. static void meth_tx_timeout(struct net_device *dev);
  75. static irqreturn_t meth_interrupt(int irq, void *dev_id);
  76. /* global, initialized in ip32-setup.c */
  77. char o2meth_eaddr[8]={0,0,0,0,0,0,0,0};
  78. static inline void load_eaddr(struct net_device *dev)
  79. {
  80. int i;
  81. DECLARE_MAC_BUF(mac);
  82. u64 macaddr;
  83. DPRINTK("Loading MAC Address: %s\n", print_mac(mac, dev->dev_addr));
  84. macaddr = 0;
  85. for (i = 0; i < 6; i++)
  86. macaddr |= (u64)dev->dev_addr[i] << ((5 - i) * 8);
  87. mace->eth.mac_addr = macaddr;
  88. }
  89. /*
  90. * Waits for BUSY status of mdio bus to clear
  91. */
  92. #define WAIT_FOR_PHY(___rval) \
  93. while ((___rval = mace->eth.phy_data) & MDIO_BUSY) { \
  94. udelay(25); \
  95. }
  96. /*read phy register, return value read */
  97. static unsigned long mdio_read(struct meth_private *priv, unsigned long phyreg)
  98. {
  99. unsigned long rval;
  100. WAIT_FOR_PHY(rval);
  101. mace->eth.phy_regs = (priv->phy_addr << 5) | (phyreg & 0x1f);
  102. udelay(25);
  103. mace->eth.phy_trans_go = 1;
  104. udelay(25);
  105. WAIT_FOR_PHY(rval);
  106. return rval & MDIO_DATA_MASK;
  107. }
  108. static int mdio_probe(struct meth_private *priv)
  109. {
  110. int i;
  111. unsigned long p2, p3;
  112. /* check if phy is detected already */
  113. if(priv->phy_addr>=0&&priv->phy_addr<32)
  114. return 0;
  115. spin_lock(&priv->meth_lock);
  116. for (i=0;i<32;++i){
  117. priv->phy_addr=i;
  118. p2=mdio_read(priv,2);
  119. p3=mdio_read(priv,3);
  120. #if MFE_DEBUG>=2
  121. switch ((p2<<12)|(p3>>4)){
  122. case PHY_QS6612X:
  123. DPRINTK("PHY is QS6612X\n");
  124. break;
  125. case PHY_ICS1889:
  126. DPRINTK("PHY is ICS1889\n");
  127. break;
  128. case PHY_ICS1890:
  129. DPRINTK("PHY is ICS1890\n");
  130. break;
  131. case PHY_DP83840:
  132. DPRINTK("PHY is DP83840\n");
  133. break;
  134. }
  135. #endif
  136. if(p2!=0xffff&&p2!=0x0000){
  137. DPRINTK("PHY code: %x\n",(p2<<12)|(p3>>4));
  138. break;
  139. }
  140. }
  141. spin_unlock(&priv->meth_lock);
  142. if(priv->phy_addr<32) {
  143. return 0;
  144. }
  145. DPRINTK("Oopsie! PHY is not known!\n");
  146. priv->phy_addr=-1;
  147. return -ENODEV;
  148. }
  149. static void meth_check_link(struct net_device *dev)
  150. {
  151. struct meth_private *priv = netdev_priv(dev);
  152. unsigned long mii_advertising = mdio_read(priv, 4);
  153. unsigned long mii_partner = mdio_read(priv, 5);
  154. unsigned long negotiated = mii_advertising & mii_partner;
  155. unsigned long duplex, speed;
  156. if (mii_partner == 0xffff)
  157. return;
  158. speed = (negotiated & 0x0380) ? METH_100MBIT : 0;
  159. duplex = ((negotiated & 0x0100) || (negotiated & 0x01C0) == 0x0040) ?
  160. METH_PHY_FDX : 0;
  161. if ((priv->mac_ctrl & METH_PHY_FDX) ^ duplex) {
  162. DPRINTK("Setting %s-duplex\n", duplex ? "full" : "half");
  163. if (duplex)
  164. priv->mac_ctrl |= METH_PHY_FDX;
  165. else
  166. priv->mac_ctrl &= ~METH_PHY_FDX;
  167. mace->eth.mac_ctrl = priv->mac_ctrl;
  168. }
  169. if ((priv->mac_ctrl & METH_100MBIT) ^ speed) {
  170. DPRINTK("Setting %dMbs mode\n", speed ? 100 : 10);
  171. if (duplex)
  172. priv->mac_ctrl |= METH_100MBIT;
  173. else
  174. priv->mac_ctrl &= ~METH_100MBIT;
  175. mace->eth.mac_ctrl = priv->mac_ctrl;
  176. }
  177. }
  178. static int meth_init_tx_ring(struct meth_private *priv)
  179. {
  180. /* Init TX ring */
  181. priv->tx_ring = dma_alloc_coherent(NULL, TX_RING_BUFFER_SIZE,
  182. &priv->tx_ring_dma, GFP_ATOMIC);
  183. if (!priv->tx_ring)
  184. return -ENOMEM;
  185. memset(priv->tx_ring, 0, TX_RING_BUFFER_SIZE);
  186. priv->tx_count = priv->tx_read = priv->tx_write = 0;
  187. mace->eth.tx_ring_base = priv->tx_ring_dma;
  188. /* Now init skb save area */
  189. memset(priv->tx_skbs, 0, sizeof(priv->tx_skbs));
  190. memset(priv->tx_skb_dmas, 0, sizeof(priv->tx_skb_dmas));
  191. return 0;
  192. }
  193. static int meth_init_rx_ring(struct meth_private *priv)
  194. {
  195. int i;
  196. for (i = 0; i < RX_RING_ENTRIES; i++) {
  197. priv->rx_skbs[i] = alloc_skb(METH_RX_BUFF_SIZE, 0);
  198. /* 8byte status vector + 3quad padding + 2byte padding,
  199. * to put data on 64bit aligned boundary */
  200. skb_reserve(priv->rx_skbs[i],METH_RX_HEAD);
  201. priv->rx_ring[i]=(rx_packet*)(priv->rx_skbs[i]->head);
  202. /* I'll need to re-sync it after each RX */
  203. priv->rx_ring_dmas[i] =
  204. dma_map_single(NULL, priv->rx_ring[i],
  205. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  206. mace->eth.rx_fifo = priv->rx_ring_dmas[i];
  207. }
  208. priv->rx_write = 0;
  209. return 0;
  210. }
  211. static void meth_free_tx_ring(struct meth_private *priv)
  212. {
  213. int i;
  214. /* Remove any pending skb */
  215. for (i = 0; i < TX_RING_ENTRIES; i++) {
  216. if (priv->tx_skbs[i])
  217. dev_kfree_skb(priv->tx_skbs[i]);
  218. priv->tx_skbs[i] = NULL;
  219. }
  220. dma_free_coherent(NULL, TX_RING_BUFFER_SIZE, priv->tx_ring,
  221. priv->tx_ring_dma);
  222. }
  223. /* Presumes RX DMA engine is stopped, and RX fifo ring is reset */
  224. static void meth_free_rx_ring(struct meth_private *priv)
  225. {
  226. int i;
  227. for (i = 0; i < RX_RING_ENTRIES; i++) {
  228. dma_unmap_single(NULL, priv->rx_ring_dmas[i],
  229. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  230. priv->rx_ring[i] = 0;
  231. priv->rx_ring_dmas[i] = 0;
  232. kfree_skb(priv->rx_skbs[i]);
  233. }
  234. }
  235. int meth_reset(struct net_device *dev)
  236. {
  237. struct meth_private *priv = netdev_priv(dev);
  238. /* Reset card */
  239. mace->eth.mac_ctrl = SGI_MAC_RESET;
  240. udelay(1);
  241. mace->eth.mac_ctrl = 0;
  242. udelay(25);
  243. /* Load ethernet address */
  244. load_eaddr(dev);
  245. /* Should load some "errata", but later */
  246. /* Check for device */
  247. if (mdio_probe(priv) < 0) {
  248. DPRINTK("Unable to find PHY\n");
  249. return -ENODEV;
  250. }
  251. /* Initial mode: 10 | Half-duplex | Accept normal packets */
  252. priv->mac_ctrl = METH_ACCEPT_MCAST | METH_DEFAULT_IPG;
  253. if (dev->flags & IFF_PROMISC)
  254. priv->mac_ctrl |= METH_PROMISC;
  255. mace->eth.mac_ctrl = priv->mac_ctrl;
  256. /* Autonegotiate speed and duplex mode */
  257. meth_check_link(dev);
  258. /* Now set dma control, but don't enable DMA, yet */
  259. priv->dma_ctrl = (4 << METH_RX_OFFSET_SHIFT) |
  260. (RX_RING_ENTRIES << METH_RX_DEPTH_SHIFT);
  261. mace->eth.dma_ctrl = priv->dma_ctrl;
  262. return 0;
  263. }
  264. /*============End Helper Routines=====================*/
  265. /*
  266. * Open and close
  267. */
  268. static int meth_open(struct net_device *dev)
  269. {
  270. struct meth_private *priv = netdev_priv(dev);
  271. int ret;
  272. priv->phy_addr = -1; /* No PHY is known yet... */
  273. /* Initialize the hardware */
  274. ret = meth_reset(dev);
  275. if (ret < 0)
  276. return ret;
  277. /* Allocate the ring buffers */
  278. ret = meth_init_tx_ring(priv);
  279. if (ret < 0)
  280. return ret;
  281. ret = meth_init_rx_ring(priv);
  282. if (ret < 0)
  283. goto out_free_tx_ring;
  284. ret = request_irq(dev->irq, meth_interrupt, 0, meth_str, dev);
  285. if (ret) {
  286. printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
  287. goto out_free_rx_ring;
  288. }
  289. /* Start DMA */
  290. priv->dma_ctrl |= METH_DMA_TX_EN | /*METH_DMA_TX_INT_EN |*/
  291. METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  292. mace->eth.dma_ctrl = priv->dma_ctrl;
  293. DPRINTK("About to start queue\n");
  294. netif_start_queue(dev);
  295. return 0;
  296. out_free_rx_ring:
  297. meth_free_rx_ring(priv);
  298. out_free_tx_ring:
  299. meth_free_tx_ring(priv);
  300. return ret;
  301. }
  302. static int meth_release(struct net_device *dev)
  303. {
  304. struct meth_private *priv = netdev_priv(dev);
  305. DPRINTK("Stopping queue\n");
  306. netif_stop_queue(dev); /* can't transmit any more */
  307. /* shut down DMA */
  308. priv->dma_ctrl &= ~(METH_DMA_TX_EN | METH_DMA_TX_INT_EN |
  309. METH_DMA_RX_EN | METH_DMA_RX_INT_EN);
  310. mace->eth.dma_ctrl = priv->dma_ctrl;
  311. free_irq(dev->irq, dev);
  312. meth_free_tx_ring(priv);
  313. meth_free_rx_ring(priv);
  314. return 0;
  315. }
  316. /*
  317. * Receive a packet: retrieve, encapsulate and pass over to upper levels
  318. */
  319. static void meth_rx(struct net_device* dev, unsigned long int_status)
  320. {
  321. struct sk_buff *skb;
  322. unsigned long status;
  323. struct meth_private *priv = netdev_priv(dev);
  324. unsigned long fifo_rptr = (int_status & METH_INT_RX_RPTR_MASK) >> 8;
  325. spin_lock(&priv->meth_lock);
  326. priv->dma_ctrl &= ~METH_DMA_RX_INT_EN;
  327. mace->eth.dma_ctrl = priv->dma_ctrl;
  328. spin_unlock(&priv->meth_lock);
  329. if (int_status & METH_INT_RX_UNDERFLOW) {
  330. fifo_rptr = (fifo_rptr - 1) & 0x0f;
  331. }
  332. while (priv->rx_write != fifo_rptr) {
  333. dma_unmap_single(NULL, priv->rx_ring_dmas[priv->rx_write],
  334. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  335. status = priv->rx_ring[priv->rx_write]->status.raw;
  336. #if MFE_DEBUG
  337. if (!(status & METH_RX_ST_VALID)) {
  338. DPRINTK("Not received? status=%016lx\n",status);
  339. }
  340. #endif
  341. if ((!(status & METH_RX_STATUS_ERRORS)) && (status & METH_RX_ST_VALID)) {
  342. int len = (status & 0xffff) - 4; /* omit CRC */
  343. /* length sanity check */
  344. if (len < 60 || len > 1518) {
  345. printk(KERN_DEBUG "%s: bogus packet size: %ld, status=%#2lx.\n",
  346. dev->name, priv->rx_write,
  347. priv->rx_ring[priv->rx_write]->status.raw);
  348. dev->stats.rx_errors++;
  349. dev->stats.rx_length_errors++;
  350. skb = priv->rx_skbs[priv->rx_write];
  351. } else {
  352. skb = alloc_skb(METH_RX_BUFF_SIZE, GFP_ATOMIC);
  353. if (!skb) {
  354. /* Ouch! No memory! Drop packet on the floor */
  355. DPRINTK("No mem: dropping packet\n");
  356. dev->stats.rx_dropped++;
  357. skb = priv->rx_skbs[priv->rx_write];
  358. } else {
  359. struct sk_buff *skb_c = priv->rx_skbs[priv->rx_write];
  360. /* 8byte status vector + 3quad padding + 2byte padding,
  361. * to put data on 64bit aligned boundary */
  362. skb_reserve(skb, METH_RX_HEAD);
  363. /* Write metadata, and then pass to the receive level */
  364. skb_put(skb_c, len);
  365. priv->rx_skbs[priv->rx_write] = skb;
  366. skb_c->protocol = eth_type_trans(skb_c, dev);
  367. dev->last_rx = jiffies;
  368. dev->stats.rx_packets++;
  369. dev->stats.rx_bytes += len;
  370. netif_rx(skb_c);
  371. }
  372. }
  373. } else {
  374. dev->stats.rx_errors++;
  375. skb=priv->rx_skbs[priv->rx_write];
  376. #if MFE_DEBUG>0
  377. printk(KERN_WARNING "meth: RX error: status=0x%016lx\n",status);
  378. if(status&METH_RX_ST_RCV_CODE_VIOLATION)
  379. printk(KERN_WARNING "Receive Code Violation\n");
  380. if(status&METH_RX_ST_CRC_ERR)
  381. printk(KERN_WARNING "CRC error\n");
  382. if(status&METH_RX_ST_INV_PREAMBLE_CTX)
  383. printk(KERN_WARNING "Invalid Preamble Context\n");
  384. if(status&METH_RX_ST_LONG_EVT_SEEN)
  385. printk(KERN_WARNING "Long Event Seen...\n");
  386. if(status&METH_RX_ST_BAD_PACKET)
  387. printk(KERN_WARNING "Bad Packet\n");
  388. if(status&METH_RX_ST_CARRIER_EVT_SEEN)
  389. printk(KERN_WARNING "Carrier Event Seen\n");
  390. #endif
  391. }
  392. priv->rx_ring[priv->rx_write] = (rx_packet*)skb->head;
  393. priv->rx_ring[priv->rx_write]->status.raw = 0;
  394. priv->rx_ring_dmas[priv->rx_write] =
  395. dma_map_single(NULL, priv->rx_ring[priv->rx_write],
  396. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  397. mace->eth.rx_fifo = priv->rx_ring_dmas[priv->rx_write];
  398. ADVANCE_RX_PTR(priv->rx_write);
  399. }
  400. spin_lock(&priv->meth_lock);
  401. /* In case there was underflow, and Rx DMA was disabled */
  402. priv->dma_ctrl |= METH_DMA_RX_INT_EN | METH_DMA_RX_EN;
  403. mace->eth.dma_ctrl = priv->dma_ctrl;
  404. mace->eth.int_stat = METH_INT_RX_THRESHOLD;
  405. spin_unlock(&priv->meth_lock);
  406. }
  407. static int meth_tx_full(struct net_device *dev)
  408. {
  409. struct meth_private *priv = netdev_priv(dev);
  410. return (priv->tx_count >= TX_RING_ENTRIES - 1);
  411. }
  412. static void meth_tx_cleanup(struct net_device* dev, unsigned long int_status)
  413. {
  414. struct meth_private *priv = netdev_priv(dev);
  415. unsigned long status;
  416. struct sk_buff *skb;
  417. unsigned long rptr = (int_status&TX_INFO_RPTR) >> 16;
  418. spin_lock(&priv->meth_lock);
  419. /* Stop DMA notification */
  420. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  421. mace->eth.dma_ctrl = priv->dma_ctrl;
  422. while (priv->tx_read != rptr) {
  423. skb = priv->tx_skbs[priv->tx_read];
  424. status = priv->tx_ring[priv->tx_read].header.raw;
  425. #if MFE_DEBUG>=1
  426. if (priv->tx_read == priv->tx_write)
  427. DPRINTK("Auchi! tx_read=%d,tx_write=%d,rptr=%d?\n", priv->tx_read, priv->tx_write,rptr);
  428. #endif
  429. if (status & METH_TX_ST_DONE) {
  430. if (status & METH_TX_ST_SUCCESS){
  431. dev->stats.tx_packets++;
  432. dev->stats.tx_bytes += skb->len;
  433. } else {
  434. dev->stats.tx_errors++;
  435. #if MFE_DEBUG>=1
  436. DPRINTK("TX error: status=%016lx <",status);
  437. if(status & METH_TX_ST_SUCCESS)
  438. printk(" SUCCESS");
  439. if(status & METH_TX_ST_TOOLONG)
  440. printk(" TOOLONG");
  441. if(status & METH_TX_ST_UNDERRUN)
  442. printk(" UNDERRUN");
  443. if(status & METH_TX_ST_EXCCOLL)
  444. printk(" EXCCOLL");
  445. if(status & METH_TX_ST_DEFER)
  446. printk(" DEFER");
  447. if(status & METH_TX_ST_LATECOLL)
  448. printk(" LATECOLL");
  449. printk(" >\n");
  450. #endif
  451. }
  452. } else {
  453. DPRINTK("RPTR points us here, but packet not done?\n");
  454. break;
  455. }
  456. dev_kfree_skb_irq(skb);
  457. priv->tx_skbs[priv->tx_read] = NULL;
  458. priv->tx_ring[priv->tx_read].header.raw = 0;
  459. priv->tx_read = (priv->tx_read+1)&(TX_RING_ENTRIES-1);
  460. priv->tx_count--;
  461. }
  462. /* wake up queue if it was stopped */
  463. if (netif_queue_stopped(dev) && !meth_tx_full(dev)) {
  464. netif_wake_queue(dev);
  465. }
  466. mace->eth.int_stat = METH_INT_TX_EMPTY | METH_INT_TX_PKT;
  467. spin_unlock(&priv->meth_lock);
  468. }
  469. static void meth_error(struct net_device* dev, unsigned status)
  470. {
  471. struct meth_private *priv = netdev_priv(dev);
  472. printk(KERN_WARNING "meth: error status: 0x%08x\n",status);
  473. /* check for errors too... */
  474. if (status & (METH_INT_TX_LINK_FAIL))
  475. printk(KERN_WARNING "meth: link failure\n");
  476. /* Should I do full reset in this case? */
  477. if (status & (METH_INT_MEM_ERROR))
  478. printk(KERN_WARNING "meth: memory error\n");
  479. if (status & (METH_INT_TX_ABORT))
  480. printk(KERN_WARNING "meth: aborted\n");
  481. if (status & (METH_INT_RX_OVERFLOW))
  482. printk(KERN_WARNING "meth: Rx overflow\n");
  483. if (status & (METH_INT_RX_UNDERFLOW)) {
  484. printk(KERN_WARNING "meth: Rx underflow\n");
  485. spin_lock(&priv->meth_lock);
  486. mace->eth.int_stat = METH_INT_RX_UNDERFLOW;
  487. /* more underflow interrupts will be delivered,
  488. * effectively throwing us into an infinite loop.
  489. * Thus I stop processing Rx in this case. */
  490. priv->dma_ctrl &= ~METH_DMA_RX_EN;
  491. mace->eth.dma_ctrl = priv->dma_ctrl;
  492. DPRINTK("Disabled meth Rx DMA temporarily\n");
  493. spin_unlock(&priv->meth_lock);
  494. }
  495. mace->eth.int_stat = METH_INT_ERROR;
  496. }
  497. /*
  498. * The typical interrupt entry point
  499. */
  500. static irqreturn_t meth_interrupt(int irq, void *dev_id)
  501. {
  502. struct net_device *dev = (struct net_device *)dev_id;
  503. struct meth_private *priv = netdev_priv(dev);
  504. unsigned long status;
  505. status = mace->eth.int_stat;
  506. while (status & 0xff) {
  507. /* First handle errors - if we get Rx underflow,
  508. * Rx DMA will be disabled, and Rx handler will reenable
  509. * it. I don't think it's possible to get Rx underflow,
  510. * without getting Rx interrupt */
  511. if (status & METH_INT_ERROR) {
  512. meth_error(dev, status);
  513. }
  514. if (status & (METH_INT_TX_EMPTY | METH_INT_TX_PKT)) {
  515. /* a transmission is over: free the skb */
  516. meth_tx_cleanup(dev, status);
  517. }
  518. if (status & METH_INT_RX_THRESHOLD) {
  519. if (!(priv->dma_ctrl & METH_DMA_RX_INT_EN))
  520. break;
  521. /* send it to meth_rx for handling */
  522. meth_rx(dev, status);
  523. }
  524. status = mace->eth.int_stat;
  525. }
  526. return IRQ_HANDLED;
  527. }
  528. /*
  529. * Transmits packets that fit into TX descriptor (are <=120B)
  530. */
  531. static void meth_tx_short_prepare(struct meth_private *priv,
  532. struct sk_buff *skb)
  533. {
  534. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  535. int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  536. desc->header.raw = METH_TX_CMD_INT_EN | (len-1) | ((128-len) << 16);
  537. /* maybe I should set whole thing to 0 first... */
  538. skb_copy_from_linear_data(skb, desc->data.dt + (120 - len), skb->len);
  539. if (skb->len < len)
  540. memset(desc->data.dt + 120 - len + skb->len, 0, len-skb->len);
  541. }
  542. #define TX_CATBUF1 BIT(25)
  543. static void meth_tx_1page_prepare(struct meth_private *priv,
  544. struct sk_buff *skb)
  545. {
  546. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  547. void *buffer_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  548. int unaligned_len = (int)((unsigned long)buffer_data - (unsigned long)skb->data);
  549. int buffer_len = skb->len - unaligned_len;
  550. dma_addr_t catbuf;
  551. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | (skb->len - 1);
  552. /* unaligned part */
  553. if (unaligned_len) {
  554. skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
  555. unaligned_len);
  556. desc->header.raw |= (128 - unaligned_len) << 16;
  557. }
  558. /* first page */
  559. catbuf = dma_map_single(NULL, buffer_data, buffer_len,
  560. DMA_TO_DEVICE);
  561. desc->data.cat_buf[0].form.start_addr = catbuf >> 3;
  562. desc->data.cat_buf[0].form.len = buffer_len - 1;
  563. }
  564. #define TX_CATBUF2 BIT(26)
  565. static void meth_tx_2page_prepare(struct meth_private *priv,
  566. struct sk_buff *skb)
  567. {
  568. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  569. void *buffer1_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  570. void *buffer2_data = (void *)PAGE_ALIGN((unsigned long)skb->data);
  571. int unaligned_len = (int)((unsigned long)buffer1_data - (unsigned long)skb->data);
  572. int buffer1_len = (int)((unsigned long)buffer2_data - (unsigned long)buffer1_data);
  573. int buffer2_len = skb->len - buffer1_len - unaligned_len;
  574. dma_addr_t catbuf1, catbuf2;
  575. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | TX_CATBUF2| (skb->len - 1);
  576. /* unaligned part */
  577. if (unaligned_len){
  578. skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
  579. unaligned_len);
  580. desc->header.raw |= (128 - unaligned_len) << 16;
  581. }
  582. /* first page */
  583. catbuf1 = dma_map_single(NULL, buffer1_data, buffer1_len,
  584. DMA_TO_DEVICE);
  585. desc->data.cat_buf[0].form.start_addr = catbuf1 >> 3;
  586. desc->data.cat_buf[0].form.len = buffer1_len - 1;
  587. /* second page */
  588. catbuf2 = dma_map_single(NULL, buffer2_data, buffer2_len,
  589. DMA_TO_DEVICE);
  590. desc->data.cat_buf[1].form.start_addr = catbuf2 >> 3;
  591. desc->data.cat_buf[1].form.len = buffer2_len - 1;
  592. }
  593. static void meth_add_to_tx_ring(struct meth_private *priv, struct sk_buff *skb)
  594. {
  595. /* Remember the skb, so we can free it at interrupt time */
  596. priv->tx_skbs[priv->tx_write] = skb;
  597. if (skb->len <= 120) {
  598. /* Whole packet fits into descriptor */
  599. meth_tx_short_prepare(priv, skb);
  600. } else if (PAGE_ALIGN((unsigned long)skb->data) !=
  601. PAGE_ALIGN((unsigned long)skb->data + skb->len - 1)) {
  602. /* Packet crosses page boundary */
  603. meth_tx_2page_prepare(priv, skb);
  604. } else {
  605. /* Packet is in one page */
  606. meth_tx_1page_prepare(priv, skb);
  607. }
  608. priv->tx_write = (priv->tx_write + 1) & (TX_RING_ENTRIES - 1);
  609. mace->eth.tx_info = priv->tx_write;
  610. priv->tx_count++;
  611. }
  612. /*
  613. * Transmit a packet (called by the kernel)
  614. */
  615. static int meth_tx(struct sk_buff *skb, struct net_device *dev)
  616. {
  617. struct meth_private *priv = netdev_priv(dev);
  618. unsigned long flags;
  619. spin_lock_irqsave(&priv->meth_lock, flags);
  620. /* Stop DMA notification */
  621. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  622. mace->eth.dma_ctrl = priv->dma_ctrl;
  623. meth_add_to_tx_ring(priv, skb);
  624. dev->trans_start = jiffies; /* save the timestamp */
  625. /* If TX ring is full, tell the upper layer to stop sending packets */
  626. if (meth_tx_full(dev)) {
  627. printk(KERN_DEBUG "TX full: stopping\n");
  628. netif_stop_queue(dev);
  629. }
  630. /* Restart DMA notification */
  631. priv->dma_ctrl |= METH_DMA_TX_INT_EN;
  632. mace->eth.dma_ctrl = priv->dma_ctrl;
  633. spin_unlock_irqrestore(&priv->meth_lock, flags);
  634. return 0;
  635. }
  636. /*
  637. * Deal with a transmit timeout.
  638. */
  639. static void meth_tx_timeout(struct net_device *dev)
  640. {
  641. struct meth_private *priv = netdev_priv(dev);
  642. unsigned long flags;
  643. printk(KERN_WARNING "%s: transmit timed out\n", dev->name);
  644. /* Protect against concurrent rx interrupts */
  645. spin_lock_irqsave(&priv->meth_lock,flags);
  646. /* Try to reset the interface. */
  647. meth_reset(dev);
  648. dev->stats.tx_errors++;
  649. /* Clear all rings */
  650. meth_free_tx_ring(priv);
  651. meth_free_rx_ring(priv);
  652. meth_init_tx_ring(priv);
  653. meth_init_rx_ring(priv);
  654. /* Restart dma */
  655. priv->dma_ctrl |= METH_DMA_TX_EN | METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  656. mace->eth.dma_ctrl = priv->dma_ctrl;
  657. /* Enable interrupt */
  658. spin_unlock_irqrestore(&priv->meth_lock, flags);
  659. dev->trans_start = jiffies;
  660. netif_wake_queue(dev);
  661. return;
  662. }
  663. /*
  664. * Ioctl commands
  665. */
  666. static int meth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  667. {
  668. /* XXX Not yet implemented */
  669. switch(cmd) {
  670. case SIOCGMIIPHY:
  671. case SIOCGMIIREG:
  672. case SIOCSMIIREG:
  673. default:
  674. return -EOPNOTSUPP;
  675. }
  676. }
  677. /*
  678. * Return statistics to the caller
  679. */
  680. /*
  681. * The init function.
  682. */
  683. static int __init meth_probe(struct platform_device *pdev)
  684. {
  685. struct net_device *dev;
  686. struct meth_private *priv;
  687. int err;
  688. dev = alloc_etherdev(sizeof(struct meth_private));
  689. if (!dev)
  690. return -ENOMEM;
  691. dev->open = meth_open;
  692. dev->stop = meth_release;
  693. dev->hard_start_xmit = meth_tx;
  694. dev->do_ioctl = meth_ioctl;
  695. #ifdef HAVE_TX_TIMEOUT
  696. dev->tx_timeout = meth_tx_timeout;
  697. dev->watchdog_timeo = timeout;
  698. #endif
  699. dev->irq = MACE_ETHERNET_IRQ;
  700. dev->base_addr = (unsigned long)&mace->eth;
  701. memcpy(dev->dev_addr, o2meth_eaddr, 6);
  702. priv = netdev_priv(dev);
  703. spin_lock_init(&priv->meth_lock);
  704. SET_NETDEV_DEV(dev, &pdev->dev);
  705. err = register_netdev(dev);
  706. if (err) {
  707. free_netdev(dev);
  708. return err;
  709. }
  710. printk(KERN_INFO "%s: SGI MACE Ethernet rev. %d\n",
  711. dev->name, (unsigned int)(mace->eth.mac_ctrl >> 29));
  712. return 0;
  713. }
  714. static int __exit meth_remove(struct platform_device *pdev)
  715. {
  716. struct net_device *dev = platform_get_drvdata(pdev);
  717. unregister_netdev(dev);
  718. free_netdev(dev);
  719. platform_set_drvdata(pdev, NULL);
  720. return 0;
  721. }
  722. static struct platform_driver meth_driver = {
  723. .probe = meth_probe,
  724. .remove = __devexit_p(meth_remove),
  725. .driver = {
  726. .name = "meth",
  727. .owner = THIS_MODULE,
  728. }
  729. };
  730. static int __init meth_init_module(void)
  731. {
  732. int err;
  733. err = platform_driver_register(&meth_driver);
  734. if (err)
  735. printk(KERN_ERR "Driver registration failed\n");
  736. return err;
  737. }
  738. static void __exit meth_exit_module(void)
  739. {
  740. platform_driver_unregister(&meth_driver);
  741. }
  742. module_init(meth_init_module);
  743. module_exit(meth_exit_module);
  744. MODULE_AUTHOR("Ilya Volynets <ilya@theIlya.com>");
  745. MODULE_DESCRIPTION("SGI O2 Builtin Fast Ethernet driver");
  746. MODULE_LICENSE("GPL");
  747. MODULE_ALIAS("platform:meth");