jme.h 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #ifndef __JME_H_INCLUDED__
  24. #define __JME_H_INCLUDEE__
  25. #define DRV_NAME "jme"
  26. #define DRV_VERSION "1.0.3"
  27. #define PFX DRV_NAME ": "
  28. #define PCI_DEVICE_ID_JMICRON_JMC250 0x0250
  29. #define PCI_DEVICE_ID_JMICRON_JMC260 0x0260
  30. /*
  31. * Message related definitions
  32. */
  33. #define JME_DEF_MSG_ENABLE \
  34. (NETIF_MSG_PROBE | \
  35. NETIF_MSG_LINK | \
  36. NETIF_MSG_RX_ERR | \
  37. NETIF_MSG_TX_ERR | \
  38. NETIF_MSG_HW)
  39. #define jeprintk(pdev, fmt, args...) \
  40. printk(KERN_ERR PFX fmt, ## args)
  41. #ifdef TX_DEBUG
  42. #define tx_dbg(priv, fmt, args...) \
  43. printk(KERN_DEBUG "%s: " fmt, (priv)->dev->name, ## args)
  44. #else
  45. #define tx_dbg(priv, fmt, args...)
  46. #endif
  47. #define jme_msg(msglvl, type, priv, fmt, args...) \
  48. if (netif_msg_##type(priv)) \
  49. printk(msglvl "%s: " fmt, (priv)->dev->name, ## args)
  50. #define msg_probe(priv, fmt, args...) \
  51. jme_msg(KERN_INFO, probe, priv, fmt, ## args)
  52. #define msg_link(priv, fmt, args...) \
  53. jme_msg(KERN_INFO, link, priv, fmt, ## args)
  54. #define msg_intr(priv, fmt, args...) \
  55. jme_msg(KERN_INFO, intr, priv, fmt, ## args)
  56. #define msg_rx_err(priv, fmt, args...) \
  57. jme_msg(KERN_ERR, rx_err, priv, fmt, ## args)
  58. #define msg_rx_status(priv, fmt, args...) \
  59. jme_msg(KERN_INFO, rx_status, priv, fmt, ## args)
  60. #define msg_tx_err(priv, fmt, args...) \
  61. jme_msg(KERN_ERR, tx_err, priv, fmt, ## args)
  62. #define msg_tx_done(priv, fmt, args...) \
  63. jme_msg(KERN_INFO, tx_done, priv, fmt, ## args)
  64. #define msg_tx_queued(priv, fmt, args...) \
  65. jme_msg(KERN_INFO, tx_queued, priv, fmt, ## args)
  66. #define msg_hw(priv, fmt, args...) \
  67. jme_msg(KERN_ERR, hw, priv, fmt, ## args)
  68. /*
  69. * Extra PCI Configuration space interface
  70. */
  71. #define PCI_DCSR_MRRS 0x59
  72. #define PCI_DCSR_MRRS_MASK 0x70
  73. enum pci_dcsr_mrrs_vals {
  74. MRRS_128B = 0x00,
  75. MRRS_256B = 0x10,
  76. MRRS_512B = 0x20,
  77. MRRS_1024B = 0x30,
  78. MRRS_2048B = 0x40,
  79. MRRS_4096B = 0x50,
  80. };
  81. #define PCI_SPI 0xB0
  82. enum pci_spi_bits {
  83. SPI_EN = 0x10,
  84. SPI_MISO = 0x08,
  85. SPI_MOSI = 0x04,
  86. SPI_SCLK = 0x02,
  87. SPI_CS = 0x01,
  88. };
  89. struct jme_spi_op {
  90. void __user *uwbuf;
  91. void __user *urbuf;
  92. __u8 wn; /* Number of write actions */
  93. __u8 rn; /* Number of read actions */
  94. __u8 bitn; /* Number of bits per action */
  95. __u8 spd; /* The maxim acceptable speed of controller, in MHz.*/
  96. __u8 mode; /* CPOL, CPHA, and Duplex mode of SPI */
  97. /* Internal use only */
  98. u8 *kwbuf;
  99. u8 *krbuf;
  100. u8 sr;
  101. u16 halfclk; /* Half of clock cycle calculated from spd, in ns */
  102. };
  103. enum jme_spi_op_bits {
  104. SPI_MODE_CPHA = 0x01,
  105. SPI_MODE_CPOL = 0x02,
  106. SPI_MODE_DUP = 0x80,
  107. };
  108. #define HALF_US 500 /* 500 ns */
  109. #define JMESPIIOCTL SIOCDEVPRIVATE
  110. /*
  111. * Dynamic(adaptive)/Static PCC values
  112. */
  113. enum dynamic_pcc_values {
  114. PCC_OFF = 0,
  115. PCC_P1 = 1,
  116. PCC_P2 = 2,
  117. PCC_P3 = 3,
  118. PCC_OFF_TO = 0,
  119. PCC_P1_TO = 1,
  120. PCC_P2_TO = 64,
  121. PCC_P3_TO = 128,
  122. PCC_OFF_CNT = 0,
  123. PCC_P1_CNT = 1,
  124. PCC_P2_CNT = 16,
  125. PCC_P3_CNT = 32,
  126. };
  127. struct dynpcc_info {
  128. unsigned long last_bytes;
  129. unsigned long last_pkts;
  130. unsigned long intr_cnt;
  131. unsigned char cur;
  132. unsigned char attempt;
  133. unsigned char cnt;
  134. };
  135. #define PCC_INTERVAL_US 100000
  136. #define PCC_INTERVAL (HZ / (1000000 / PCC_INTERVAL_US))
  137. #define PCC_P3_THRESHOLD (2 * 1024 * 1024)
  138. #define PCC_P2_THRESHOLD 800
  139. #define PCC_INTR_THRESHOLD 800
  140. #define PCC_TX_TO 1000
  141. #define PCC_TX_CNT 8
  142. /*
  143. * TX/RX Descriptors
  144. *
  145. * TX/RX Ring DESC Count Must be multiple of 16 and <= 1024
  146. */
  147. #define RING_DESC_ALIGN 16 /* Descriptor alignment */
  148. #define TX_DESC_SIZE 16
  149. #define TX_RING_NR 8
  150. #define TX_RING_ALLOC_SIZE(s) ((s * TX_DESC_SIZE) + RING_DESC_ALIGN)
  151. struct txdesc {
  152. union {
  153. __u8 all[16];
  154. __le32 dw[4];
  155. struct {
  156. /* DW0 */
  157. __le16 vlan;
  158. __u8 rsv1;
  159. __u8 flags;
  160. /* DW1 */
  161. __le16 datalen;
  162. __le16 mss;
  163. /* DW2 */
  164. __le16 pktsize;
  165. __le16 rsv2;
  166. /* DW3 */
  167. __le32 bufaddr;
  168. } desc1;
  169. struct {
  170. /* DW0 */
  171. __le16 rsv1;
  172. __u8 rsv2;
  173. __u8 flags;
  174. /* DW1 */
  175. __le16 datalen;
  176. __le16 rsv3;
  177. /* DW2 */
  178. __le32 bufaddrh;
  179. /* DW3 */
  180. __le32 bufaddrl;
  181. } desc2;
  182. struct {
  183. /* DW0 */
  184. __u8 ehdrsz;
  185. __u8 rsv1;
  186. __u8 rsv2;
  187. __u8 flags;
  188. /* DW1 */
  189. __le16 trycnt;
  190. __le16 segcnt;
  191. /* DW2 */
  192. __le16 pktsz;
  193. __le16 rsv3;
  194. /* DW3 */
  195. __le32 bufaddrl;
  196. } descwb;
  197. };
  198. };
  199. enum jme_txdesc_flags_bits {
  200. TXFLAG_OWN = 0x80,
  201. TXFLAG_INT = 0x40,
  202. TXFLAG_64BIT = 0x20,
  203. TXFLAG_TCPCS = 0x10,
  204. TXFLAG_UDPCS = 0x08,
  205. TXFLAG_IPCS = 0x04,
  206. TXFLAG_LSEN = 0x02,
  207. TXFLAG_TAGON = 0x01,
  208. };
  209. #define TXDESC_MSS_SHIFT 2
  210. enum jme_rxdescwb_flags_bits {
  211. TXWBFLAG_OWN = 0x80,
  212. TXWBFLAG_INT = 0x40,
  213. TXWBFLAG_TMOUT = 0x20,
  214. TXWBFLAG_TRYOUT = 0x10,
  215. TXWBFLAG_COL = 0x08,
  216. TXWBFLAG_ALLERR = TXWBFLAG_TMOUT |
  217. TXWBFLAG_TRYOUT |
  218. TXWBFLAG_COL,
  219. };
  220. #define RX_DESC_SIZE 16
  221. #define RX_RING_NR 4
  222. #define RX_RING_ALLOC_SIZE(s) ((s * RX_DESC_SIZE) + RING_DESC_ALIGN)
  223. #define RX_BUF_DMA_ALIGN 8
  224. #define RX_PREPAD_SIZE 10
  225. #define ETH_CRC_LEN 2
  226. #define RX_VLANHDR_LEN 2
  227. #define RX_EXTRA_LEN (RX_PREPAD_SIZE + \
  228. ETH_HLEN + \
  229. ETH_CRC_LEN + \
  230. RX_VLANHDR_LEN + \
  231. RX_BUF_DMA_ALIGN)
  232. struct rxdesc {
  233. union {
  234. __u8 all[16];
  235. __le32 dw[4];
  236. struct {
  237. /* DW0 */
  238. __le16 rsv2;
  239. __u8 rsv1;
  240. __u8 flags;
  241. /* DW1 */
  242. __le16 datalen;
  243. __le16 wbcpl;
  244. /* DW2 */
  245. __le32 bufaddrh;
  246. /* DW3 */
  247. __le32 bufaddrl;
  248. } desc1;
  249. struct {
  250. /* DW0 */
  251. __le16 vlan;
  252. __le16 flags;
  253. /* DW1 */
  254. __le16 framesize;
  255. __u8 errstat;
  256. __u8 desccnt;
  257. /* DW2 */
  258. __le32 rsshash;
  259. /* DW3 */
  260. __u8 hashfun;
  261. __u8 hashtype;
  262. __le16 resrv;
  263. } descwb;
  264. };
  265. };
  266. enum jme_rxdesc_flags_bits {
  267. RXFLAG_OWN = 0x80,
  268. RXFLAG_INT = 0x40,
  269. RXFLAG_64BIT = 0x20,
  270. };
  271. enum jme_rxwbdesc_flags_bits {
  272. RXWBFLAG_OWN = 0x8000,
  273. RXWBFLAG_INT = 0x4000,
  274. RXWBFLAG_MF = 0x2000,
  275. RXWBFLAG_64BIT = 0x2000,
  276. RXWBFLAG_TCPON = 0x1000,
  277. RXWBFLAG_UDPON = 0x0800,
  278. RXWBFLAG_IPCS = 0x0400,
  279. RXWBFLAG_TCPCS = 0x0200,
  280. RXWBFLAG_UDPCS = 0x0100,
  281. RXWBFLAG_TAGON = 0x0080,
  282. RXWBFLAG_IPV4 = 0x0040,
  283. RXWBFLAG_IPV6 = 0x0020,
  284. RXWBFLAG_PAUSE = 0x0010,
  285. RXWBFLAG_MAGIC = 0x0008,
  286. RXWBFLAG_WAKEUP = 0x0004,
  287. RXWBFLAG_DEST = 0x0003,
  288. RXWBFLAG_DEST_UNI = 0x0001,
  289. RXWBFLAG_DEST_MUL = 0x0002,
  290. RXWBFLAG_DEST_BRO = 0x0003,
  291. };
  292. enum jme_rxwbdesc_desccnt_mask {
  293. RXWBDCNT_WBCPL = 0x80,
  294. RXWBDCNT_DCNT = 0x7F,
  295. };
  296. enum jme_rxwbdesc_errstat_bits {
  297. RXWBERR_LIMIT = 0x80,
  298. RXWBERR_MIIER = 0x40,
  299. RXWBERR_NIBON = 0x20,
  300. RXWBERR_COLON = 0x10,
  301. RXWBERR_ABORT = 0x08,
  302. RXWBERR_SHORT = 0x04,
  303. RXWBERR_OVERUN = 0x02,
  304. RXWBERR_CRCERR = 0x01,
  305. RXWBERR_ALLERR = 0xFF,
  306. };
  307. /*
  308. * Buffer information corresponding to ring descriptors.
  309. */
  310. struct jme_buffer_info {
  311. struct sk_buff *skb;
  312. dma_addr_t mapping;
  313. int len;
  314. int nr_desc;
  315. unsigned long start_xmit;
  316. };
  317. /*
  318. * The structure holding buffer information and ring descriptors all together.
  319. */
  320. #define MAX_RING_DESC_NR 1024
  321. struct jme_ring {
  322. void *alloc; /* pointer to allocated memory */
  323. void *desc; /* pointer to ring memory */
  324. dma_addr_t dmaalloc; /* phys address of ring alloc */
  325. dma_addr_t dma; /* phys address for ring dma */
  326. /* Buffer information corresponding to each descriptor */
  327. struct jme_buffer_info bufinf[MAX_RING_DESC_NR];
  328. int next_to_use;
  329. atomic_t next_to_clean;
  330. atomic_t nr_free;
  331. };
  332. #define NET_STAT(priv) (priv->dev->stats)
  333. #define NETDEV_GET_STATS(netdev, fun_ptr)
  334. #define DECLARE_NET_DEVICE_STATS
  335. #define DECLARE_NAPI_STRUCT struct napi_struct napi;
  336. #define NETIF_NAPI_SET(dev, napis, pollfn, q) \
  337. netif_napi_add(dev, napis, pollfn, q);
  338. #define JME_NAPI_HOLDER(holder) struct napi_struct *holder
  339. #define JME_NAPI_WEIGHT(w) int w
  340. #define JME_NAPI_WEIGHT_VAL(w) w
  341. #define JME_NAPI_WEIGHT_SET(w, r)
  342. #define JME_RX_COMPLETE(dev, napis) netif_rx_complete(dev, napis)
  343. #define JME_NAPI_ENABLE(priv) napi_enable(&priv->napi);
  344. #define JME_NAPI_DISABLE(priv) \
  345. if (!napi_disable_pending(&priv->napi)) \
  346. napi_disable(&priv->napi);
  347. #define JME_RX_SCHEDULE_PREP(priv) \
  348. netif_rx_schedule_prep(priv->dev, &priv->napi)
  349. #define JME_RX_SCHEDULE(priv) \
  350. __netif_rx_schedule(priv->dev, &priv->napi);
  351. /*
  352. * Jmac Adapter Private data
  353. */
  354. #define SHADOW_REG_NR 8
  355. struct jme_adapter {
  356. struct pci_dev *pdev;
  357. struct net_device *dev;
  358. void __iomem *regs;
  359. dma_addr_t shadow_dma;
  360. u32 *shadow_regs;
  361. struct mii_if_info mii_if;
  362. struct jme_ring rxring[RX_RING_NR];
  363. struct jme_ring txring[TX_RING_NR];
  364. spinlock_t phy_lock;
  365. spinlock_t macaddr_lock;
  366. spinlock_t rxmcs_lock;
  367. struct tasklet_struct rxempty_task;
  368. struct tasklet_struct rxclean_task;
  369. struct tasklet_struct txclean_task;
  370. struct tasklet_struct linkch_task;
  371. struct tasklet_struct pcc_task;
  372. unsigned long flags;
  373. u32 reg_txcs;
  374. u32 reg_txpfc;
  375. u32 reg_rxcs;
  376. u32 reg_rxmcs;
  377. u32 reg_ghc;
  378. u32 reg_pmcs;
  379. u32 phylink;
  380. u32 tx_ring_size;
  381. u32 tx_ring_mask;
  382. u32 tx_wake_threshold;
  383. u32 rx_ring_size;
  384. u32 rx_ring_mask;
  385. u8 mrrs;
  386. unsigned int fpgaver;
  387. unsigned int chiprev;
  388. u8 rev;
  389. u32 msg_enable;
  390. struct ethtool_cmd old_ecmd;
  391. unsigned int old_mtu;
  392. struct vlan_group *vlgrp;
  393. struct dynpcc_info dpi;
  394. atomic_t intr_sem;
  395. atomic_t link_changing;
  396. atomic_t tx_cleaning;
  397. atomic_t rx_cleaning;
  398. atomic_t rx_empty;
  399. int (*jme_rx)(struct sk_buff *skb);
  400. int (*jme_vlan_rx)(struct sk_buff *skb,
  401. struct vlan_group *grp,
  402. unsigned short vlan_tag);
  403. DECLARE_NAPI_STRUCT
  404. DECLARE_NET_DEVICE_STATS
  405. };
  406. enum shadow_reg_val {
  407. SHADOW_IEVE = 0,
  408. };
  409. enum jme_flags_bits {
  410. JME_FLAG_MSI = 1,
  411. JME_FLAG_SSET = 2,
  412. JME_FLAG_TXCSUM = 3,
  413. JME_FLAG_TSO = 4,
  414. JME_FLAG_POLL = 5,
  415. JME_FLAG_SHUTDOWN = 6,
  416. };
  417. #define TX_TIMEOUT (5 * HZ)
  418. #define JME_REG_LEN 0x500
  419. #define MAX_ETHERNET_JUMBO_PACKET_SIZE 9216
  420. static inline struct jme_adapter*
  421. jme_napi_priv(struct napi_struct *napi)
  422. {
  423. struct jme_adapter *jme;
  424. jme = container_of(napi, struct jme_adapter, napi);
  425. return jme;
  426. }
  427. /*
  428. * MMaped I/O Resters
  429. */
  430. enum jme_iomap_offsets {
  431. JME_MAC = 0x0000,
  432. JME_PHY = 0x0400,
  433. JME_MISC = 0x0800,
  434. JME_RSS = 0x0C00,
  435. };
  436. enum jme_iomap_lens {
  437. JME_MAC_LEN = 0x80,
  438. JME_PHY_LEN = 0x58,
  439. JME_MISC_LEN = 0x98,
  440. JME_RSS_LEN = 0xFF,
  441. };
  442. enum jme_iomap_regs {
  443. JME_TXCS = JME_MAC | 0x00, /* Transmit Control and Status */
  444. JME_TXDBA_LO = JME_MAC | 0x04, /* Transmit Queue Desc Base Addr */
  445. JME_TXDBA_HI = JME_MAC | 0x08, /* Transmit Queue Desc Base Addr */
  446. JME_TXQDC = JME_MAC | 0x0C, /* Transmit Queue Desc Count */
  447. JME_TXNDA = JME_MAC | 0x10, /* Transmit Queue Next Desc Addr */
  448. JME_TXMCS = JME_MAC | 0x14, /* Transmit MAC Control Status */
  449. JME_TXPFC = JME_MAC | 0x18, /* Transmit Pause Frame Control */
  450. JME_TXTRHD = JME_MAC | 0x1C, /* Transmit Timer/Retry@Half-Dup */
  451. JME_RXCS = JME_MAC | 0x20, /* Receive Control and Status */
  452. JME_RXDBA_LO = JME_MAC | 0x24, /* Receive Queue Desc Base Addr */
  453. JME_RXDBA_HI = JME_MAC | 0x28, /* Receive Queue Desc Base Addr */
  454. JME_RXQDC = JME_MAC | 0x2C, /* Receive Queue Desc Count */
  455. JME_RXNDA = JME_MAC | 0x30, /* Receive Queue Next Desc Addr */
  456. JME_RXMCS = JME_MAC | 0x34, /* Receive MAC Control Status */
  457. JME_RXUMA_LO = JME_MAC | 0x38, /* Receive Unicast MAC Address */
  458. JME_RXUMA_HI = JME_MAC | 0x3C, /* Receive Unicast MAC Address */
  459. JME_RXMCHT_LO = JME_MAC | 0x40, /* Recv Multicast Addr HashTable */
  460. JME_RXMCHT_HI = JME_MAC | 0x44, /* Recv Multicast Addr HashTable */
  461. JME_WFODP = JME_MAC | 0x48, /* Wakeup Frame Output Data Port */
  462. JME_WFOI = JME_MAC | 0x4C, /* Wakeup Frame Output Interface */
  463. JME_SMI = JME_MAC | 0x50, /* Station Management Interface */
  464. JME_GHC = JME_MAC | 0x54, /* Global Host Control */
  465. JME_PMCS = JME_MAC | 0x60, /* Power Management Control/Stat */
  466. JME_PHY_CS = JME_PHY | 0x28, /* PHY Ctrl and Status Register */
  467. JME_PHY_LINK = JME_PHY | 0x30, /* PHY Link Status Register */
  468. JME_SMBCSR = JME_PHY | 0x40, /* SMB Control and Status */
  469. JME_SMBINTF = JME_PHY | 0x44, /* SMB Interface */
  470. JME_TMCSR = JME_MISC | 0x00, /* Timer Control/Status Register */
  471. JME_GPREG0 = JME_MISC | 0x08, /* General purpose REG-0 */
  472. JME_GPREG1 = JME_MISC | 0x0C, /* General purpose REG-1 */
  473. JME_IEVE = JME_MISC | 0x20, /* Interrupt Event Status */
  474. JME_IREQ = JME_MISC | 0x24, /* Intr Req Status(For Debug) */
  475. JME_IENS = JME_MISC | 0x28, /* Intr Enable - Setting Port */
  476. JME_IENC = JME_MISC | 0x2C, /* Interrupt Enable - Clear Port */
  477. JME_PCCRX0 = JME_MISC | 0x30, /* PCC Control for RX Queue 0 */
  478. JME_PCCTX = JME_MISC | 0x40, /* PCC Control for TX Queues */
  479. JME_CHIPMODE = JME_MISC | 0x44, /* Identify FPGA Version */
  480. JME_SHBA_HI = JME_MISC | 0x48, /* Shadow Register Base HI */
  481. JME_SHBA_LO = JME_MISC | 0x4C, /* Shadow Register Base LO */
  482. JME_TIMER1 = JME_MISC | 0x70, /* Timer1 */
  483. JME_TIMER2 = JME_MISC | 0x74, /* Timer2 */
  484. JME_APMC = JME_MISC | 0x7C, /* Aggressive Power Mode Control */
  485. JME_PCCSRX0 = JME_MISC | 0x80, /* PCC Status of RX0 */
  486. };
  487. /*
  488. * TX Control/Status Bits
  489. */
  490. enum jme_txcs_bits {
  491. TXCS_QUEUE7S = 0x00008000,
  492. TXCS_QUEUE6S = 0x00004000,
  493. TXCS_QUEUE5S = 0x00002000,
  494. TXCS_QUEUE4S = 0x00001000,
  495. TXCS_QUEUE3S = 0x00000800,
  496. TXCS_QUEUE2S = 0x00000400,
  497. TXCS_QUEUE1S = 0x00000200,
  498. TXCS_QUEUE0S = 0x00000100,
  499. TXCS_FIFOTH = 0x000000C0,
  500. TXCS_DMASIZE = 0x00000030,
  501. TXCS_BURST = 0x00000004,
  502. TXCS_ENABLE = 0x00000001,
  503. };
  504. enum jme_txcs_value {
  505. TXCS_FIFOTH_16QW = 0x000000C0,
  506. TXCS_FIFOTH_12QW = 0x00000080,
  507. TXCS_FIFOTH_8QW = 0x00000040,
  508. TXCS_FIFOTH_4QW = 0x00000000,
  509. TXCS_DMASIZE_64B = 0x00000000,
  510. TXCS_DMASIZE_128B = 0x00000010,
  511. TXCS_DMASIZE_256B = 0x00000020,
  512. TXCS_DMASIZE_512B = 0x00000030,
  513. TXCS_SELECT_QUEUE0 = 0x00000000,
  514. TXCS_SELECT_QUEUE1 = 0x00010000,
  515. TXCS_SELECT_QUEUE2 = 0x00020000,
  516. TXCS_SELECT_QUEUE3 = 0x00030000,
  517. TXCS_SELECT_QUEUE4 = 0x00040000,
  518. TXCS_SELECT_QUEUE5 = 0x00050000,
  519. TXCS_SELECT_QUEUE6 = 0x00060000,
  520. TXCS_SELECT_QUEUE7 = 0x00070000,
  521. TXCS_DEFAULT = TXCS_FIFOTH_4QW |
  522. TXCS_BURST,
  523. };
  524. #define JME_TX_DISABLE_TIMEOUT 10 /* 10 msec */
  525. /*
  526. * TX MAC Control/Status Bits
  527. */
  528. enum jme_txmcs_bit_masks {
  529. TXMCS_IFG2 = 0xC0000000,
  530. TXMCS_IFG1 = 0x30000000,
  531. TXMCS_TTHOLD = 0x00000300,
  532. TXMCS_FBURST = 0x00000080,
  533. TXMCS_CARRIEREXT = 0x00000040,
  534. TXMCS_DEFER = 0x00000020,
  535. TXMCS_BACKOFF = 0x00000010,
  536. TXMCS_CARRIERSENSE = 0x00000008,
  537. TXMCS_COLLISION = 0x00000004,
  538. TXMCS_CRC = 0x00000002,
  539. TXMCS_PADDING = 0x00000001,
  540. };
  541. enum jme_txmcs_values {
  542. TXMCS_IFG2_6_4 = 0x00000000,
  543. TXMCS_IFG2_8_5 = 0x40000000,
  544. TXMCS_IFG2_10_6 = 0x80000000,
  545. TXMCS_IFG2_12_7 = 0xC0000000,
  546. TXMCS_IFG1_8_4 = 0x00000000,
  547. TXMCS_IFG1_12_6 = 0x10000000,
  548. TXMCS_IFG1_16_8 = 0x20000000,
  549. TXMCS_IFG1_20_10 = 0x30000000,
  550. TXMCS_TTHOLD_1_8 = 0x00000000,
  551. TXMCS_TTHOLD_1_4 = 0x00000100,
  552. TXMCS_TTHOLD_1_2 = 0x00000200,
  553. TXMCS_TTHOLD_FULL = 0x00000300,
  554. TXMCS_DEFAULT = TXMCS_IFG2_8_5 |
  555. TXMCS_IFG1_16_8 |
  556. TXMCS_TTHOLD_FULL |
  557. TXMCS_DEFER |
  558. TXMCS_CRC |
  559. TXMCS_PADDING,
  560. };
  561. enum jme_txpfc_bits_masks {
  562. TXPFC_VLAN_TAG = 0xFFFF0000,
  563. TXPFC_VLAN_EN = 0x00008000,
  564. TXPFC_PF_EN = 0x00000001,
  565. };
  566. enum jme_txtrhd_bits_masks {
  567. TXTRHD_TXPEN = 0x80000000,
  568. TXTRHD_TXP = 0x7FFFFF00,
  569. TXTRHD_TXREN = 0x00000080,
  570. TXTRHD_TXRL = 0x0000007F,
  571. };
  572. enum jme_txtrhd_shifts {
  573. TXTRHD_TXP_SHIFT = 8,
  574. TXTRHD_TXRL_SHIFT = 0,
  575. };
  576. /*
  577. * RX Control/Status Bits
  578. */
  579. enum jme_rxcs_bit_masks {
  580. /* FIFO full threshold for transmitting Tx Pause Packet */
  581. RXCS_FIFOTHTP = 0x30000000,
  582. /* FIFO threshold for processing next packet */
  583. RXCS_FIFOTHNP = 0x0C000000,
  584. RXCS_DMAREQSZ = 0x03000000, /* DMA Request Size */
  585. RXCS_QUEUESEL = 0x00030000, /* Queue selection */
  586. RXCS_RETRYGAP = 0x0000F000, /* RX Desc full retry gap */
  587. RXCS_RETRYCNT = 0x00000F00, /* RX Desc full retry counter */
  588. RXCS_WAKEUP = 0x00000040, /* Enable receive wakeup packet */
  589. RXCS_MAGIC = 0x00000020, /* Enable receive magic packet */
  590. RXCS_SHORT = 0x00000010, /* Enable receive short packet */
  591. RXCS_ABORT = 0x00000008, /* Enable receive errorr packet */
  592. RXCS_QST = 0x00000004, /* Receive queue start */
  593. RXCS_SUSPEND = 0x00000002,
  594. RXCS_ENABLE = 0x00000001,
  595. };
  596. enum jme_rxcs_values {
  597. RXCS_FIFOTHTP_16T = 0x00000000,
  598. RXCS_FIFOTHTP_32T = 0x10000000,
  599. RXCS_FIFOTHTP_64T = 0x20000000,
  600. RXCS_FIFOTHTP_128T = 0x30000000,
  601. RXCS_FIFOTHNP_16QW = 0x00000000,
  602. RXCS_FIFOTHNP_32QW = 0x04000000,
  603. RXCS_FIFOTHNP_64QW = 0x08000000,
  604. RXCS_FIFOTHNP_128QW = 0x0C000000,
  605. RXCS_DMAREQSZ_16B = 0x00000000,
  606. RXCS_DMAREQSZ_32B = 0x01000000,
  607. RXCS_DMAREQSZ_64B = 0x02000000,
  608. RXCS_DMAREQSZ_128B = 0x03000000,
  609. RXCS_QUEUESEL_Q0 = 0x00000000,
  610. RXCS_QUEUESEL_Q1 = 0x00010000,
  611. RXCS_QUEUESEL_Q2 = 0x00020000,
  612. RXCS_QUEUESEL_Q3 = 0x00030000,
  613. RXCS_RETRYGAP_256ns = 0x00000000,
  614. RXCS_RETRYGAP_512ns = 0x00001000,
  615. RXCS_RETRYGAP_1024ns = 0x00002000,
  616. RXCS_RETRYGAP_2048ns = 0x00003000,
  617. RXCS_RETRYGAP_4096ns = 0x00004000,
  618. RXCS_RETRYGAP_8192ns = 0x00005000,
  619. RXCS_RETRYGAP_16384ns = 0x00006000,
  620. RXCS_RETRYGAP_32768ns = 0x00007000,
  621. RXCS_RETRYCNT_0 = 0x00000000,
  622. RXCS_RETRYCNT_4 = 0x00000100,
  623. RXCS_RETRYCNT_8 = 0x00000200,
  624. RXCS_RETRYCNT_12 = 0x00000300,
  625. RXCS_RETRYCNT_16 = 0x00000400,
  626. RXCS_RETRYCNT_20 = 0x00000500,
  627. RXCS_RETRYCNT_24 = 0x00000600,
  628. RXCS_RETRYCNT_28 = 0x00000700,
  629. RXCS_RETRYCNT_32 = 0x00000800,
  630. RXCS_RETRYCNT_36 = 0x00000900,
  631. RXCS_RETRYCNT_40 = 0x00000A00,
  632. RXCS_RETRYCNT_44 = 0x00000B00,
  633. RXCS_RETRYCNT_48 = 0x00000C00,
  634. RXCS_RETRYCNT_52 = 0x00000D00,
  635. RXCS_RETRYCNT_56 = 0x00000E00,
  636. RXCS_RETRYCNT_60 = 0x00000F00,
  637. RXCS_DEFAULT = RXCS_FIFOTHTP_128T |
  638. RXCS_FIFOTHNP_128QW |
  639. RXCS_DMAREQSZ_128B |
  640. RXCS_RETRYGAP_256ns |
  641. RXCS_RETRYCNT_32,
  642. };
  643. #define JME_RX_DISABLE_TIMEOUT 10 /* 10 msec */
  644. /*
  645. * RX MAC Control/Status Bits
  646. */
  647. enum jme_rxmcs_bits {
  648. RXMCS_ALLFRAME = 0x00000800,
  649. RXMCS_BRDFRAME = 0x00000400,
  650. RXMCS_MULFRAME = 0x00000200,
  651. RXMCS_UNIFRAME = 0x00000100,
  652. RXMCS_ALLMULFRAME = 0x00000080,
  653. RXMCS_MULFILTERED = 0x00000040,
  654. RXMCS_RXCOLLDEC = 0x00000020,
  655. RXMCS_FLOWCTRL = 0x00000008,
  656. RXMCS_VTAGRM = 0x00000004,
  657. RXMCS_PREPAD = 0x00000002,
  658. RXMCS_CHECKSUM = 0x00000001,
  659. RXMCS_DEFAULT = RXMCS_VTAGRM |
  660. RXMCS_PREPAD |
  661. RXMCS_FLOWCTRL |
  662. RXMCS_CHECKSUM,
  663. };
  664. /*
  665. * Wakeup Frame setup interface registers
  666. */
  667. #define WAKEUP_FRAME_NR 8
  668. #define WAKEUP_FRAME_MASK_DWNR 4
  669. enum jme_wfoi_bit_masks {
  670. WFOI_MASK_SEL = 0x00000070,
  671. WFOI_CRC_SEL = 0x00000008,
  672. WFOI_FRAME_SEL = 0x00000007,
  673. };
  674. enum jme_wfoi_shifts {
  675. WFOI_MASK_SHIFT = 4,
  676. };
  677. /*
  678. * SMI Related definitions
  679. */
  680. enum jme_smi_bit_mask {
  681. SMI_DATA_MASK = 0xFFFF0000,
  682. SMI_REG_ADDR_MASK = 0x0000F800,
  683. SMI_PHY_ADDR_MASK = 0x000007C0,
  684. SMI_OP_WRITE = 0x00000020,
  685. /* Set to 1, after req done it'll be cleared to 0 */
  686. SMI_OP_REQ = 0x00000010,
  687. SMI_OP_MDIO = 0x00000008, /* Software assess In/Out */
  688. SMI_OP_MDOE = 0x00000004, /* Software Output Enable */
  689. SMI_OP_MDC = 0x00000002, /* Software CLK Control */
  690. SMI_OP_MDEN = 0x00000001, /* Software access Enable */
  691. };
  692. enum jme_smi_bit_shift {
  693. SMI_DATA_SHIFT = 16,
  694. SMI_REG_ADDR_SHIFT = 11,
  695. SMI_PHY_ADDR_SHIFT = 6,
  696. };
  697. static inline u32 smi_reg_addr(int x)
  698. {
  699. return (x << SMI_REG_ADDR_SHIFT) & SMI_REG_ADDR_MASK;
  700. }
  701. static inline u32 smi_phy_addr(int x)
  702. {
  703. return (x << SMI_PHY_ADDR_SHIFT) & SMI_PHY_ADDR_MASK;
  704. }
  705. #define JME_PHY_TIMEOUT 100 /* 100 msec */
  706. #define JME_PHY_REG_NR 32
  707. /*
  708. * Global Host Control
  709. */
  710. enum jme_ghc_bit_mask {
  711. GHC_SWRST = 0x40000000,
  712. GHC_DPX = 0x00000040,
  713. GHC_SPEED = 0x00000030,
  714. GHC_LINK_POLL = 0x00000001,
  715. };
  716. enum jme_ghc_speed_val {
  717. GHC_SPEED_10M = 0x00000010,
  718. GHC_SPEED_100M = 0x00000020,
  719. GHC_SPEED_1000M = 0x00000030,
  720. };
  721. /*
  722. * Power management control and status register
  723. */
  724. enum jme_pmcs_bit_masks {
  725. PMCS_WF7DET = 0x80000000,
  726. PMCS_WF6DET = 0x40000000,
  727. PMCS_WF5DET = 0x20000000,
  728. PMCS_WF4DET = 0x10000000,
  729. PMCS_WF3DET = 0x08000000,
  730. PMCS_WF2DET = 0x04000000,
  731. PMCS_WF1DET = 0x02000000,
  732. PMCS_WF0DET = 0x01000000,
  733. PMCS_LFDET = 0x00040000,
  734. PMCS_LRDET = 0x00020000,
  735. PMCS_MFDET = 0x00010000,
  736. PMCS_WF7EN = 0x00008000,
  737. PMCS_WF6EN = 0x00004000,
  738. PMCS_WF5EN = 0x00002000,
  739. PMCS_WF4EN = 0x00001000,
  740. PMCS_WF3EN = 0x00000800,
  741. PMCS_WF2EN = 0x00000400,
  742. PMCS_WF1EN = 0x00000200,
  743. PMCS_WF0EN = 0x00000100,
  744. PMCS_LFEN = 0x00000004,
  745. PMCS_LREN = 0x00000002,
  746. PMCS_MFEN = 0x00000001,
  747. };
  748. /*
  749. * Giga PHY Status Registers
  750. */
  751. enum jme_phy_link_bit_mask {
  752. PHY_LINK_SPEED_MASK = 0x0000C000,
  753. PHY_LINK_DUPLEX = 0x00002000,
  754. PHY_LINK_SPEEDDPU_RESOLVED = 0x00000800,
  755. PHY_LINK_UP = 0x00000400,
  756. PHY_LINK_AUTONEG_COMPLETE = 0x00000200,
  757. PHY_LINK_MDI_STAT = 0x00000040,
  758. };
  759. enum jme_phy_link_speed_val {
  760. PHY_LINK_SPEED_10M = 0x00000000,
  761. PHY_LINK_SPEED_100M = 0x00004000,
  762. PHY_LINK_SPEED_1000M = 0x00008000,
  763. };
  764. #define JME_SPDRSV_TIMEOUT 500 /* 500 us */
  765. /*
  766. * SMB Control and Status
  767. */
  768. enum jme_smbcsr_bit_mask {
  769. SMBCSR_CNACK = 0x00020000,
  770. SMBCSR_RELOAD = 0x00010000,
  771. SMBCSR_EEPROMD = 0x00000020,
  772. SMBCSR_INITDONE = 0x00000010,
  773. SMBCSR_BUSY = 0x0000000F,
  774. };
  775. enum jme_smbintf_bit_mask {
  776. SMBINTF_HWDATR = 0xFF000000,
  777. SMBINTF_HWDATW = 0x00FF0000,
  778. SMBINTF_HWADDR = 0x0000FF00,
  779. SMBINTF_HWRWN = 0x00000020,
  780. SMBINTF_HWCMD = 0x00000010,
  781. SMBINTF_FASTM = 0x00000008,
  782. SMBINTF_GPIOSCL = 0x00000004,
  783. SMBINTF_GPIOSDA = 0x00000002,
  784. SMBINTF_GPIOEN = 0x00000001,
  785. };
  786. enum jme_smbintf_vals {
  787. SMBINTF_HWRWN_READ = 0x00000020,
  788. SMBINTF_HWRWN_WRITE = 0x00000000,
  789. };
  790. enum jme_smbintf_shifts {
  791. SMBINTF_HWDATR_SHIFT = 24,
  792. SMBINTF_HWDATW_SHIFT = 16,
  793. SMBINTF_HWADDR_SHIFT = 8,
  794. };
  795. #define JME_EEPROM_RELOAD_TIMEOUT 2000 /* 2000 msec */
  796. #define JME_SMB_BUSY_TIMEOUT 20 /* 20 msec */
  797. #define JME_SMB_LEN 256
  798. #define JME_EEPROM_MAGIC 0x250
  799. /*
  800. * Timer Control/Status Register
  801. */
  802. enum jme_tmcsr_bit_masks {
  803. TMCSR_SWIT = 0x80000000,
  804. TMCSR_EN = 0x01000000,
  805. TMCSR_CNT = 0x00FFFFFF,
  806. };
  807. /*
  808. * General Purpose REG-0
  809. */
  810. enum jme_gpreg0_masks {
  811. GPREG0_DISSH = 0xFF000000,
  812. GPREG0_PCIRLMT = 0x00300000,
  813. GPREG0_PCCNOMUTCLR = 0x00040000,
  814. GPREG0_LNKINTPOLL = 0x00001000,
  815. GPREG0_PCCTMR = 0x00000300,
  816. GPREG0_PHYADDR = 0x0000001F,
  817. };
  818. enum jme_gpreg0_vals {
  819. GPREG0_DISSH_DW7 = 0x80000000,
  820. GPREG0_DISSH_DW6 = 0x40000000,
  821. GPREG0_DISSH_DW5 = 0x20000000,
  822. GPREG0_DISSH_DW4 = 0x10000000,
  823. GPREG0_DISSH_DW3 = 0x08000000,
  824. GPREG0_DISSH_DW2 = 0x04000000,
  825. GPREG0_DISSH_DW1 = 0x02000000,
  826. GPREG0_DISSH_DW0 = 0x01000000,
  827. GPREG0_DISSH_ALL = 0xFF000000,
  828. GPREG0_PCIRLMT_8 = 0x00000000,
  829. GPREG0_PCIRLMT_6 = 0x00100000,
  830. GPREG0_PCIRLMT_5 = 0x00200000,
  831. GPREG0_PCIRLMT_4 = 0x00300000,
  832. GPREG0_PCCTMR_16ns = 0x00000000,
  833. GPREG0_PCCTMR_256ns = 0x00000100,
  834. GPREG0_PCCTMR_1us = 0x00000200,
  835. GPREG0_PCCTMR_1ms = 0x00000300,
  836. GPREG0_PHYADDR_1 = 0x00000001,
  837. GPREG0_DEFAULT = GPREG0_PCIRLMT_4 |
  838. GPREG0_PCCTMR_1us |
  839. GPREG0_PHYADDR_1,
  840. };
  841. /*
  842. * General Purpose REG-1
  843. * Note: All theses bits defined here are for
  844. * Chip mode revision 0x11 only
  845. */
  846. enum jme_gpreg1_masks {
  847. GPREG1_INTRDELAYUNIT = 0x00000018,
  848. GPREG1_INTRDELAYENABLE = 0x00000007,
  849. };
  850. enum jme_gpreg1_vals {
  851. GPREG1_RSSPATCH = 0x00000040,
  852. GPREG1_HALFMODEPATCH = 0x00000020,
  853. GPREG1_INTDLYUNIT_16NS = 0x00000000,
  854. GPREG1_INTDLYUNIT_256NS = 0x00000008,
  855. GPREG1_INTDLYUNIT_1US = 0x00000010,
  856. GPREG1_INTDLYUNIT_16US = 0x00000018,
  857. GPREG1_INTDLYEN_1U = 0x00000001,
  858. GPREG1_INTDLYEN_2U = 0x00000002,
  859. GPREG1_INTDLYEN_3U = 0x00000003,
  860. GPREG1_INTDLYEN_4U = 0x00000004,
  861. GPREG1_INTDLYEN_5U = 0x00000005,
  862. GPREG1_INTDLYEN_6U = 0x00000006,
  863. GPREG1_INTDLYEN_7U = 0x00000007,
  864. GPREG1_DEFAULT = 0x00000000,
  865. };
  866. /*
  867. * Interrupt Status Bits
  868. */
  869. enum jme_interrupt_bits {
  870. INTR_SWINTR = 0x80000000,
  871. INTR_TMINTR = 0x40000000,
  872. INTR_LINKCH = 0x20000000,
  873. INTR_PAUSERCV = 0x10000000,
  874. INTR_MAGICRCV = 0x08000000,
  875. INTR_WAKERCV = 0x04000000,
  876. INTR_PCCRX0TO = 0x02000000,
  877. INTR_PCCRX1TO = 0x01000000,
  878. INTR_PCCRX2TO = 0x00800000,
  879. INTR_PCCRX3TO = 0x00400000,
  880. INTR_PCCTXTO = 0x00200000,
  881. INTR_PCCRX0 = 0x00100000,
  882. INTR_PCCRX1 = 0x00080000,
  883. INTR_PCCRX2 = 0x00040000,
  884. INTR_PCCRX3 = 0x00020000,
  885. INTR_PCCTX = 0x00010000,
  886. INTR_RX3EMP = 0x00008000,
  887. INTR_RX2EMP = 0x00004000,
  888. INTR_RX1EMP = 0x00002000,
  889. INTR_RX0EMP = 0x00001000,
  890. INTR_RX3 = 0x00000800,
  891. INTR_RX2 = 0x00000400,
  892. INTR_RX1 = 0x00000200,
  893. INTR_RX0 = 0x00000100,
  894. INTR_TX7 = 0x00000080,
  895. INTR_TX6 = 0x00000040,
  896. INTR_TX5 = 0x00000020,
  897. INTR_TX4 = 0x00000010,
  898. INTR_TX3 = 0x00000008,
  899. INTR_TX2 = 0x00000004,
  900. INTR_TX1 = 0x00000002,
  901. INTR_TX0 = 0x00000001,
  902. };
  903. static const u32 INTR_ENABLE = INTR_SWINTR |
  904. INTR_TMINTR |
  905. INTR_LINKCH |
  906. INTR_PCCRX0TO |
  907. INTR_PCCRX0 |
  908. INTR_PCCTXTO |
  909. INTR_PCCTX |
  910. INTR_RX0EMP;
  911. /*
  912. * PCC Control Registers
  913. */
  914. enum jme_pccrx_masks {
  915. PCCRXTO_MASK = 0xFFFF0000,
  916. PCCRX_MASK = 0x0000FF00,
  917. };
  918. enum jme_pcctx_masks {
  919. PCCTXTO_MASK = 0xFFFF0000,
  920. PCCTX_MASK = 0x0000FF00,
  921. PCCTX_QS_MASK = 0x000000FF,
  922. };
  923. enum jme_pccrx_shifts {
  924. PCCRXTO_SHIFT = 16,
  925. PCCRX_SHIFT = 8,
  926. };
  927. enum jme_pcctx_shifts {
  928. PCCTXTO_SHIFT = 16,
  929. PCCTX_SHIFT = 8,
  930. };
  931. enum jme_pcctx_bits {
  932. PCCTXQ0_EN = 0x00000001,
  933. PCCTXQ1_EN = 0x00000002,
  934. PCCTXQ2_EN = 0x00000004,
  935. PCCTXQ3_EN = 0x00000008,
  936. PCCTXQ4_EN = 0x00000010,
  937. PCCTXQ5_EN = 0x00000020,
  938. PCCTXQ6_EN = 0x00000040,
  939. PCCTXQ7_EN = 0x00000080,
  940. };
  941. /*
  942. * Chip Mode Register
  943. */
  944. enum jme_chipmode_bit_masks {
  945. CM_FPGAVER_MASK = 0xFFFF0000,
  946. CM_CHIPREV_MASK = 0x0000FF00,
  947. CM_CHIPMODE_MASK = 0x0000000F,
  948. };
  949. enum jme_chipmode_shifts {
  950. CM_FPGAVER_SHIFT = 16,
  951. CM_CHIPREV_SHIFT = 8,
  952. };
  953. /*
  954. * Shadow base address register bits
  955. */
  956. enum jme_shadow_base_address_bits {
  957. SHBA_POSTEN = 0x1,
  958. };
  959. /*
  960. * Aggressive Power Mode Control
  961. */
  962. enum jme_apmc_bits {
  963. JME_APMC_PCIE_SD_EN = 0x40000000,
  964. JME_APMC_PSEUDO_HP_EN = 0x20000000,
  965. JME_APMC_EPIEN = 0x04000000,
  966. JME_APMC_EPIEN_CTRL = 0x03000000,
  967. };
  968. enum jme_apmc_values {
  969. JME_APMC_EPIEN_CTRL_EN = 0x02000000,
  970. JME_APMC_EPIEN_CTRL_DIS = 0x01000000,
  971. };
  972. #define APMC_PHP_SHUTDOWN_DELAY (10 * 1000 * 1000)
  973. #ifdef REG_DEBUG
  974. static char *MAC_REG_NAME[] = {
  975. "JME_TXCS", "JME_TXDBA_LO", "JME_TXDBA_HI", "JME_TXQDC",
  976. "JME_TXNDA", "JME_TXMCS", "JME_TXPFC", "JME_TXTRHD",
  977. "JME_RXCS", "JME_RXDBA_LO", "JME_RXDBA_HI", "JME_RXQDC",
  978. "JME_RXNDA", "JME_RXMCS", "JME_RXUMA_LO", "JME_RXUMA_HI",
  979. "JME_RXMCHT_LO", "JME_RXMCHT_HI", "JME_WFODP", "JME_WFOI",
  980. "JME_SMI", "JME_GHC", "UNKNOWN", "UNKNOWN",
  981. "JME_PMCS"};
  982. static char *PE_REG_NAME[] = {
  983. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  984. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  985. "UNKNOWN", "UNKNOWN", "JME_PHY_CS", "UNKNOWN",
  986. "JME_PHY_LINK", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  987. "JME_SMBCSR", "JME_SMBINTF"};
  988. static char *MISC_REG_NAME[] = {
  989. "JME_TMCSR", "JME_GPIO", "JME_GPREG0", "JME_GPREG1",
  990. "JME_IEVE", "JME_IREQ", "JME_IENS", "JME_IENC",
  991. "JME_PCCRX0", "JME_PCCRX1", "JME_PCCRX2", "JME_PCCRX3",
  992. "JME_PCCTX0", "JME_CHIPMODE", "JME_SHBA_HI", "JME_SHBA_LO",
  993. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  994. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  995. "UNKNOWN", "UNKNOWN", "UNKNOWN", "UNKNOWN",
  996. "JME_TIMER1", "JME_TIMER2", "UNKNOWN", "JME_APMC",
  997. "JME_PCCSRX0"};
  998. static inline void reg_dbg(const struct jme_adapter *jme,
  999. const char *msg, u32 val, u32 reg)
  1000. {
  1001. const char *regname;
  1002. switch (reg & 0xF00) {
  1003. case 0x000:
  1004. regname = MAC_REG_NAME[(reg & 0xFF) >> 2];
  1005. break;
  1006. case 0x400:
  1007. regname = PE_REG_NAME[(reg & 0xFF) >> 2];
  1008. break;
  1009. case 0x800:
  1010. regname = MISC_REG_NAME[(reg & 0xFF) >> 2];
  1011. break;
  1012. default:
  1013. regname = PE_REG_NAME[0];
  1014. }
  1015. printk(KERN_DEBUG "%s: %-20s %08x@%s\n", jme->dev->name,
  1016. msg, val, regname);
  1017. }
  1018. #else
  1019. static inline void reg_dbg(const struct jme_adapter *jme,
  1020. const char *msg, u32 val, u32 reg) {}
  1021. #endif
  1022. /*
  1023. * Read/Write MMaped I/O Registers
  1024. */
  1025. static inline u32 jread32(struct jme_adapter *jme, u32 reg)
  1026. {
  1027. return readl(jme->regs + reg);
  1028. }
  1029. static inline void jwrite32(struct jme_adapter *jme, u32 reg, u32 val)
  1030. {
  1031. reg_dbg(jme, "REG WRITE", val, reg);
  1032. writel(val, jme->regs + reg);
  1033. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1034. }
  1035. static inline void jwrite32f(struct jme_adapter *jme, u32 reg, u32 val)
  1036. {
  1037. /*
  1038. * Read after write should cause flush
  1039. */
  1040. reg_dbg(jme, "REG WRITE FLUSH", val, reg);
  1041. writel(val, jme->regs + reg);
  1042. readl(jme->regs + reg);
  1043. reg_dbg(jme, "VAL AFTER WRITE", readl(jme->regs + reg), reg);
  1044. }
  1045. /*
  1046. * PHY Regs
  1047. */
  1048. enum jme_phy_reg17_bit_masks {
  1049. PREG17_SPEED = 0xC000,
  1050. PREG17_DUPLEX = 0x2000,
  1051. PREG17_SPDRSV = 0x0800,
  1052. PREG17_LNKUP = 0x0400,
  1053. PREG17_MDI = 0x0040,
  1054. };
  1055. enum jme_phy_reg17_vals {
  1056. PREG17_SPEED_10M = 0x0000,
  1057. PREG17_SPEED_100M = 0x4000,
  1058. PREG17_SPEED_1000M = 0x8000,
  1059. };
  1060. #define BMSR_ANCOMP 0x0020
  1061. /*
  1062. * Workaround
  1063. */
  1064. static inline int is_buggy250(unsigned short device, unsigned int chiprev)
  1065. {
  1066. return device == PCI_DEVICE_ID_JMICRON_JMC250 && chiprev == 0x11;
  1067. }
  1068. /*
  1069. * Function prototypes
  1070. */
  1071. static int jme_set_settings(struct net_device *netdev,
  1072. struct ethtool_cmd *ecmd);
  1073. static void jme_set_multi(struct net_device *netdev);
  1074. #endif