ixgbe_main.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147
  1. /*******************************************************************************
  2. Intel 10 Gigabit PCI Express Linux driver
  3. Copyright(c) 1999 - 2008 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. #include <linux/types.h>
  21. #include <linux/module.h>
  22. #include <linux/pci.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/vmalloc.h>
  25. #include <linux/string.h>
  26. #include <linux/in.h>
  27. #include <linux/ip.h>
  28. #include <linux/tcp.h>
  29. #include <linux/ipv6.h>
  30. #include <net/checksum.h>
  31. #include <net/ip6_checksum.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/if_vlan.h>
  34. #include "ixgbe.h"
  35. #include "ixgbe_common.h"
  36. char ixgbe_driver_name[] = "ixgbe";
  37. static const char ixgbe_driver_string[] =
  38. "Intel(R) 10 Gigabit PCI Express Network Driver";
  39. #define DRV_VERSION "1.3.30-k2"
  40. const char ixgbe_driver_version[] = DRV_VERSION;
  41. static char ixgbe_copyright[] = "Copyright (c) 1999-2007 Intel Corporation.";
  42. static const struct ixgbe_info *ixgbe_info_tbl[] = {
  43. [board_82598] = &ixgbe_82598_info,
  44. };
  45. /* ixgbe_pci_tbl - PCI Device ID Table
  46. *
  47. * Wildcard entries (PCI_ANY_ID) should come last
  48. * Last entry must be all 0s
  49. *
  50. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  51. * Class, Class Mask, private data (not used) }
  52. */
  53. static struct pci_device_id ixgbe_pci_tbl[] = {
  54. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
  55. board_82598 },
  56. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
  57. board_82598 },
  58. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
  59. board_82598 },
  60. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
  61. board_82598 },
  62. {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
  63. board_82598 },
  64. /* required last entry */
  65. {0, }
  66. };
  67. MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
  68. #ifdef CONFIG_IXGBE_DCA
  69. static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
  70. void *p);
  71. static struct notifier_block dca_notifier = {
  72. .notifier_call = ixgbe_notify_dca,
  73. .next = NULL,
  74. .priority = 0
  75. };
  76. #endif
  77. MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
  78. MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
  79. MODULE_LICENSE("GPL");
  80. MODULE_VERSION(DRV_VERSION);
  81. #define DEFAULT_DEBUG_LEVEL_SHIFT 3
  82. static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
  83. {
  84. u32 ctrl_ext;
  85. /* Let firmware take over control of h/w */
  86. ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
  87. IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
  88. ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
  89. }
  90. static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
  91. {
  92. u32 ctrl_ext;
  93. /* Let firmware know the driver has taken over */
  94. ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
  95. IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
  96. ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
  97. }
  98. static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, u16 int_alloc_entry,
  99. u8 msix_vector)
  100. {
  101. u32 ivar, index;
  102. msix_vector |= IXGBE_IVAR_ALLOC_VAL;
  103. index = (int_alloc_entry >> 2) & 0x1F;
  104. ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR(index));
  105. ivar &= ~(0xFF << (8 * (int_alloc_entry & 0x3)));
  106. ivar |= (msix_vector << (8 * (int_alloc_entry & 0x3)));
  107. IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR(index), ivar);
  108. }
  109. static void ixgbe_unmap_and_free_tx_resource(struct ixgbe_adapter *adapter,
  110. struct ixgbe_tx_buffer
  111. *tx_buffer_info)
  112. {
  113. if (tx_buffer_info->dma) {
  114. pci_unmap_page(adapter->pdev, tx_buffer_info->dma,
  115. tx_buffer_info->length, PCI_DMA_TODEVICE);
  116. tx_buffer_info->dma = 0;
  117. }
  118. if (tx_buffer_info->skb) {
  119. dev_kfree_skb_any(tx_buffer_info->skb);
  120. tx_buffer_info->skb = NULL;
  121. }
  122. /* tx_buffer_info must be completely set up in the transmit path */
  123. }
  124. static inline bool ixgbe_check_tx_hang(struct ixgbe_adapter *adapter,
  125. struct ixgbe_ring *tx_ring,
  126. unsigned int eop)
  127. {
  128. struct ixgbe_hw *hw = &adapter->hw;
  129. u32 head, tail;
  130. /* Detect a transmit hang in hardware, this serializes the
  131. * check with the clearing of time_stamp and movement of eop */
  132. head = IXGBE_READ_REG(hw, tx_ring->head);
  133. tail = IXGBE_READ_REG(hw, tx_ring->tail);
  134. adapter->detect_tx_hung = false;
  135. if ((head != tail) &&
  136. tx_ring->tx_buffer_info[eop].time_stamp &&
  137. time_after(jiffies, tx_ring->tx_buffer_info[eop].time_stamp + HZ) &&
  138. !(IXGBE_READ_REG(&adapter->hw, IXGBE_TFCS) & IXGBE_TFCS_TXOFF)) {
  139. /* detected Tx unit hang */
  140. union ixgbe_adv_tx_desc *tx_desc;
  141. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, eop);
  142. DPRINTK(DRV, ERR, "Detected Tx Unit Hang\n"
  143. " Tx Queue <%d>\n"
  144. " TDH, TDT <%x>, <%x>\n"
  145. " next_to_use <%x>\n"
  146. " next_to_clean <%x>\n"
  147. "tx_buffer_info[next_to_clean]\n"
  148. " time_stamp <%lx>\n"
  149. " jiffies <%lx>\n",
  150. tx_ring->queue_index,
  151. head, tail,
  152. tx_ring->next_to_use, eop,
  153. tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
  154. return true;
  155. }
  156. return false;
  157. }
  158. #define IXGBE_MAX_TXD_PWR 14
  159. #define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
  160. /* Tx Descriptors needed, worst case */
  161. #define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
  162. (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
  163. #define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
  164. MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
  165. #define GET_TX_HEAD_FROM_RING(ring) (\
  166. *(volatile u32 *) \
  167. ((union ixgbe_adv_tx_desc *)(ring)->desc + (ring)->count))
  168. static void ixgbe_tx_timeout(struct net_device *netdev);
  169. /**
  170. * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
  171. * @adapter: board private structure
  172. * @tx_ring: tx ring to clean
  173. **/
  174. static bool ixgbe_clean_tx_irq(struct ixgbe_adapter *adapter,
  175. struct ixgbe_ring *tx_ring)
  176. {
  177. union ixgbe_adv_tx_desc *tx_desc;
  178. struct ixgbe_tx_buffer *tx_buffer_info;
  179. struct net_device *netdev = adapter->netdev;
  180. struct sk_buff *skb;
  181. unsigned int i;
  182. u32 head, oldhead;
  183. unsigned int count = 0;
  184. unsigned int total_bytes = 0, total_packets = 0;
  185. rmb();
  186. head = GET_TX_HEAD_FROM_RING(tx_ring);
  187. head = le32_to_cpu(head);
  188. i = tx_ring->next_to_clean;
  189. while (1) {
  190. while (i != head) {
  191. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
  192. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  193. skb = tx_buffer_info->skb;
  194. if (skb) {
  195. unsigned int segs, bytecount;
  196. /* gso_segs is currently only valid for tcp */
  197. segs = skb_shinfo(skb)->gso_segs ?: 1;
  198. /* multiply data chunks by size of headers */
  199. bytecount = ((segs - 1) * skb_headlen(skb)) +
  200. skb->len;
  201. total_packets += segs;
  202. total_bytes += bytecount;
  203. }
  204. ixgbe_unmap_and_free_tx_resource(adapter,
  205. tx_buffer_info);
  206. i++;
  207. if (i == tx_ring->count)
  208. i = 0;
  209. count++;
  210. if (count == tx_ring->count)
  211. goto done_cleaning;
  212. }
  213. oldhead = head;
  214. rmb();
  215. head = GET_TX_HEAD_FROM_RING(tx_ring);
  216. head = le32_to_cpu(head);
  217. if (head == oldhead)
  218. goto done_cleaning;
  219. } /* while (1) */
  220. done_cleaning:
  221. tx_ring->next_to_clean = i;
  222. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  223. if (unlikely(count && netif_carrier_ok(netdev) &&
  224. (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
  225. /* Make sure that anybody stopping the queue after this
  226. * sees the new next_to_clean.
  227. */
  228. smp_mb();
  229. if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
  230. !test_bit(__IXGBE_DOWN, &adapter->state)) {
  231. netif_wake_subqueue(netdev, tx_ring->queue_index);
  232. ++adapter->restart_queue;
  233. }
  234. }
  235. if (adapter->detect_tx_hung) {
  236. if (ixgbe_check_tx_hang(adapter, tx_ring, i)) {
  237. /* schedule immediate reset if we believe we hung */
  238. DPRINTK(PROBE, INFO,
  239. "tx hang %d detected, resetting adapter\n",
  240. adapter->tx_timeout_count + 1);
  241. ixgbe_tx_timeout(adapter->netdev);
  242. }
  243. }
  244. /* re-arm the interrupt */
  245. if ((total_packets >= tx_ring->work_limit) ||
  246. (count == tx_ring->count))
  247. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, tx_ring->v_idx);
  248. tx_ring->total_bytes += total_bytes;
  249. tx_ring->total_packets += total_packets;
  250. tx_ring->stats.bytes += total_bytes;
  251. tx_ring->stats.packets += total_packets;
  252. adapter->net_stats.tx_bytes += total_bytes;
  253. adapter->net_stats.tx_packets += total_packets;
  254. return (total_packets ? true : false);
  255. }
  256. #ifdef CONFIG_IXGBE_DCA
  257. static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
  258. struct ixgbe_ring *rx_ring)
  259. {
  260. u32 rxctrl;
  261. int cpu = get_cpu();
  262. int q = rx_ring - adapter->rx_ring;
  263. if (rx_ring->cpu != cpu) {
  264. rxctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q));
  265. rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
  266. rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
  267. rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
  268. rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
  269. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_RXCTRL(q), rxctrl);
  270. rx_ring->cpu = cpu;
  271. }
  272. put_cpu();
  273. }
  274. static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
  275. struct ixgbe_ring *tx_ring)
  276. {
  277. u32 txctrl;
  278. int cpu = get_cpu();
  279. int q = tx_ring - adapter->tx_ring;
  280. if (tx_ring->cpu != cpu) {
  281. txctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_DCA_TXCTRL(q));
  282. txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
  283. txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
  284. txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
  285. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_TXCTRL(q), txctrl);
  286. tx_ring->cpu = cpu;
  287. }
  288. put_cpu();
  289. }
  290. static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
  291. {
  292. int i;
  293. if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
  294. return;
  295. for (i = 0; i < adapter->num_tx_queues; i++) {
  296. adapter->tx_ring[i].cpu = -1;
  297. ixgbe_update_tx_dca(adapter, &adapter->tx_ring[i]);
  298. }
  299. for (i = 0; i < adapter->num_rx_queues; i++) {
  300. adapter->rx_ring[i].cpu = -1;
  301. ixgbe_update_rx_dca(adapter, &adapter->rx_ring[i]);
  302. }
  303. }
  304. static int __ixgbe_notify_dca(struct device *dev, void *data)
  305. {
  306. struct net_device *netdev = dev_get_drvdata(dev);
  307. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  308. unsigned long event = *(unsigned long *)data;
  309. switch (event) {
  310. case DCA_PROVIDER_ADD:
  311. /* if we're already enabled, don't do it again */
  312. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  313. break;
  314. /* Always use CB2 mode, difference is masked
  315. * in the CB driver. */
  316. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
  317. if (dca_add_requester(dev) == 0) {
  318. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  319. ixgbe_setup_dca(adapter);
  320. break;
  321. }
  322. /* Fall Through since DCA is disabled. */
  323. case DCA_PROVIDER_REMOVE:
  324. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  325. dca_remove_requester(dev);
  326. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  327. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
  328. }
  329. break;
  330. }
  331. return 0;
  332. }
  333. #endif /* CONFIG_IXGBE_DCA */
  334. /**
  335. * ixgbe_receive_skb - Send a completed packet up the stack
  336. * @adapter: board private structure
  337. * @skb: packet to send up
  338. * @status: hardware indication of status of receive
  339. * @rx_ring: rx descriptor ring (for a specific queue) to setup
  340. * @rx_desc: rx descriptor
  341. **/
  342. static void ixgbe_receive_skb(struct ixgbe_adapter *adapter,
  343. struct sk_buff *skb, u8 status,
  344. struct ixgbe_ring *ring,
  345. union ixgbe_adv_rx_desc *rx_desc)
  346. {
  347. bool is_vlan = (status & IXGBE_RXD_STAT_VP);
  348. u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
  349. if (adapter->netdev->features & NETIF_F_LRO &&
  350. skb->ip_summed == CHECKSUM_UNNECESSARY) {
  351. if (adapter->vlgrp && is_vlan)
  352. lro_vlan_hwaccel_receive_skb(&ring->lro_mgr, skb,
  353. adapter->vlgrp, tag,
  354. rx_desc);
  355. else
  356. lro_receive_skb(&ring->lro_mgr, skb, rx_desc);
  357. ring->lro_used = true;
  358. } else {
  359. if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL)) {
  360. if (adapter->vlgrp && is_vlan)
  361. vlan_hwaccel_receive_skb(skb, adapter->vlgrp, tag);
  362. else
  363. netif_receive_skb(skb);
  364. } else {
  365. if (adapter->vlgrp && is_vlan)
  366. vlan_hwaccel_rx(skb, adapter->vlgrp, tag);
  367. else
  368. netif_rx(skb);
  369. }
  370. }
  371. }
  372. /**
  373. * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
  374. * @adapter: address of board private structure
  375. * @status_err: hardware indication of status of receive
  376. * @skb: skb currently being received and modified
  377. **/
  378. static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
  379. u32 status_err, struct sk_buff *skb)
  380. {
  381. skb->ip_summed = CHECKSUM_NONE;
  382. /* Rx csum disabled */
  383. if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
  384. return;
  385. /* if IP and error */
  386. if ((status_err & IXGBE_RXD_STAT_IPCS) &&
  387. (status_err & IXGBE_RXDADV_ERR_IPE)) {
  388. adapter->hw_csum_rx_error++;
  389. return;
  390. }
  391. if (!(status_err & IXGBE_RXD_STAT_L4CS))
  392. return;
  393. if (status_err & IXGBE_RXDADV_ERR_TCPE) {
  394. adapter->hw_csum_rx_error++;
  395. return;
  396. }
  397. /* It must be a TCP or UDP packet with a valid checksum */
  398. skb->ip_summed = CHECKSUM_UNNECESSARY;
  399. adapter->hw_csum_rx_good++;
  400. }
  401. /**
  402. * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
  403. * @adapter: address of board private structure
  404. **/
  405. static void ixgbe_alloc_rx_buffers(struct ixgbe_adapter *adapter,
  406. struct ixgbe_ring *rx_ring,
  407. int cleaned_count)
  408. {
  409. struct pci_dev *pdev = adapter->pdev;
  410. union ixgbe_adv_rx_desc *rx_desc;
  411. struct ixgbe_rx_buffer *bi;
  412. unsigned int i;
  413. unsigned int bufsz = rx_ring->rx_buf_len + NET_IP_ALIGN;
  414. i = rx_ring->next_to_use;
  415. bi = &rx_ring->rx_buffer_info[i];
  416. while (cleaned_count--) {
  417. rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
  418. if (!bi->page_dma &&
  419. (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)) {
  420. if (!bi->page) {
  421. bi->page = alloc_page(GFP_ATOMIC);
  422. if (!bi->page) {
  423. adapter->alloc_rx_page_failed++;
  424. goto no_buffers;
  425. }
  426. bi->page_offset = 0;
  427. } else {
  428. /* use a half page if we're re-using */
  429. bi->page_offset ^= (PAGE_SIZE / 2);
  430. }
  431. bi->page_dma = pci_map_page(pdev, bi->page,
  432. bi->page_offset,
  433. (PAGE_SIZE / 2),
  434. PCI_DMA_FROMDEVICE);
  435. }
  436. if (!bi->skb) {
  437. struct sk_buff *skb = netdev_alloc_skb(adapter->netdev,
  438. bufsz);
  439. if (!skb) {
  440. adapter->alloc_rx_buff_failed++;
  441. goto no_buffers;
  442. }
  443. /*
  444. * Make buffer alignment 2 beyond a 16 byte boundary
  445. * this will result in a 16 byte aligned IP header after
  446. * the 14 byte MAC header is removed
  447. */
  448. skb_reserve(skb, NET_IP_ALIGN);
  449. bi->skb = skb;
  450. bi->dma = pci_map_single(pdev, skb->data, bufsz,
  451. PCI_DMA_FROMDEVICE);
  452. }
  453. /* Refresh the desc even if buffer_addrs didn't change because
  454. * each write-back erases this info. */
  455. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  456. rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
  457. rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
  458. } else {
  459. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
  460. }
  461. i++;
  462. if (i == rx_ring->count)
  463. i = 0;
  464. bi = &rx_ring->rx_buffer_info[i];
  465. }
  466. no_buffers:
  467. if (rx_ring->next_to_use != i) {
  468. rx_ring->next_to_use = i;
  469. if (i-- == 0)
  470. i = (rx_ring->count - 1);
  471. /*
  472. * Force memory writes to complete before letting h/w
  473. * know there are new descriptors to fetch. (Only
  474. * applicable for weak-ordered memory model archs,
  475. * such as IA-64).
  476. */
  477. wmb();
  478. writel(i, adapter->hw.hw_addr + rx_ring->tail);
  479. }
  480. }
  481. static inline u16 ixgbe_get_hdr_info(union ixgbe_adv_rx_desc *rx_desc)
  482. {
  483. return rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
  484. }
  485. static inline u16 ixgbe_get_pkt_info(union ixgbe_adv_rx_desc *rx_desc)
  486. {
  487. return rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
  488. }
  489. static bool ixgbe_clean_rx_irq(struct ixgbe_adapter *adapter,
  490. struct ixgbe_ring *rx_ring,
  491. int *work_done, int work_to_do)
  492. {
  493. struct pci_dev *pdev = adapter->pdev;
  494. union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
  495. struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
  496. struct sk_buff *skb;
  497. unsigned int i;
  498. u32 len, staterr;
  499. u16 hdr_info;
  500. bool cleaned = false;
  501. int cleaned_count = 0;
  502. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  503. i = rx_ring->next_to_clean;
  504. rx_desc = IXGBE_RX_DESC_ADV(*rx_ring, i);
  505. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  506. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  507. while (staterr & IXGBE_RXD_STAT_DD) {
  508. u32 upper_len = 0;
  509. if (*work_done >= work_to_do)
  510. break;
  511. (*work_done)++;
  512. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  513. hdr_info = le16_to_cpu(ixgbe_get_hdr_info(rx_desc));
  514. len = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
  515. IXGBE_RXDADV_HDRBUFLEN_SHIFT;
  516. if (hdr_info & IXGBE_RXDADV_SPH)
  517. adapter->rx_hdr_split++;
  518. if (len > IXGBE_RX_HDR_SIZE)
  519. len = IXGBE_RX_HDR_SIZE;
  520. upper_len = le16_to_cpu(rx_desc->wb.upper.length);
  521. } else {
  522. len = le16_to_cpu(rx_desc->wb.upper.length);
  523. }
  524. cleaned = true;
  525. skb = rx_buffer_info->skb;
  526. prefetch(skb->data - NET_IP_ALIGN);
  527. rx_buffer_info->skb = NULL;
  528. if (len && !skb_shinfo(skb)->nr_frags) {
  529. pci_unmap_single(pdev, rx_buffer_info->dma,
  530. rx_ring->rx_buf_len + NET_IP_ALIGN,
  531. PCI_DMA_FROMDEVICE);
  532. skb_put(skb, len);
  533. }
  534. if (upper_len) {
  535. pci_unmap_page(pdev, rx_buffer_info->page_dma,
  536. PAGE_SIZE / 2, PCI_DMA_FROMDEVICE);
  537. rx_buffer_info->page_dma = 0;
  538. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
  539. rx_buffer_info->page,
  540. rx_buffer_info->page_offset,
  541. upper_len);
  542. if ((rx_ring->rx_buf_len > (PAGE_SIZE / 2)) ||
  543. (page_count(rx_buffer_info->page) != 1))
  544. rx_buffer_info->page = NULL;
  545. else
  546. get_page(rx_buffer_info->page);
  547. skb->len += upper_len;
  548. skb->data_len += upper_len;
  549. skb->truesize += upper_len;
  550. }
  551. i++;
  552. if (i == rx_ring->count)
  553. i = 0;
  554. next_buffer = &rx_ring->rx_buffer_info[i];
  555. next_rxd = IXGBE_RX_DESC_ADV(*rx_ring, i);
  556. prefetch(next_rxd);
  557. cleaned_count++;
  558. if (staterr & IXGBE_RXD_STAT_EOP) {
  559. rx_ring->stats.packets++;
  560. rx_ring->stats.bytes += skb->len;
  561. } else {
  562. rx_buffer_info->skb = next_buffer->skb;
  563. rx_buffer_info->dma = next_buffer->dma;
  564. next_buffer->skb = skb;
  565. next_buffer->dma = 0;
  566. adapter->non_eop_descs++;
  567. goto next_desc;
  568. }
  569. if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
  570. dev_kfree_skb_irq(skb);
  571. goto next_desc;
  572. }
  573. ixgbe_rx_checksum(adapter, staterr, skb);
  574. /* probably a little skewed due to removing CRC */
  575. total_rx_bytes += skb->len;
  576. total_rx_packets++;
  577. skb->protocol = eth_type_trans(skb, adapter->netdev);
  578. ixgbe_receive_skb(adapter, skb, staterr, rx_ring, rx_desc);
  579. adapter->netdev->last_rx = jiffies;
  580. next_desc:
  581. rx_desc->wb.upper.status_error = 0;
  582. /* return some buffers to hardware, one at a time is too slow */
  583. if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
  584. ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  585. cleaned_count = 0;
  586. }
  587. /* use prefetched values */
  588. rx_desc = next_rxd;
  589. rx_buffer_info = next_buffer;
  590. staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
  591. }
  592. if (rx_ring->lro_used) {
  593. lro_flush_all(&rx_ring->lro_mgr);
  594. rx_ring->lro_used = false;
  595. }
  596. rx_ring->next_to_clean = i;
  597. cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
  598. if (cleaned_count)
  599. ixgbe_alloc_rx_buffers(adapter, rx_ring, cleaned_count);
  600. rx_ring->total_packets += total_rx_packets;
  601. rx_ring->total_bytes += total_rx_bytes;
  602. adapter->net_stats.rx_bytes += total_rx_bytes;
  603. adapter->net_stats.rx_packets += total_rx_packets;
  604. return cleaned;
  605. }
  606. static int ixgbe_clean_rxonly(struct napi_struct *, int);
  607. /**
  608. * ixgbe_configure_msix - Configure MSI-X hardware
  609. * @adapter: board private structure
  610. *
  611. * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
  612. * interrupts.
  613. **/
  614. static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
  615. {
  616. struct ixgbe_q_vector *q_vector;
  617. int i, j, q_vectors, v_idx, r_idx;
  618. u32 mask;
  619. q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  620. /* Populate the IVAR table and set the ITR values to the
  621. * corresponding register.
  622. */
  623. for (v_idx = 0; v_idx < q_vectors; v_idx++) {
  624. q_vector = &adapter->q_vector[v_idx];
  625. /* XXX for_each_bit(...) */
  626. r_idx = find_first_bit(q_vector->rxr_idx,
  627. adapter->num_rx_queues);
  628. for (i = 0; i < q_vector->rxr_count; i++) {
  629. j = adapter->rx_ring[r_idx].reg_idx;
  630. ixgbe_set_ivar(adapter, IXGBE_IVAR_RX_QUEUE(j), v_idx);
  631. r_idx = find_next_bit(q_vector->rxr_idx,
  632. adapter->num_rx_queues,
  633. r_idx + 1);
  634. }
  635. r_idx = find_first_bit(q_vector->txr_idx,
  636. adapter->num_tx_queues);
  637. for (i = 0; i < q_vector->txr_count; i++) {
  638. j = adapter->tx_ring[r_idx].reg_idx;
  639. ixgbe_set_ivar(adapter, IXGBE_IVAR_TX_QUEUE(j), v_idx);
  640. r_idx = find_next_bit(q_vector->txr_idx,
  641. adapter->num_tx_queues,
  642. r_idx + 1);
  643. }
  644. /* if this is a tx only vector halve the interrupt rate */
  645. if (q_vector->txr_count && !q_vector->rxr_count)
  646. q_vector->eitr = (adapter->eitr_param >> 1);
  647. else
  648. /* rx only */
  649. q_vector->eitr = adapter->eitr_param;
  650. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx),
  651. EITR_INTS_PER_SEC_TO_REG(q_vector->eitr));
  652. }
  653. ixgbe_set_ivar(adapter, IXGBE_IVAR_OTHER_CAUSES_INDEX, v_idx);
  654. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
  655. /* set up to autoclear timer, and the vectors */
  656. mask = IXGBE_EIMS_ENABLE_MASK;
  657. mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
  658. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
  659. }
  660. enum latency_range {
  661. lowest_latency = 0,
  662. low_latency = 1,
  663. bulk_latency = 2,
  664. latency_invalid = 255
  665. };
  666. /**
  667. * ixgbe_update_itr - update the dynamic ITR value based on statistics
  668. * @adapter: pointer to adapter
  669. * @eitr: eitr setting (ints per sec) to give last timeslice
  670. * @itr_setting: current throttle rate in ints/second
  671. * @packets: the number of packets during this measurement interval
  672. * @bytes: the number of bytes during this measurement interval
  673. *
  674. * Stores a new ITR value based on packets and byte
  675. * counts during the last interrupt. The advantage of per interrupt
  676. * computation is faster updates and more accurate ITR for the current
  677. * traffic pattern. Constants in this function were computed
  678. * based on theoretical maximum wire speed and thresholds were set based
  679. * on testing data as well as attempting to minimize response time
  680. * while increasing bulk throughput.
  681. * this functionality is controlled by the InterruptThrottleRate module
  682. * parameter (see ixgbe_param.c)
  683. **/
  684. static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
  685. u32 eitr, u8 itr_setting,
  686. int packets, int bytes)
  687. {
  688. unsigned int retval = itr_setting;
  689. u32 timepassed_us;
  690. u64 bytes_perint;
  691. if (packets == 0)
  692. goto update_itr_done;
  693. /* simple throttlerate management
  694. * 0-20MB/s lowest (100000 ints/s)
  695. * 20-100MB/s low (20000 ints/s)
  696. * 100-1249MB/s bulk (8000 ints/s)
  697. */
  698. /* what was last interrupt timeslice? */
  699. timepassed_us = 1000000/eitr;
  700. bytes_perint = bytes / timepassed_us; /* bytes/usec */
  701. switch (itr_setting) {
  702. case lowest_latency:
  703. if (bytes_perint > adapter->eitr_low)
  704. retval = low_latency;
  705. break;
  706. case low_latency:
  707. if (bytes_perint > adapter->eitr_high)
  708. retval = bulk_latency;
  709. else if (bytes_perint <= adapter->eitr_low)
  710. retval = lowest_latency;
  711. break;
  712. case bulk_latency:
  713. if (bytes_perint <= adapter->eitr_high)
  714. retval = low_latency;
  715. break;
  716. }
  717. update_itr_done:
  718. return retval;
  719. }
  720. static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
  721. {
  722. struct ixgbe_adapter *adapter = q_vector->adapter;
  723. struct ixgbe_hw *hw = &adapter->hw;
  724. u32 new_itr;
  725. u8 current_itr, ret_itr;
  726. int i, r_idx, v_idx = ((void *)q_vector - (void *)(adapter->q_vector)) /
  727. sizeof(struct ixgbe_q_vector);
  728. struct ixgbe_ring *rx_ring, *tx_ring;
  729. r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
  730. for (i = 0; i < q_vector->txr_count; i++) {
  731. tx_ring = &(adapter->tx_ring[r_idx]);
  732. ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
  733. q_vector->tx_itr,
  734. tx_ring->total_packets,
  735. tx_ring->total_bytes);
  736. /* if the result for this queue would decrease interrupt
  737. * rate for this vector then use that result */
  738. q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
  739. q_vector->tx_itr - 1 : ret_itr);
  740. r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
  741. r_idx + 1);
  742. }
  743. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  744. for (i = 0; i < q_vector->rxr_count; i++) {
  745. rx_ring = &(adapter->rx_ring[r_idx]);
  746. ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
  747. q_vector->rx_itr,
  748. rx_ring->total_packets,
  749. rx_ring->total_bytes);
  750. /* if the result for this queue would decrease interrupt
  751. * rate for this vector then use that result */
  752. q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
  753. q_vector->rx_itr - 1 : ret_itr);
  754. r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
  755. r_idx + 1);
  756. }
  757. current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
  758. switch (current_itr) {
  759. /* counts and packets in update_itr are dependent on these numbers */
  760. case lowest_latency:
  761. new_itr = 100000;
  762. break;
  763. case low_latency:
  764. new_itr = 20000; /* aka hwitr = ~200 */
  765. break;
  766. case bulk_latency:
  767. default:
  768. new_itr = 8000;
  769. break;
  770. }
  771. if (new_itr != q_vector->eitr) {
  772. u32 itr_reg;
  773. /* do an exponential smoothing */
  774. new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
  775. q_vector->eitr = new_itr;
  776. itr_reg = EITR_INTS_PER_SEC_TO_REG(new_itr);
  777. /* must write high and low 16 bits to reset counter */
  778. DPRINTK(TX_ERR, DEBUG, "writing eitr(%d): %08X\n", v_idx,
  779. itr_reg);
  780. IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg | (itr_reg)<<16);
  781. }
  782. return;
  783. }
  784. static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
  785. {
  786. struct ixgbe_hw *hw = &adapter->hw;
  787. adapter->lsc_int++;
  788. adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
  789. adapter->link_check_timeout = jiffies;
  790. if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
  791. IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
  792. schedule_work(&adapter->watchdog_task);
  793. }
  794. }
  795. static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
  796. {
  797. struct net_device *netdev = data;
  798. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  799. struct ixgbe_hw *hw = &adapter->hw;
  800. u32 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
  801. if (eicr & IXGBE_EICR_LSC)
  802. ixgbe_check_lsc(adapter);
  803. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  804. IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
  805. return IRQ_HANDLED;
  806. }
  807. static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
  808. {
  809. struct ixgbe_q_vector *q_vector = data;
  810. struct ixgbe_adapter *adapter = q_vector->adapter;
  811. struct ixgbe_ring *tx_ring;
  812. int i, r_idx;
  813. if (!q_vector->txr_count)
  814. return IRQ_HANDLED;
  815. r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
  816. for (i = 0; i < q_vector->txr_count; i++) {
  817. tx_ring = &(adapter->tx_ring[r_idx]);
  818. #ifdef CONFIG_IXGBE_DCA
  819. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  820. ixgbe_update_tx_dca(adapter, tx_ring);
  821. #endif
  822. tx_ring->total_bytes = 0;
  823. tx_ring->total_packets = 0;
  824. ixgbe_clean_tx_irq(adapter, tx_ring);
  825. r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
  826. r_idx + 1);
  827. }
  828. return IRQ_HANDLED;
  829. }
  830. /**
  831. * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
  832. * @irq: unused
  833. * @data: pointer to our q_vector struct for this interrupt vector
  834. **/
  835. static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
  836. {
  837. struct ixgbe_q_vector *q_vector = data;
  838. struct ixgbe_adapter *adapter = q_vector->adapter;
  839. struct ixgbe_ring *rx_ring;
  840. int r_idx;
  841. int i;
  842. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  843. for (i = 0; i < q_vector->rxr_count; i++) {
  844. rx_ring = &(adapter->rx_ring[r_idx]);
  845. rx_ring->total_bytes = 0;
  846. rx_ring->total_packets = 0;
  847. r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
  848. r_idx + 1);
  849. }
  850. if (!q_vector->rxr_count)
  851. return IRQ_HANDLED;
  852. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  853. rx_ring = &(adapter->rx_ring[r_idx]);
  854. /* disable interrupts on this vector only */
  855. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, rx_ring->v_idx);
  856. netif_rx_schedule(adapter->netdev, &q_vector->napi);
  857. return IRQ_HANDLED;
  858. }
  859. static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
  860. {
  861. ixgbe_msix_clean_rx(irq, data);
  862. ixgbe_msix_clean_tx(irq, data);
  863. return IRQ_HANDLED;
  864. }
  865. /**
  866. * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
  867. * @napi: napi struct with our devices info in it
  868. * @budget: amount of work driver is allowed to do this pass, in packets
  869. *
  870. * This function is optimized for cleaning one queue only on a single
  871. * q_vector!!!
  872. **/
  873. static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
  874. {
  875. struct ixgbe_q_vector *q_vector =
  876. container_of(napi, struct ixgbe_q_vector, napi);
  877. struct ixgbe_adapter *adapter = q_vector->adapter;
  878. struct ixgbe_ring *rx_ring = NULL;
  879. int work_done = 0;
  880. long r_idx;
  881. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  882. rx_ring = &(adapter->rx_ring[r_idx]);
  883. #ifdef CONFIG_IXGBE_DCA
  884. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  885. ixgbe_update_rx_dca(adapter, rx_ring);
  886. #endif
  887. ixgbe_clean_rx_irq(adapter, rx_ring, &work_done, budget);
  888. /* If all Rx work done, exit the polling mode */
  889. if (work_done < budget) {
  890. netif_rx_complete(adapter->netdev, napi);
  891. if (adapter->itr_setting & 3)
  892. ixgbe_set_itr_msix(q_vector);
  893. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  894. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, rx_ring->v_idx);
  895. }
  896. return work_done;
  897. }
  898. /**
  899. * ixgbe_clean_rxonly_many - msix (aka one shot) rx clean routine
  900. * @napi: napi struct with our devices info in it
  901. * @budget: amount of work driver is allowed to do this pass, in packets
  902. *
  903. * This function will clean more than one rx queue associated with a
  904. * q_vector.
  905. **/
  906. static int ixgbe_clean_rxonly_many(struct napi_struct *napi, int budget)
  907. {
  908. struct ixgbe_q_vector *q_vector =
  909. container_of(napi, struct ixgbe_q_vector, napi);
  910. struct ixgbe_adapter *adapter = q_vector->adapter;
  911. struct ixgbe_ring *rx_ring = NULL;
  912. int work_done = 0, i;
  913. long r_idx;
  914. u16 enable_mask = 0;
  915. /* attempt to distribute budget to each queue fairly, but don't allow
  916. * the budget to go below 1 because we'll exit polling */
  917. budget /= (q_vector->rxr_count ?: 1);
  918. budget = max(budget, 1);
  919. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  920. for (i = 0; i < q_vector->rxr_count; i++) {
  921. rx_ring = &(adapter->rx_ring[r_idx]);
  922. #ifdef CONFIG_IXGBE_DCA
  923. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
  924. ixgbe_update_rx_dca(adapter, rx_ring);
  925. #endif
  926. ixgbe_clean_rx_irq(adapter, rx_ring, &work_done, budget);
  927. enable_mask |= rx_ring->v_idx;
  928. r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
  929. r_idx + 1);
  930. }
  931. r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
  932. rx_ring = &(adapter->rx_ring[r_idx]);
  933. /* If all Rx work done, exit the polling mode */
  934. if (work_done < budget) {
  935. netif_rx_complete(adapter->netdev, napi);
  936. if (adapter->itr_setting & 3)
  937. ixgbe_set_itr_msix(q_vector);
  938. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  939. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, enable_mask);
  940. return 0;
  941. }
  942. return work_done;
  943. }
  944. static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
  945. int r_idx)
  946. {
  947. a->q_vector[v_idx].adapter = a;
  948. set_bit(r_idx, a->q_vector[v_idx].rxr_idx);
  949. a->q_vector[v_idx].rxr_count++;
  950. a->rx_ring[r_idx].v_idx = 1 << v_idx;
  951. }
  952. static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
  953. int r_idx)
  954. {
  955. a->q_vector[v_idx].adapter = a;
  956. set_bit(r_idx, a->q_vector[v_idx].txr_idx);
  957. a->q_vector[v_idx].txr_count++;
  958. a->tx_ring[r_idx].v_idx = 1 << v_idx;
  959. }
  960. /**
  961. * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
  962. * @adapter: board private structure to initialize
  963. * @vectors: allotted vector count for descriptor rings
  964. *
  965. * This function maps descriptor rings to the queue-specific vectors
  966. * we were allotted through the MSI-X enabling code. Ideally, we'd have
  967. * one vector per ring/queue, but on a constrained vector budget, we
  968. * group the rings as "efficiently" as possible. You would add new
  969. * mapping configurations in here.
  970. **/
  971. static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter,
  972. int vectors)
  973. {
  974. int v_start = 0;
  975. int rxr_idx = 0, txr_idx = 0;
  976. int rxr_remaining = adapter->num_rx_queues;
  977. int txr_remaining = adapter->num_tx_queues;
  978. int i, j;
  979. int rqpv, tqpv;
  980. int err = 0;
  981. /* No mapping required if MSI-X is disabled. */
  982. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  983. goto out;
  984. /*
  985. * The ideal configuration...
  986. * We have enough vectors to map one per queue.
  987. */
  988. if (vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
  989. for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
  990. map_vector_to_rxq(adapter, v_start, rxr_idx);
  991. for (; txr_idx < txr_remaining; v_start++, txr_idx++)
  992. map_vector_to_txq(adapter, v_start, txr_idx);
  993. goto out;
  994. }
  995. /*
  996. * If we don't have enough vectors for a 1-to-1
  997. * mapping, we'll have to group them so there are
  998. * multiple queues per vector.
  999. */
  1000. /* Re-adjusting *qpv takes care of the remainder. */
  1001. for (i = v_start; i < vectors; i++) {
  1002. rqpv = DIV_ROUND_UP(rxr_remaining, vectors - i);
  1003. for (j = 0; j < rqpv; j++) {
  1004. map_vector_to_rxq(adapter, i, rxr_idx);
  1005. rxr_idx++;
  1006. rxr_remaining--;
  1007. }
  1008. }
  1009. for (i = v_start; i < vectors; i++) {
  1010. tqpv = DIV_ROUND_UP(txr_remaining, vectors - i);
  1011. for (j = 0; j < tqpv; j++) {
  1012. map_vector_to_txq(adapter, i, txr_idx);
  1013. txr_idx++;
  1014. txr_remaining--;
  1015. }
  1016. }
  1017. out:
  1018. return err;
  1019. }
  1020. /**
  1021. * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
  1022. * @adapter: board private structure
  1023. *
  1024. * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
  1025. * interrupts from the kernel.
  1026. **/
  1027. static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
  1028. {
  1029. struct net_device *netdev = adapter->netdev;
  1030. irqreturn_t (*handler)(int, void *);
  1031. int i, vector, q_vectors, err;
  1032. /* Decrement for Other and TCP Timer vectors */
  1033. q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1034. /* Map the Tx/Rx rings to the vectors we were allotted. */
  1035. err = ixgbe_map_rings_to_vectors(adapter, q_vectors);
  1036. if (err)
  1037. goto out;
  1038. #define SET_HANDLER(_v) ((!(_v)->rxr_count) ? &ixgbe_msix_clean_tx : \
  1039. (!(_v)->txr_count) ? &ixgbe_msix_clean_rx : \
  1040. &ixgbe_msix_clean_many)
  1041. for (vector = 0; vector < q_vectors; vector++) {
  1042. handler = SET_HANDLER(&adapter->q_vector[vector]);
  1043. sprintf(adapter->name[vector], "%s:v%d-%s",
  1044. netdev->name, vector,
  1045. (handler == &ixgbe_msix_clean_rx) ? "Rx" :
  1046. ((handler == &ixgbe_msix_clean_tx) ? "Tx" : "TxRx"));
  1047. err = request_irq(adapter->msix_entries[vector].vector,
  1048. handler, 0, adapter->name[vector],
  1049. &(adapter->q_vector[vector]));
  1050. if (err) {
  1051. DPRINTK(PROBE, ERR,
  1052. "request_irq failed for MSIX interrupt "
  1053. "Error: %d\n", err);
  1054. goto free_queue_irqs;
  1055. }
  1056. }
  1057. sprintf(adapter->name[vector], "%s:lsc", netdev->name);
  1058. err = request_irq(adapter->msix_entries[vector].vector,
  1059. &ixgbe_msix_lsc, 0, adapter->name[vector], netdev);
  1060. if (err) {
  1061. DPRINTK(PROBE, ERR,
  1062. "request_irq for msix_lsc failed: %d\n", err);
  1063. goto free_queue_irqs;
  1064. }
  1065. return 0;
  1066. free_queue_irqs:
  1067. for (i = vector - 1; i >= 0; i--)
  1068. free_irq(adapter->msix_entries[--vector].vector,
  1069. &(adapter->q_vector[i]));
  1070. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  1071. pci_disable_msix(adapter->pdev);
  1072. kfree(adapter->msix_entries);
  1073. adapter->msix_entries = NULL;
  1074. out:
  1075. return err;
  1076. }
  1077. static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
  1078. {
  1079. struct ixgbe_hw *hw = &adapter->hw;
  1080. struct ixgbe_q_vector *q_vector = adapter->q_vector;
  1081. u8 current_itr;
  1082. u32 new_itr = q_vector->eitr;
  1083. struct ixgbe_ring *rx_ring = &adapter->rx_ring[0];
  1084. struct ixgbe_ring *tx_ring = &adapter->tx_ring[0];
  1085. q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
  1086. q_vector->tx_itr,
  1087. tx_ring->total_packets,
  1088. tx_ring->total_bytes);
  1089. q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
  1090. q_vector->rx_itr,
  1091. rx_ring->total_packets,
  1092. rx_ring->total_bytes);
  1093. current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
  1094. switch (current_itr) {
  1095. /* counts and packets in update_itr are dependent on these numbers */
  1096. case lowest_latency:
  1097. new_itr = 100000;
  1098. break;
  1099. case low_latency:
  1100. new_itr = 20000; /* aka hwitr = ~200 */
  1101. break;
  1102. case bulk_latency:
  1103. new_itr = 8000;
  1104. break;
  1105. default:
  1106. break;
  1107. }
  1108. if (new_itr != q_vector->eitr) {
  1109. u32 itr_reg;
  1110. /* do an exponential smoothing */
  1111. new_itr = ((q_vector->eitr * 90)/100) + ((new_itr * 10)/100);
  1112. q_vector->eitr = new_itr;
  1113. itr_reg = EITR_INTS_PER_SEC_TO_REG(new_itr);
  1114. /* must write high and low 16 bits to reset counter */
  1115. IXGBE_WRITE_REG(hw, IXGBE_EITR(0), itr_reg | (itr_reg)<<16);
  1116. }
  1117. return;
  1118. }
  1119. static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter);
  1120. /**
  1121. * ixgbe_intr - legacy mode Interrupt Handler
  1122. * @irq: interrupt number
  1123. * @data: pointer to a network interface device structure
  1124. * @pt_regs: CPU registers structure
  1125. **/
  1126. static irqreturn_t ixgbe_intr(int irq, void *data)
  1127. {
  1128. struct net_device *netdev = data;
  1129. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1130. struct ixgbe_hw *hw = &adapter->hw;
  1131. u32 eicr;
  1132. /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
  1133. * therefore no explict interrupt disable is necessary */
  1134. eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
  1135. if (!eicr) {
  1136. /* shared interrupt alert!
  1137. * make sure interrupts are enabled because the read will
  1138. * have disabled interrupts due to EIAM */
  1139. ixgbe_irq_enable(adapter);
  1140. return IRQ_NONE; /* Not our interrupt */
  1141. }
  1142. if (eicr & IXGBE_EICR_LSC)
  1143. ixgbe_check_lsc(adapter);
  1144. if (netif_rx_schedule_prep(netdev, &adapter->q_vector[0].napi)) {
  1145. adapter->tx_ring[0].total_packets = 0;
  1146. adapter->tx_ring[0].total_bytes = 0;
  1147. adapter->rx_ring[0].total_packets = 0;
  1148. adapter->rx_ring[0].total_bytes = 0;
  1149. /* would disable interrupts here but EIAM disabled it */
  1150. __netif_rx_schedule(netdev, &adapter->q_vector[0].napi);
  1151. }
  1152. return IRQ_HANDLED;
  1153. }
  1154. static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
  1155. {
  1156. int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1157. for (i = 0; i < q_vectors; i++) {
  1158. struct ixgbe_q_vector *q_vector = &adapter->q_vector[i];
  1159. bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
  1160. bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
  1161. q_vector->rxr_count = 0;
  1162. q_vector->txr_count = 0;
  1163. }
  1164. }
  1165. /**
  1166. * ixgbe_request_irq - initialize interrupts
  1167. * @adapter: board private structure
  1168. *
  1169. * Attempts to configure interrupts using the best available
  1170. * capabilities of the hardware and kernel.
  1171. **/
  1172. static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
  1173. {
  1174. struct net_device *netdev = adapter->netdev;
  1175. int err;
  1176. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1177. err = ixgbe_request_msix_irqs(adapter);
  1178. } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  1179. err = request_irq(adapter->pdev->irq, &ixgbe_intr, 0,
  1180. netdev->name, netdev);
  1181. } else {
  1182. err = request_irq(adapter->pdev->irq, &ixgbe_intr, IRQF_SHARED,
  1183. netdev->name, netdev);
  1184. }
  1185. if (err)
  1186. DPRINTK(PROBE, ERR, "request_irq failed, Error %d\n", err);
  1187. return err;
  1188. }
  1189. static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
  1190. {
  1191. struct net_device *netdev = adapter->netdev;
  1192. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1193. int i, q_vectors;
  1194. q_vectors = adapter->num_msix_vectors;
  1195. i = q_vectors - 1;
  1196. free_irq(adapter->msix_entries[i].vector, netdev);
  1197. i--;
  1198. for (; i >= 0; i--) {
  1199. free_irq(adapter->msix_entries[i].vector,
  1200. &(adapter->q_vector[i]));
  1201. }
  1202. ixgbe_reset_q_vectors(adapter);
  1203. } else {
  1204. free_irq(adapter->pdev->irq, netdev);
  1205. }
  1206. }
  1207. /**
  1208. * ixgbe_irq_disable - Mask off interrupt generation on the NIC
  1209. * @adapter: board private structure
  1210. **/
  1211. static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
  1212. {
  1213. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
  1214. IXGBE_WRITE_FLUSH(&adapter->hw);
  1215. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1216. int i;
  1217. for (i = 0; i < adapter->num_msix_vectors; i++)
  1218. synchronize_irq(adapter->msix_entries[i].vector);
  1219. } else {
  1220. synchronize_irq(adapter->pdev->irq);
  1221. }
  1222. }
  1223. /**
  1224. * ixgbe_irq_enable - Enable default interrupt generation settings
  1225. * @adapter: board private structure
  1226. **/
  1227. static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter)
  1228. {
  1229. u32 mask;
  1230. mask = IXGBE_EIMS_ENABLE_MASK;
  1231. IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
  1232. IXGBE_WRITE_FLUSH(&adapter->hw);
  1233. }
  1234. /**
  1235. * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
  1236. *
  1237. **/
  1238. static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
  1239. {
  1240. struct ixgbe_hw *hw = &adapter->hw;
  1241. IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
  1242. EITR_INTS_PER_SEC_TO_REG(adapter->eitr_param));
  1243. ixgbe_set_ivar(adapter, IXGBE_IVAR_RX_QUEUE(0), 0);
  1244. ixgbe_set_ivar(adapter, IXGBE_IVAR_TX_QUEUE(0), 0);
  1245. map_vector_to_rxq(adapter, 0, 0);
  1246. map_vector_to_txq(adapter, 0, 0);
  1247. DPRINTK(HW, INFO, "Legacy interrupt IVAR setup done\n");
  1248. }
  1249. /**
  1250. * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
  1251. * @adapter: board private structure
  1252. *
  1253. * Configure the Tx unit of the MAC after a reset.
  1254. **/
  1255. static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
  1256. {
  1257. u64 tdba, tdwba;
  1258. struct ixgbe_hw *hw = &adapter->hw;
  1259. u32 i, j, tdlen, txctrl;
  1260. /* Setup the HW Tx Head and Tail descriptor pointers */
  1261. for (i = 0; i < adapter->num_tx_queues; i++) {
  1262. struct ixgbe_ring *ring = &adapter->tx_ring[i];
  1263. j = ring->reg_idx;
  1264. tdba = ring->dma;
  1265. tdlen = ring->count * sizeof(union ixgbe_adv_tx_desc);
  1266. IXGBE_WRITE_REG(hw, IXGBE_TDBAL(j),
  1267. (tdba & DMA_32BIT_MASK));
  1268. IXGBE_WRITE_REG(hw, IXGBE_TDBAH(j), (tdba >> 32));
  1269. tdwba = ring->dma +
  1270. (ring->count * sizeof(union ixgbe_adv_tx_desc));
  1271. tdwba |= IXGBE_TDWBAL_HEAD_WB_ENABLE;
  1272. IXGBE_WRITE_REG(hw, IXGBE_TDWBAL(j), tdwba & DMA_32BIT_MASK);
  1273. IXGBE_WRITE_REG(hw, IXGBE_TDWBAH(j), (tdwba >> 32));
  1274. IXGBE_WRITE_REG(hw, IXGBE_TDLEN(j), tdlen);
  1275. IXGBE_WRITE_REG(hw, IXGBE_TDH(j), 0);
  1276. IXGBE_WRITE_REG(hw, IXGBE_TDT(j), 0);
  1277. adapter->tx_ring[i].head = IXGBE_TDH(j);
  1278. adapter->tx_ring[i].tail = IXGBE_TDT(j);
  1279. /* Disable Tx Head Writeback RO bit, since this hoses
  1280. * bookkeeping if things aren't delivered in order.
  1281. */
  1282. txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(j));
  1283. txctrl &= ~IXGBE_DCA_TXCTRL_TX_WB_RO_EN;
  1284. IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(j), txctrl);
  1285. }
  1286. }
  1287. #define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
  1288. static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter, int index)
  1289. {
  1290. struct ixgbe_ring *rx_ring;
  1291. u32 srrctl;
  1292. int queue0;
  1293. unsigned long mask;
  1294. /* program one srrctl register per VMDq index */
  1295. if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
  1296. long shift, len;
  1297. mask = (unsigned long) adapter->ring_feature[RING_F_RSS].mask;
  1298. len = sizeof(adapter->ring_feature[RING_F_VMDQ].mask) * 8;
  1299. shift = find_first_bit(&mask, len);
  1300. queue0 = index & mask;
  1301. index = (index & mask) >> shift;
  1302. /* program one srrctl per RSS queue since RDRXCTL.MVMEN is enabled */
  1303. } else {
  1304. mask = (unsigned long) adapter->ring_feature[RING_F_RSS].mask;
  1305. queue0 = index & mask;
  1306. index = index & mask;
  1307. }
  1308. rx_ring = &adapter->rx_ring[queue0];
  1309. srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(index));
  1310. srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
  1311. srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
  1312. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  1313. srrctl |= IXGBE_RXBUFFER_2048 >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1314. srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
  1315. srrctl |= ((IXGBE_RX_HDR_SIZE <<
  1316. IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
  1317. IXGBE_SRRCTL_BSIZEHDR_MASK);
  1318. } else {
  1319. srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
  1320. if (rx_ring->rx_buf_len == MAXIMUM_ETHERNET_VLAN_SIZE)
  1321. srrctl |= IXGBE_RXBUFFER_2048 >>
  1322. IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1323. else
  1324. srrctl |= rx_ring->rx_buf_len >>
  1325. IXGBE_SRRCTL_BSIZEPKT_SHIFT;
  1326. }
  1327. IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(index), srrctl);
  1328. }
  1329. /**
  1330. * ixgbe_get_skb_hdr - helper function for LRO header processing
  1331. * @skb: pointer to sk_buff to be added to LRO packet
  1332. * @iphdr: pointer to ip header structure
  1333. * @tcph: pointer to tcp header structure
  1334. * @hdr_flags: pointer to header flags
  1335. * @priv: private data
  1336. **/
  1337. static int ixgbe_get_skb_hdr(struct sk_buff *skb, void **iphdr, void **tcph,
  1338. u64 *hdr_flags, void *priv)
  1339. {
  1340. union ixgbe_adv_rx_desc *rx_desc = priv;
  1341. /* Verify that this is a valid IPv4 TCP packet */
  1342. if (!((ixgbe_get_pkt_info(rx_desc) & IXGBE_RXDADV_PKTTYPE_IPV4) &&
  1343. (ixgbe_get_pkt_info(rx_desc) & IXGBE_RXDADV_PKTTYPE_TCP)))
  1344. return -1;
  1345. /* Set network headers */
  1346. skb_reset_network_header(skb);
  1347. skb_set_transport_header(skb, ip_hdrlen(skb));
  1348. *iphdr = ip_hdr(skb);
  1349. *tcph = tcp_hdr(skb);
  1350. *hdr_flags = LRO_IPV4 | LRO_TCP;
  1351. return 0;
  1352. }
  1353. #define PAGE_USE_COUNT(S) (((S) >> PAGE_SHIFT) + \
  1354. (((S) & (PAGE_SIZE - 1)) ? 1 : 0))
  1355. /**
  1356. * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
  1357. * @adapter: board private structure
  1358. *
  1359. * Configure the Rx unit of the MAC after a reset.
  1360. **/
  1361. static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
  1362. {
  1363. u64 rdba;
  1364. struct ixgbe_hw *hw = &adapter->hw;
  1365. struct net_device *netdev = adapter->netdev;
  1366. int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1367. int i, j;
  1368. u32 rdlen, rxctrl, rxcsum;
  1369. static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
  1370. 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
  1371. 0x6A3E67EA, 0x14364D17, 0x3BED200D};
  1372. u32 fctrl, hlreg0;
  1373. u32 pages;
  1374. u32 reta = 0, mrqc;
  1375. u32 rdrxctl;
  1376. int rx_buf_len;
  1377. /* Decide whether to use packet split mode or not */
  1378. adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
  1379. /* Set the RX buffer length according to the mode */
  1380. if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
  1381. rx_buf_len = IXGBE_RX_HDR_SIZE;
  1382. } else {
  1383. if (netdev->mtu <= ETH_DATA_LEN)
  1384. rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
  1385. else
  1386. rx_buf_len = ALIGN(max_frame, 1024);
  1387. }
  1388. fctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_FCTRL);
  1389. fctrl |= IXGBE_FCTRL_BAM;
  1390. fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
  1391. IXGBE_WRITE_REG(&adapter->hw, IXGBE_FCTRL, fctrl);
  1392. hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
  1393. if (adapter->netdev->mtu <= ETH_DATA_LEN)
  1394. hlreg0 &= ~IXGBE_HLREG0_JUMBOEN;
  1395. else
  1396. hlreg0 |= IXGBE_HLREG0_JUMBOEN;
  1397. IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
  1398. pages = PAGE_USE_COUNT(adapter->netdev->mtu);
  1399. rdlen = adapter->rx_ring[0].count * sizeof(union ixgbe_adv_rx_desc);
  1400. /* disable receives while setting up the descriptors */
  1401. rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1402. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
  1403. /* Setup the HW Rx Head and Tail Descriptor Pointers and
  1404. * the Base and Length of the Rx Descriptor Ring */
  1405. for (i = 0; i < adapter->num_rx_queues; i++) {
  1406. rdba = adapter->rx_ring[i].dma;
  1407. j = adapter->rx_ring[i].reg_idx;
  1408. IXGBE_WRITE_REG(hw, IXGBE_RDBAL(j), (rdba & DMA_32BIT_MASK));
  1409. IXGBE_WRITE_REG(hw, IXGBE_RDBAH(j), (rdba >> 32));
  1410. IXGBE_WRITE_REG(hw, IXGBE_RDLEN(j), rdlen);
  1411. IXGBE_WRITE_REG(hw, IXGBE_RDH(j), 0);
  1412. IXGBE_WRITE_REG(hw, IXGBE_RDT(j), 0);
  1413. adapter->rx_ring[i].head = IXGBE_RDH(j);
  1414. adapter->rx_ring[i].tail = IXGBE_RDT(j);
  1415. adapter->rx_ring[i].rx_buf_len = rx_buf_len;
  1416. /* Intitial LRO Settings */
  1417. adapter->rx_ring[i].lro_mgr.max_aggr = IXGBE_MAX_LRO_AGGREGATE;
  1418. adapter->rx_ring[i].lro_mgr.max_desc = IXGBE_MAX_LRO_DESCRIPTORS;
  1419. adapter->rx_ring[i].lro_mgr.get_skb_header = ixgbe_get_skb_hdr;
  1420. adapter->rx_ring[i].lro_mgr.features = LRO_F_EXTRACT_VLAN_ID;
  1421. if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
  1422. adapter->rx_ring[i].lro_mgr.features |= LRO_F_NAPI;
  1423. adapter->rx_ring[i].lro_mgr.dev = adapter->netdev;
  1424. adapter->rx_ring[i].lro_mgr.ip_summed = CHECKSUM_UNNECESSARY;
  1425. adapter->rx_ring[i].lro_mgr.ip_summed_aggr = CHECKSUM_UNNECESSARY;
  1426. ixgbe_configure_srrctl(adapter, j);
  1427. }
  1428. /*
  1429. * For VMDq support of different descriptor types or
  1430. * buffer sizes through the use of multiple SRRCTL
  1431. * registers, RDRXCTL.MVMEN must be set to 1
  1432. *
  1433. * also, the manual doesn't mention it clearly but DCA hints
  1434. * will only use queue 0's tags unless this bit is set. Side
  1435. * effects of setting this bit are only that SRRCTL must be
  1436. * fully programmed [0..15]
  1437. */
  1438. rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
  1439. rdrxctl |= IXGBE_RDRXCTL_MVMEN;
  1440. IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
  1441. if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
  1442. /* Fill out redirection table */
  1443. for (i = 0, j = 0; i < 128; i++, j++) {
  1444. if (j == adapter->ring_feature[RING_F_RSS].indices)
  1445. j = 0;
  1446. /* reta = 4-byte sliding window of
  1447. * 0x00..(indices-1)(indices-1)00..etc. */
  1448. reta = (reta << 8) | (j * 0x11);
  1449. if ((i & 3) == 3)
  1450. IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
  1451. }
  1452. /* Fill out hash function seeds */
  1453. for (i = 0; i < 10; i++)
  1454. IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
  1455. mrqc = IXGBE_MRQC_RSSEN
  1456. /* Perform hash on these packet types */
  1457. | IXGBE_MRQC_RSS_FIELD_IPV4
  1458. | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
  1459. | IXGBE_MRQC_RSS_FIELD_IPV4_UDP
  1460. | IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP
  1461. | IXGBE_MRQC_RSS_FIELD_IPV6_EX
  1462. | IXGBE_MRQC_RSS_FIELD_IPV6
  1463. | IXGBE_MRQC_RSS_FIELD_IPV6_TCP
  1464. | IXGBE_MRQC_RSS_FIELD_IPV6_UDP
  1465. | IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP;
  1466. IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
  1467. }
  1468. rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
  1469. if (adapter->flags & IXGBE_FLAG_RSS_ENABLED ||
  1470. adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED) {
  1471. /* Disable indicating checksum in descriptor, enables
  1472. * RSS hash */
  1473. rxcsum |= IXGBE_RXCSUM_PCSD;
  1474. }
  1475. if (!(rxcsum & IXGBE_RXCSUM_PCSD)) {
  1476. /* Enable IPv4 payload checksum for UDP fragments
  1477. * if PCSD is not set */
  1478. rxcsum |= IXGBE_RXCSUM_IPPCSE;
  1479. }
  1480. IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
  1481. }
  1482. static void ixgbe_vlan_rx_register(struct net_device *netdev,
  1483. struct vlan_group *grp)
  1484. {
  1485. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1486. u32 ctrl;
  1487. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1488. ixgbe_irq_disable(adapter);
  1489. adapter->vlgrp = grp;
  1490. if (grp) {
  1491. /* enable VLAN tag insert/strip */
  1492. ctrl = IXGBE_READ_REG(&adapter->hw, IXGBE_VLNCTRL);
  1493. ctrl |= IXGBE_VLNCTRL_VME;
  1494. ctrl &= ~IXGBE_VLNCTRL_CFIEN;
  1495. IXGBE_WRITE_REG(&adapter->hw, IXGBE_VLNCTRL, ctrl);
  1496. }
  1497. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1498. ixgbe_irq_enable(adapter);
  1499. }
  1500. static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1501. {
  1502. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1503. struct ixgbe_hw *hw = &adapter->hw;
  1504. /* add VID to filter table */
  1505. hw->mac.ops.set_vfta(&adapter->hw, vid, 0, true);
  1506. }
  1507. static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1508. {
  1509. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1510. struct ixgbe_hw *hw = &adapter->hw;
  1511. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1512. ixgbe_irq_disable(adapter);
  1513. vlan_group_set_device(adapter->vlgrp, vid, NULL);
  1514. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1515. ixgbe_irq_enable(adapter);
  1516. /* remove VID from filter table */
  1517. hw->mac.ops.set_vfta(&adapter->hw, vid, 0, false);
  1518. }
  1519. static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
  1520. {
  1521. ixgbe_vlan_rx_register(adapter->netdev, adapter->vlgrp);
  1522. if (adapter->vlgrp) {
  1523. u16 vid;
  1524. for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  1525. if (!vlan_group_get_device(adapter->vlgrp, vid))
  1526. continue;
  1527. ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
  1528. }
  1529. }
  1530. }
  1531. static u8 *ixgbe_addr_list_itr(struct ixgbe_hw *hw, u8 **mc_addr_ptr, u32 *vmdq)
  1532. {
  1533. struct dev_mc_list *mc_ptr;
  1534. u8 *addr = *mc_addr_ptr;
  1535. *vmdq = 0;
  1536. mc_ptr = container_of(addr, struct dev_mc_list, dmi_addr[0]);
  1537. if (mc_ptr->next)
  1538. *mc_addr_ptr = mc_ptr->next->dmi_addr;
  1539. else
  1540. *mc_addr_ptr = NULL;
  1541. return addr;
  1542. }
  1543. /**
  1544. * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
  1545. * @netdev: network interface device structure
  1546. *
  1547. * The set_rx_method entry point is called whenever the unicast/multicast
  1548. * address list or the network interface flags are updated. This routine is
  1549. * responsible for configuring the hardware for proper unicast, multicast and
  1550. * promiscuous mode.
  1551. **/
  1552. static void ixgbe_set_rx_mode(struct net_device *netdev)
  1553. {
  1554. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1555. struct ixgbe_hw *hw = &adapter->hw;
  1556. u32 fctrl, vlnctrl;
  1557. u8 *addr_list = NULL;
  1558. int addr_count = 0;
  1559. /* Check for Promiscuous and All Multicast modes */
  1560. fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
  1561. vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
  1562. if (netdev->flags & IFF_PROMISC) {
  1563. hw->addr_ctrl.user_set_promisc = 1;
  1564. fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
  1565. vlnctrl &= ~IXGBE_VLNCTRL_VFE;
  1566. } else {
  1567. if (netdev->flags & IFF_ALLMULTI) {
  1568. fctrl |= IXGBE_FCTRL_MPE;
  1569. fctrl &= ~IXGBE_FCTRL_UPE;
  1570. } else {
  1571. fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
  1572. }
  1573. vlnctrl |= IXGBE_VLNCTRL_VFE;
  1574. hw->addr_ctrl.user_set_promisc = 0;
  1575. }
  1576. IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
  1577. IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
  1578. /* reprogram secondary unicast list */
  1579. addr_count = netdev->uc_count;
  1580. if (addr_count)
  1581. addr_list = netdev->uc_list->dmi_addr;
  1582. hw->mac.ops.update_uc_addr_list(hw, addr_list, addr_count,
  1583. ixgbe_addr_list_itr);
  1584. /* reprogram multicast list */
  1585. addr_count = netdev->mc_count;
  1586. if (addr_count)
  1587. addr_list = netdev->mc_list->dmi_addr;
  1588. hw->mac.ops.update_mc_addr_list(hw, addr_list, addr_count,
  1589. ixgbe_addr_list_itr);
  1590. }
  1591. static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
  1592. {
  1593. int q_idx;
  1594. struct ixgbe_q_vector *q_vector;
  1595. int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1596. /* legacy and MSI only use one vector */
  1597. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  1598. q_vectors = 1;
  1599. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  1600. struct napi_struct *napi;
  1601. q_vector = &adapter->q_vector[q_idx];
  1602. if (!q_vector->rxr_count)
  1603. continue;
  1604. napi = &q_vector->napi;
  1605. if ((adapter->flags & IXGBE_FLAG_MSIX_ENABLED) &&
  1606. (q_vector->rxr_count > 1))
  1607. napi->poll = &ixgbe_clean_rxonly_many;
  1608. napi_enable(napi);
  1609. }
  1610. }
  1611. static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
  1612. {
  1613. int q_idx;
  1614. struct ixgbe_q_vector *q_vector;
  1615. int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  1616. /* legacy and MSI only use one vector */
  1617. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  1618. q_vectors = 1;
  1619. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  1620. q_vector = &adapter->q_vector[q_idx];
  1621. if (!q_vector->rxr_count)
  1622. continue;
  1623. napi_disable(&q_vector->napi);
  1624. }
  1625. }
  1626. static void ixgbe_configure(struct ixgbe_adapter *adapter)
  1627. {
  1628. struct net_device *netdev = adapter->netdev;
  1629. int i;
  1630. ixgbe_set_rx_mode(netdev);
  1631. ixgbe_restore_vlan(adapter);
  1632. ixgbe_configure_tx(adapter);
  1633. ixgbe_configure_rx(adapter);
  1634. for (i = 0; i < adapter->num_rx_queues; i++)
  1635. ixgbe_alloc_rx_buffers(adapter, &adapter->rx_ring[i],
  1636. (adapter->rx_ring[i].count - 1));
  1637. }
  1638. static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
  1639. {
  1640. struct net_device *netdev = adapter->netdev;
  1641. struct ixgbe_hw *hw = &adapter->hw;
  1642. int i, j = 0;
  1643. int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
  1644. u32 txdctl, rxdctl, mhadd;
  1645. u32 gpie;
  1646. ixgbe_get_hw_control(adapter);
  1647. if ((adapter->flags & IXGBE_FLAG_MSIX_ENABLED) ||
  1648. (adapter->flags & IXGBE_FLAG_MSI_ENABLED)) {
  1649. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  1650. gpie = (IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_EIAME |
  1651. IXGBE_GPIE_PBA_SUPPORT | IXGBE_GPIE_OCD);
  1652. } else {
  1653. /* MSI only */
  1654. gpie = 0;
  1655. }
  1656. /* XXX: to interrupt immediately for EICS writes, enable this */
  1657. /* gpie |= IXGBE_GPIE_EIMEN; */
  1658. IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
  1659. }
  1660. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
  1661. /* legacy interrupts, use EIAM to auto-mask when reading EICR,
  1662. * specifically only auto mask tx and rx interrupts */
  1663. IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
  1664. }
  1665. mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
  1666. if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
  1667. mhadd &= ~IXGBE_MHADD_MFS_MASK;
  1668. mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
  1669. IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
  1670. }
  1671. for (i = 0; i < adapter->num_tx_queues; i++) {
  1672. j = adapter->tx_ring[i].reg_idx;
  1673. txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
  1674. /* enable WTHRESH=8 descriptors, to encourage burst writeback */
  1675. txdctl |= (8 << 16);
  1676. txdctl |= IXGBE_TXDCTL_ENABLE;
  1677. IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j), txdctl);
  1678. }
  1679. for (i = 0; i < adapter->num_rx_queues; i++) {
  1680. j = adapter->rx_ring[i].reg_idx;
  1681. rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
  1682. /* enable PTHRESH=32 descriptors (half the internal cache)
  1683. * and HTHRESH=0 descriptors (to minimize latency on fetch),
  1684. * this also removes a pesky rx_no_buffer_count increment */
  1685. rxdctl |= 0x0020;
  1686. rxdctl |= IXGBE_RXDCTL_ENABLE;
  1687. IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), rxdctl);
  1688. }
  1689. /* enable all receives */
  1690. rxdctl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1691. rxdctl |= (IXGBE_RXCTRL_DMBYPS | IXGBE_RXCTRL_RXEN);
  1692. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxdctl);
  1693. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  1694. ixgbe_configure_msix(adapter);
  1695. else
  1696. ixgbe_configure_msi_and_legacy(adapter);
  1697. clear_bit(__IXGBE_DOWN, &adapter->state);
  1698. ixgbe_napi_enable_all(adapter);
  1699. /* clear any pending interrupts, may auto mask */
  1700. IXGBE_READ_REG(hw, IXGBE_EICR);
  1701. ixgbe_irq_enable(adapter);
  1702. /* bring the link up in the watchdog, this could race with our first
  1703. * link up interrupt but shouldn't be a problem */
  1704. adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
  1705. adapter->link_check_timeout = jiffies;
  1706. mod_timer(&adapter->watchdog_timer, jiffies);
  1707. return 0;
  1708. }
  1709. void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
  1710. {
  1711. WARN_ON(in_interrupt());
  1712. while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
  1713. msleep(1);
  1714. ixgbe_down(adapter);
  1715. ixgbe_up(adapter);
  1716. clear_bit(__IXGBE_RESETTING, &adapter->state);
  1717. }
  1718. int ixgbe_up(struct ixgbe_adapter *adapter)
  1719. {
  1720. /* hardware has been reset, we need to reload some things */
  1721. ixgbe_configure(adapter);
  1722. return ixgbe_up_complete(adapter);
  1723. }
  1724. void ixgbe_reset(struct ixgbe_adapter *adapter)
  1725. {
  1726. struct ixgbe_hw *hw = &adapter->hw;
  1727. if (hw->mac.ops.init_hw(hw))
  1728. dev_err(&adapter->pdev->dev, "Hardware Error\n");
  1729. /* reprogram the RAR[0] in case user changed it. */
  1730. hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
  1731. }
  1732. /**
  1733. * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
  1734. * @adapter: board private structure
  1735. * @rx_ring: ring to free buffers from
  1736. **/
  1737. static void ixgbe_clean_rx_ring(struct ixgbe_adapter *adapter,
  1738. struct ixgbe_ring *rx_ring)
  1739. {
  1740. struct pci_dev *pdev = adapter->pdev;
  1741. unsigned long size;
  1742. unsigned int i;
  1743. /* Free all the Rx ring sk_buffs */
  1744. for (i = 0; i < rx_ring->count; i++) {
  1745. struct ixgbe_rx_buffer *rx_buffer_info;
  1746. rx_buffer_info = &rx_ring->rx_buffer_info[i];
  1747. if (rx_buffer_info->dma) {
  1748. pci_unmap_single(pdev, rx_buffer_info->dma,
  1749. rx_ring->rx_buf_len,
  1750. PCI_DMA_FROMDEVICE);
  1751. rx_buffer_info->dma = 0;
  1752. }
  1753. if (rx_buffer_info->skb) {
  1754. dev_kfree_skb(rx_buffer_info->skb);
  1755. rx_buffer_info->skb = NULL;
  1756. }
  1757. if (!rx_buffer_info->page)
  1758. continue;
  1759. pci_unmap_page(pdev, rx_buffer_info->page_dma, PAGE_SIZE / 2,
  1760. PCI_DMA_FROMDEVICE);
  1761. rx_buffer_info->page_dma = 0;
  1762. put_page(rx_buffer_info->page);
  1763. rx_buffer_info->page = NULL;
  1764. rx_buffer_info->page_offset = 0;
  1765. }
  1766. size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
  1767. memset(rx_ring->rx_buffer_info, 0, size);
  1768. /* Zero out the descriptor ring */
  1769. memset(rx_ring->desc, 0, rx_ring->size);
  1770. rx_ring->next_to_clean = 0;
  1771. rx_ring->next_to_use = 0;
  1772. writel(0, adapter->hw.hw_addr + rx_ring->head);
  1773. writel(0, adapter->hw.hw_addr + rx_ring->tail);
  1774. }
  1775. /**
  1776. * ixgbe_clean_tx_ring - Free Tx Buffers
  1777. * @adapter: board private structure
  1778. * @tx_ring: ring to be cleaned
  1779. **/
  1780. static void ixgbe_clean_tx_ring(struct ixgbe_adapter *adapter,
  1781. struct ixgbe_ring *tx_ring)
  1782. {
  1783. struct ixgbe_tx_buffer *tx_buffer_info;
  1784. unsigned long size;
  1785. unsigned int i;
  1786. /* Free all the Tx ring sk_buffs */
  1787. for (i = 0; i < tx_ring->count; i++) {
  1788. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  1789. ixgbe_unmap_and_free_tx_resource(adapter, tx_buffer_info);
  1790. }
  1791. size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
  1792. memset(tx_ring->tx_buffer_info, 0, size);
  1793. /* Zero out the descriptor ring */
  1794. memset(tx_ring->desc, 0, tx_ring->size);
  1795. tx_ring->next_to_use = 0;
  1796. tx_ring->next_to_clean = 0;
  1797. writel(0, adapter->hw.hw_addr + tx_ring->head);
  1798. writel(0, adapter->hw.hw_addr + tx_ring->tail);
  1799. }
  1800. /**
  1801. * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
  1802. * @adapter: board private structure
  1803. **/
  1804. static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
  1805. {
  1806. int i;
  1807. for (i = 0; i < adapter->num_rx_queues; i++)
  1808. ixgbe_clean_rx_ring(adapter, &adapter->rx_ring[i]);
  1809. }
  1810. /**
  1811. * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
  1812. * @adapter: board private structure
  1813. **/
  1814. static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
  1815. {
  1816. int i;
  1817. for (i = 0; i < adapter->num_tx_queues; i++)
  1818. ixgbe_clean_tx_ring(adapter, &adapter->tx_ring[i]);
  1819. }
  1820. void ixgbe_down(struct ixgbe_adapter *adapter)
  1821. {
  1822. struct net_device *netdev = adapter->netdev;
  1823. struct ixgbe_hw *hw = &adapter->hw;
  1824. u32 rxctrl;
  1825. u32 txdctl;
  1826. int i, j;
  1827. /* signal that we are down to the interrupt handler */
  1828. set_bit(__IXGBE_DOWN, &adapter->state);
  1829. /* disable receives */
  1830. rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
  1831. IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
  1832. netif_tx_disable(netdev);
  1833. IXGBE_WRITE_FLUSH(hw);
  1834. msleep(10);
  1835. netif_tx_stop_all_queues(netdev);
  1836. ixgbe_irq_disable(adapter);
  1837. ixgbe_napi_disable_all(adapter);
  1838. del_timer_sync(&adapter->watchdog_timer);
  1839. cancel_work_sync(&adapter->watchdog_task);
  1840. /* disable transmits in the hardware now that interrupts are off */
  1841. for (i = 0; i < adapter->num_tx_queues; i++) {
  1842. j = adapter->tx_ring[i].reg_idx;
  1843. txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(j));
  1844. IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(j),
  1845. (txdctl & ~IXGBE_TXDCTL_ENABLE));
  1846. }
  1847. netif_carrier_off(netdev);
  1848. #ifdef CONFIG_IXGBE_DCA
  1849. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  1850. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  1851. dca_remove_requester(&adapter->pdev->dev);
  1852. }
  1853. #endif
  1854. if (!pci_channel_offline(adapter->pdev))
  1855. ixgbe_reset(adapter);
  1856. ixgbe_clean_all_tx_rings(adapter);
  1857. ixgbe_clean_all_rx_rings(adapter);
  1858. #ifdef CONFIG_IXGBE_DCA
  1859. /* since we reset the hardware DCA settings were cleared */
  1860. if (dca_add_requester(&adapter->pdev->dev) == 0) {
  1861. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  1862. /* always use CB2 mode, difference is masked
  1863. * in the CB driver */
  1864. IXGBE_WRITE_REG(hw, IXGBE_DCA_CTRL, 2);
  1865. ixgbe_setup_dca(adapter);
  1866. }
  1867. #endif
  1868. }
  1869. /**
  1870. * ixgbe_poll - NAPI Rx polling callback
  1871. * @napi: structure for representing this polling device
  1872. * @budget: how many packets driver is allowed to clean
  1873. *
  1874. * This function is used for legacy and MSI, NAPI mode
  1875. **/
  1876. static int ixgbe_poll(struct napi_struct *napi, int budget)
  1877. {
  1878. struct ixgbe_q_vector *q_vector = container_of(napi,
  1879. struct ixgbe_q_vector, napi);
  1880. struct ixgbe_adapter *adapter = q_vector->adapter;
  1881. int tx_cleaned, work_done = 0;
  1882. #ifdef CONFIG_IXGBE_DCA
  1883. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  1884. ixgbe_update_tx_dca(adapter, adapter->tx_ring);
  1885. ixgbe_update_rx_dca(adapter, adapter->rx_ring);
  1886. }
  1887. #endif
  1888. tx_cleaned = ixgbe_clean_tx_irq(adapter, adapter->tx_ring);
  1889. ixgbe_clean_rx_irq(adapter, adapter->rx_ring, &work_done, budget);
  1890. if (tx_cleaned)
  1891. work_done = budget;
  1892. /* If budget not fully consumed, exit the polling mode */
  1893. if (work_done < budget) {
  1894. netif_rx_complete(adapter->netdev, napi);
  1895. if (adapter->itr_setting & 3)
  1896. ixgbe_set_itr(adapter);
  1897. if (!test_bit(__IXGBE_DOWN, &adapter->state))
  1898. ixgbe_irq_enable(adapter);
  1899. }
  1900. return work_done;
  1901. }
  1902. /**
  1903. * ixgbe_tx_timeout - Respond to a Tx Hang
  1904. * @netdev: network interface device structure
  1905. **/
  1906. static void ixgbe_tx_timeout(struct net_device *netdev)
  1907. {
  1908. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  1909. /* Do the reset outside of interrupt context */
  1910. schedule_work(&adapter->reset_task);
  1911. }
  1912. static void ixgbe_reset_task(struct work_struct *work)
  1913. {
  1914. struct ixgbe_adapter *adapter;
  1915. adapter = container_of(work, struct ixgbe_adapter, reset_task);
  1916. adapter->tx_timeout_count++;
  1917. ixgbe_reinit_locked(adapter);
  1918. }
  1919. static void ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
  1920. {
  1921. int nrq = 1, ntq = 1;
  1922. int feature_mask = 0, rss_i, rss_m;
  1923. /* Number of supported queues */
  1924. switch (adapter->hw.mac.type) {
  1925. case ixgbe_mac_82598EB:
  1926. rss_i = adapter->ring_feature[RING_F_RSS].indices;
  1927. rss_m = 0;
  1928. feature_mask |= IXGBE_FLAG_RSS_ENABLED;
  1929. switch (adapter->flags & feature_mask) {
  1930. case (IXGBE_FLAG_RSS_ENABLED):
  1931. rss_m = 0xF;
  1932. nrq = rss_i;
  1933. ntq = rss_i;
  1934. break;
  1935. case 0:
  1936. default:
  1937. rss_i = 0;
  1938. rss_m = 0;
  1939. nrq = 1;
  1940. ntq = 1;
  1941. break;
  1942. }
  1943. adapter->ring_feature[RING_F_RSS].indices = rss_i;
  1944. adapter->ring_feature[RING_F_RSS].mask = rss_m;
  1945. break;
  1946. default:
  1947. nrq = 1;
  1948. ntq = 1;
  1949. break;
  1950. }
  1951. adapter->num_rx_queues = nrq;
  1952. adapter->num_tx_queues = ntq;
  1953. }
  1954. static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
  1955. int vectors)
  1956. {
  1957. int err, vector_threshold;
  1958. /* We'll want at least 3 (vector_threshold):
  1959. * 1) TxQ[0] Cleanup
  1960. * 2) RxQ[0] Cleanup
  1961. * 3) Other (Link Status Change, etc.)
  1962. * 4) TCP Timer (optional)
  1963. */
  1964. vector_threshold = MIN_MSIX_COUNT;
  1965. /* The more we get, the more we will assign to Tx/Rx Cleanup
  1966. * for the separate queues...where Rx Cleanup >= Tx Cleanup.
  1967. * Right now, we simply care about how many we'll get; we'll
  1968. * set them up later while requesting irq's.
  1969. */
  1970. while (vectors >= vector_threshold) {
  1971. err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
  1972. vectors);
  1973. if (!err) /* Success in acquiring all requested vectors. */
  1974. break;
  1975. else if (err < 0)
  1976. vectors = 0; /* Nasty failure, quit now */
  1977. else /* err == number of vectors we should try again with */
  1978. vectors = err;
  1979. }
  1980. if (vectors < vector_threshold) {
  1981. /* Can't allocate enough MSI-X interrupts? Oh well.
  1982. * This just means we'll go with either a single MSI
  1983. * vector or fall back to legacy interrupts.
  1984. */
  1985. DPRINTK(HW, DEBUG, "Unable to allocate MSI-X interrupts\n");
  1986. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  1987. kfree(adapter->msix_entries);
  1988. adapter->msix_entries = NULL;
  1989. adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
  1990. ixgbe_set_num_queues(adapter);
  1991. } else {
  1992. adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
  1993. adapter->num_msix_vectors = vectors;
  1994. }
  1995. }
  1996. /**
  1997. * ixgbe_cache_ring_register - Descriptor ring to register mapping
  1998. * @adapter: board private structure to initialize
  1999. *
  2000. * Once we know the feature-set enabled for the device, we'll cache
  2001. * the register offset the descriptor ring is assigned to.
  2002. **/
  2003. static void __devinit ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
  2004. {
  2005. int feature_mask = 0, rss_i;
  2006. int i, txr_idx, rxr_idx;
  2007. /* Number of supported queues */
  2008. switch (adapter->hw.mac.type) {
  2009. case ixgbe_mac_82598EB:
  2010. rss_i = adapter->ring_feature[RING_F_RSS].indices;
  2011. txr_idx = 0;
  2012. rxr_idx = 0;
  2013. feature_mask |= IXGBE_FLAG_RSS_ENABLED;
  2014. switch (adapter->flags & feature_mask) {
  2015. case (IXGBE_FLAG_RSS_ENABLED):
  2016. for (i = 0; i < adapter->num_rx_queues; i++)
  2017. adapter->rx_ring[i].reg_idx = i;
  2018. for (i = 0; i < adapter->num_tx_queues; i++)
  2019. adapter->tx_ring[i].reg_idx = i;
  2020. break;
  2021. case 0:
  2022. default:
  2023. break;
  2024. }
  2025. break;
  2026. default:
  2027. break;
  2028. }
  2029. }
  2030. /**
  2031. * ixgbe_alloc_queues - Allocate memory for all rings
  2032. * @adapter: board private structure to initialize
  2033. *
  2034. * We allocate one ring per queue at run-time since we don't know the
  2035. * number of queues at compile-time. The polling_netdev array is
  2036. * intended for Multiqueue, but should work fine with a single queue.
  2037. **/
  2038. static int __devinit ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
  2039. {
  2040. int i;
  2041. adapter->tx_ring = kcalloc(adapter->num_tx_queues,
  2042. sizeof(struct ixgbe_ring), GFP_KERNEL);
  2043. if (!adapter->tx_ring)
  2044. goto err_tx_ring_allocation;
  2045. adapter->rx_ring = kcalloc(adapter->num_rx_queues,
  2046. sizeof(struct ixgbe_ring), GFP_KERNEL);
  2047. if (!adapter->rx_ring)
  2048. goto err_rx_ring_allocation;
  2049. for (i = 0; i < adapter->num_tx_queues; i++) {
  2050. adapter->tx_ring[i].count = adapter->tx_ring_count;
  2051. adapter->tx_ring[i].queue_index = i;
  2052. }
  2053. for (i = 0; i < adapter->num_rx_queues; i++) {
  2054. adapter->rx_ring[i].count = adapter->rx_ring_count;
  2055. adapter->rx_ring[i].queue_index = i;
  2056. }
  2057. ixgbe_cache_ring_register(adapter);
  2058. return 0;
  2059. err_rx_ring_allocation:
  2060. kfree(adapter->tx_ring);
  2061. err_tx_ring_allocation:
  2062. return -ENOMEM;
  2063. }
  2064. /**
  2065. * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
  2066. * @adapter: board private structure to initialize
  2067. *
  2068. * Attempt to configure the interrupts using the best available
  2069. * capabilities of the hardware and the kernel.
  2070. **/
  2071. static int __devinit ixgbe_set_interrupt_capability(struct ixgbe_adapter
  2072. *adapter)
  2073. {
  2074. int err = 0;
  2075. int vector, v_budget;
  2076. /*
  2077. * It's easy to be greedy for MSI-X vectors, but it really
  2078. * doesn't do us much good if we have a lot more vectors
  2079. * than CPU's. So let's be conservative and only ask for
  2080. * (roughly) twice the number of vectors as there are CPU's.
  2081. */
  2082. v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
  2083. (int)(num_online_cpus() * 2)) + NON_Q_VECTORS;
  2084. /*
  2085. * At the same time, hardware can only support a maximum of
  2086. * MAX_MSIX_COUNT vectors. With features such as RSS and VMDq,
  2087. * we can easily reach upwards of 64 Rx descriptor queues and
  2088. * 32 Tx queues. Thus, we cap it off in those rare cases where
  2089. * the cpu count also exceeds our vector limit.
  2090. */
  2091. v_budget = min(v_budget, MAX_MSIX_COUNT);
  2092. /* A failure in MSI-X entry allocation isn't fatal, but it does
  2093. * mean we disable MSI-X capabilities of the adapter. */
  2094. adapter->msix_entries = kcalloc(v_budget,
  2095. sizeof(struct msix_entry), GFP_KERNEL);
  2096. if (!adapter->msix_entries) {
  2097. adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
  2098. ixgbe_set_num_queues(adapter);
  2099. kfree(adapter->tx_ring);
  2100. kfree(adapter->rx_ring);
  2101. err = ixgbe_alloc_queues(adapter);
  2102. if (err) {
  2103. DPRINTK(PROBE, ERR, "Unable to allocate memory "
  2104. "for queues\n");
  2105. goto out;
  2106. }
  2107. goto try_msi;
  2108. }
  2109. for (vector = 0; vector < v_budget; vector++)
  2110. adapter->msix_entries[vector].entry = vector;
  2111. ixgbe_acquire_msix_vectors(adapter, v_budget);
  2112. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
  2113. goto out;
  2114. try_msi:
  2115. err = pci_enable_msi(adapter->pdev);
  2116. if (!err) {
  2117. adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
  2118. } else {
  2119. DPRINTK(HW, DEBUG, "Unable to allocate MSI interrupt, "
  2120. "falling back to legacy. Error: %d\n", err);
  2121. /* reset err */
  2122. err = 0;
  2123. }
  2124. out:
  2125. /* Notify the stack of the (possibly) reduced Tx Queue count. */
  2126. adapter->netdev->real_num_tx_queues = adapter->num_tx_queues;
  2127. return err;
  2128. }
  2129. static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
  2130. {
  2131. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2132. adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
  2133. pci_disable_msix(adapter->pdev);
  2134. kfree(adapter->msix_entries);
  2135. adapter->msix_entries = NULL;
  2136. } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
  2137. adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
  2138. pci_disable_msi(adapter->pdev);
  2139. }
  2140. return;
  2141. }
  2142. /**
  2143. * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
  2144. * @adapter: board private structure to initialize
  2145. *
  2146. * We determine which interrupt scheme to use based on...
  2147. * - Kernel support (MSI, MSI-X)
  2148. * - which can be user-defined (via MODULE_PARAM)
  2149. * - Hardware queue count (num_*_queues)
  2150. * - defined by miscellaneous hardware support/features (RSS, etc.)
  2151. **/
  2152. static int __devinit ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
  2153. {
  2154. int err;
  2155. /* Number of supported queues */
  2156. ixgbe_set_num_queues(adapter);
  2157. err = ixgbe_alloc_queues(adapter);
  2158. if (err) {
  2159. DPRINTK(PROBE, ERR, "Unable to allocate memory for queues\n");
  2160. goto err_alloc_queues;
  2161. }
  2162. err = ixgbe_set_interrupt_capability(adapter);
  2163. if (err) {
  2164. DPRINTK(PROBE, ERR, "Unable to setup interrupt capabilities\n");
  2165. goto err_set_interrupt;
  2166. }
  2167. DPRINTK(DRV, INFO, "Multiqueue %s: Rx Queue count = %u, "
  2168. "Tx Queue count = %u\n",
  2169. (adapter->num_rx_queues > 1) ? "Enabled" :
  2170. "Disabled", adapter->num_rx_queues, adapter->num_tx_queues);
  2171. set_bit(__IXGBE_DOWN, &adapter->state);
  2172. return 0;
  2173. err_set_interrupt:
  2174. kfree(adapter->tx_ring);
  2175. kfree(adapter->rx_ring);
  2176. err_alloc_queues:
  2177. return err;
  2178. }
  2179. /**
  2180. * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
  2181. * @adapter: board private structure to initialize
  2182. *
  2183. * ixgbe_sw_init initializes the Adapter private data structure.
  2184. * Fields are initialized based on PCI device information and
  2185. * OS network device settings (MTU size).
  2186. **/
  2187. static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
  2188. {
  2189. struct ixgbe_hw *hw = &adapter->hw;
  2190. struct pci_dev *pdev = adapter->pdev;
  2191. unsigned int rss;
  2192. /* PCI config space info */
  2193. hw->vendor_id = pdev->vendor;
  2194. hw->device_id = pdev->device;
  2195. hw->revision_id = pdev->revision;
  2196. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  2197. hw->subsystem_device_id = pdev->subsystem_device;
  2198. /* Set capability flags */
  2199. rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
  2200. adapter->ring_feature[RING_F_RSS].indices = rss;
  2201. adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
  2202. /* default flow control settings */
  2203. hw->fc.original_type = ixgbe_fc_none;
  2204. hw->fc.type = ixgbe_fc_none;
  2205. hw->fc.high_water = IXGBE_DEFAULT_FCRTH;
  2206. hw->fc.low_water = IXGBE_DEFAULT_FCRTL;
  2207. hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
  2208. hw->fc.send_xon = true;
  2209. /* select 10G link by default */
  2210. hw->mac.link_mode_select = IXGBE_AUTOC_LMS_10G_LINK_NO_AN;
  2211. /* enable itr by default in dynamic mode */
  2212. adapter->itr_setting = 1;
  2213. adapter->eitr_param = 20000;
  2214. /* set defaults for eitr in MegaBytes */
  2215. adapter->eitr_low = 10;
  2216. adapter->eitr_high = 20;
  2217. /* set default ring sizes */
  2218. adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
  2219. adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
  2220. /* initialize eeprom parameters */
  2221. if (ixgbe_init_eeprom_params_generic(hw)) {
  2222. dev_err(&pdev->dev, "EEPROM initialization failed\n");
  2223. return -EIO;
  2224. }
  2225. /* enable rx csum by default */
  2226. adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
  2227. set_bit(__IXGBE_DOWN, &adapter->state);
  2228. return 0;
  2229. }
  2230. /**
  2231. * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
  2232. * @adapter: board private structure
  2233. * @tx_ring: tx descriptor ring (for a specific queue) to setup
  2234. *
  2235. * Return 0 on success, negative on failure
  2236. **/
  2237. int ixgbe_setup_tx_resources(struct ixgbe_adapter *adapter,
  2238. struct ixgbe_ring *tx_ring)
  2239. {
  2240. struct pci_dev *pdev = adapter->pdev;
  2241. int size;
  2242. size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
  2243. tx_ring->tx_buffer_info = vmalloc(size);
  2244. if (!tx_ring->tx_buffer_info)
  2245. goto err;
  2246. memset(tx_ring->tx_buffer_info, 0, size);
  2247. /* round up to nearest 4K */
  2248. tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc) +
  2249. sizeof(u32);
  2250. tx_ring->size = ALIGN(tx_ring->size, 4096);
  2251. tx_ring->desc = pci_alloc_consistent(pdev, tx_ring->size,
  2252. &tx_ring->dma);
  2253. if (!tx_ring->desc)
  2254. goto err;
  2255. tx_ring->next_to_use = 0;
  2256. tx_ring->next_to_clean = 0;
  2257. tx_ring->work_limit = tx_ring->count;
  2258. return 0;
  2259. err:
  2260. vfree(tx_ring->tx_buffer_info);
  2261. tx_ring->tx_buffer_info = NULL;
  2262. DPRINTK(PROBE, ERR, "Unable to allocate memory for the transmit "
  2263. "descriptor ring\n");
  2264. return -ENOMEM;
  2265. }
  2266. /**
  2267. * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
  2268. * @adapter: board private structure
  2269. *
  2270. * If this function returns with an error, then it's possible one or
  2271. * more of the rings is populated (while the rest are not). It is the
  2272. * callers duty to clean those orphaned rings.
  2273. *
  2274. * Return 0 on success, negative on failure
  2275. **/
  2276. static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
  2277. {
  2278. int i, err = 0;
  2279. for (i = 0; i < adapter->num_tx_queues; i++) {
  2280. err = ixgbe_setup_tx_resources(adapter, &adapter->tx_ring[i]);
  2281. if (!err)
  2282. continue;
  2283. DPRINTK(PROBE, ERR, "Allocation for Tx Queue %u failed\n", i);
  2284. break;
  2285. }
  2286. return err;
  2287. }
  2288. /**
  2289. * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
  2290. * @adapter: board private structure
  2291. * @rx_ring: rx descriptor ring (for a specific queue) to setup
  2292. *
  2293. * Returns 0 on success, negative on failure
  2294. **/
  2295. int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
  2296. struct ixgbe_ring *rx_ring)
  2297. {
  2298. struct pci_dev *pdev = adapter->pdev;
  2299. int size;
  2300. size = sizeof(struct net_lro_desc) * IXGBE_MAX_LRO_DESCRIPTORS;
  2301. rx_ring->lro_mgr.lro_arr = vmalloc(size);
  2302. if (!rx_ring->lro_mgr.lro_arr)
  2303. return -ENOMEM;
  2304. memset(rx_ring->lro_mgr.lro_arr, 0, size);
  2305. size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
  2306. rx_ring->rx_buffer_info = vmalloc(size);
  2307. if (!rx_ring->rx_buffer_info) {
  2308. DPRINTK(PROBE, ERR,
  2309. "vmalloc allocation failed for the rx desc ring\n");
  2310. goto alloc_failed;
  2311. }
  2312. memset(rx_ring->rx_buffer_info, 0, size);
  2313. /* Round up to nearest 4K */
  2314. rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
  2315. rx_ring->size = ALIGN(rx_ring->size, 4096);
  2316. rx_ring->desc = pci_alloc_consistent(pdev, rx_ring->size, &rx_ring->dma);
  2317. if (!rx_ring->desc) {
  2318. DPRINTK(PROBE, ERR,
  2319. "Memory allocation failed for the rx desc ring\n");
  2320. vfree(rx_ring->rx_buffer_info);
  2321. goto alloc_failed;
  2322. }
  2323. rx_ring->next_to_clean = 0;
  2324. rx_ring->next_to_use = 0;
  2325. return 0;
  2326. alloc_failed:
  2327. vfree(rx_ring->lro_mgr.lro_arr);
  2328. rx_ring->lro_mgr.lro_arr = NULL;
  2329. return -ENOMEM;
  2330. }
  2331. /**
  2332. * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
  2333. * @adapter: board private structure
  2334. *
  2335. * If this function returns with an error, then it's possible one or
  2336. * more of the rings is populated (while the rest are not). It is the
  2337. * callers duty to clean those orphaned rings.
  2338. *
  2339. * Return 0 on success, negative on failure
  2340. **/
  2341. static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
  2342. {
  2343. int i, err = 0;
  2344. for (i = 0; i < adapter->num_rx_queues; i++) {
  2345. err = ixgbe_setup_rx_resources(adapter, &adapter->rx_ring[i]);
  2346. if (!err)
  2347. continue;
  2348. DPRINTK(PROBE, ERR, "Allocation for Rx Queue %u failed\n", i);
  2349. break;
  2350. }
  2351. return err;
  2352. }
  2353. /**
  2354. * ixgbe_free_tx_resources - Free Tx Resources per Queue
  2355. * @adapter: board private structure
  2356. * @tx_ring: Tx descriptor ring for a specific queue
  2357. *
  2358. * Free all transmit software resources
  2359. **/
  2360. void ixgbe_free_tx_resources(struct ixgbe_adapter *adapter,
  2361. struct ixgbe_ring *tx_ring)
  2362. {
  2363. struct pci_dev *pdev = adapter->pdev;
  2364. ixgbe_clean_tx_ring(adapter, tx_ring);
  2365. vfree(tx_ring->tx_buffer_info);
  2366. tx_ring->tx_buffer_info = NULL;
  2367. pci_free_consistent(pdev, tx_ring->size, tx_ring->desc, tx_ring->dma);
  2368. tx_ring->desc = NULL;
  2369. }
  2370. /**
  2371. * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
  2372. * @adapter: board private structure
  2373. *
  2374. * Free all transmit software resources
  2375. **/
  2376. static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
  2377. {
  2378. int i;
  2379. for (i = 0; i < adapter->num_tx_queues; i++)
  2380. ixgbe_free_tx_resources(adapter, &adapter->tx_ring[i]);
  2381. }
  2382. /**
  2383. * ixgbe_free_rx_resources - Free Rx Resources
  2384. * @adapter: board private structure
  2385. * @rx_ring: ring to clean the resources from
  2386. *
  2387. * Free all receive software resources
  2388. **/
  2389. void ixgbe_free_rx_resources(struct ixgbe_adapter *adapter,
  2390. struct ixgbe_ring *rx_ring)
  2391. {
  2392. struct pci_dev *pdev = adapter->pdev;
  2393. vfree(rx_ring->lro_mgr.lro_arr);
  2394. rx_ring->lro_mgr.lro_arr = NULL;
  2395. ixgbe_clean_rx_ring(adapter, rx_ring);
  2396. vfree(rx_ring->rx_buffer_info);
  2397. rx_ring->rx_buffer_info = NULL;
  2398. pci_free_consistent(pdev, rx_ring->size, rx_ring->desc, rx_ring->dma);
  2399. rx_ring->desc = NULL;
  2400. }
  2401. /**
  2402. * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
  2403. * @adapter: board private structure
  2404. *
  2405. * Free all receive software resources
  2406. **/
  2407. static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
  2408. {
  2409. int i;
  2410. for (i = 0; i < adapter->num_rx_queues; i++)
  2411. ixgbe_free_rx_resources(adapter, &adapter->rx_ring[i]);
  2412. }
  2413. /**
  2414. * ixgbe_change_mtu - Change the Maximum Transfer Unit
  2415. * @netdev: network interface device structure
  2416. * @new_mtu: new value for maximum frame size
  2417. *
  2418. * Returns 0 on success, negative on failure
  2419. **/
  2420. static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
  2421. {
  2422. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2423. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
  2424. /* MTU < 68 is an error and causes problems on some kernels */
  2425. if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
  2426. return -EINVAL;
  2427. DPRINTK(PROBE, INFO, "changing MTU from %d to %d\n",
  2428. netdev->mtu, new_mtu);
  2429. /* must set new MTU before calling down or up */
  2430. netdev->mtu = new_mtu;
  2431. if (netif_running(netdev))
  2432. ixgbe_reinit_locked(adapter);
  2433. return 0;
  2434. }
  2435. /**
  2436. * ixgbe_open - Called when a network interface is made active
  2437. * @netdev: network interface device structure
  2438. *
  2439. * Returns 0 on success, negative value on failure
  2440. *
  2441. * The open entry point is called when a network interface is made
  2442. * active by the system (IFF_UP). At this point all resources needed
  2443. * for transmit and receive operations are allocated, the interrupt
  2444. * handler is registered with the OS, the watchdog timer is started,
  2445. * and the stack is notified that the interface is ready.
  2446. **/
  2447. static int ixgbe_open(struct net_device *netdev)
  2448. {
  2449. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2450. int err;
  2451. /* disallow open during test */
  2452. if (test_bit(__IXGBE_TESTING, &adapter->state))
  2453. return -EBUSY;
  2454. /* allocate transmit descriptors */
  2455. err = ixgbe_setup_all_tx_resources(adapter);
  2456. if (err)
  2457. goto err_setup_tx;
  2458. /* allocate receive descriptors */
  2459. err = ixgbe_setup_all_rx_resources(adapter);
  2460. if (err)
  2461. goto err_setup_rx;
  2462. ixgbe_configure(adapter);
  2463. err = ixgbe_request_irq(adapter);
  2464. if (err)
  2465. goto err_req_irq;
  2466. err = ixgbe_up_complete(adapter);
  2467. if (err)
  2468. goto err_up;
  2469. netif_tx_start_all_queues(netdev);
  2470. return 0;
  2471. err_up:
  2472. ixgbe_release_hw_control(adapter);
  2473. ixgbe_free_irq(adapter);
  2474. err_req_irq:
  2475. ixgbe_free_all_rx_resources(adapter);
  2476. err_setup_rx:
  2477. ixgbe_free_all_tx_resources(adapter);
  2478. err_setup_tx:
  2479. ixgbe_reset(adapter);
  2480. return err;
  2481. }
  2482. /**
  2483. * ixgbe_close - Disables a network interface
  2484. * @netdev: network interface device structure
  2485. *
  2486. * Returns 0, this is not allowed to fail
  2487. *
  2488. * The close entry point is called when an interface is de-activated
  2489. * by the OS. The hardware is still under the drivers control, but
  2490. * needs to be disabled. A global MAC reset is issued to stop the
  2491. * hardware, and all transmit and receive resources are freed.
  2492. **/
  2493. static int ixgbe_close(struct net_device *netdev)
  2494. {
  2495. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2496. ixgbe_down(adapter);
  2497. ixgbe_free_irq(adapter);
  2498. ixgbe_free_all_tx_resources(adapter);
  2499. ixgbe_free_all_rx_resources(adapter);
  2500. ixgbe_release_hw_control(adapter);
  2501. return 0;
  2502. }
  2503. /**
  2504. * ixgbe_napi_add_all - prep napi structs for use
  2505. * @adapter: private struct
  2506. * helper function to napi_add each possible q_vector->napi
  2507. */
  2508. static void ixgbe_napi_add_all(struct ixgbe_adapter *adapter)
  2509. {
  2510. int q_idx, q_vectors;
  2511. int (*poll)(struct napi_struct *, int);
  2512. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2513. poll = &ixgbe_clean_rxonly;
  2514. /* Only enable as many vectors as we have rx queues. */
  2515. q_vectors = adapter->num_rx_queues;
  2516. } else {
  2517. poll = &ixgbe_poll;
  2518. /* only one q_vector for legacy modes */
  2519. q_vectors = 1;
  2520. }
  2521. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  2522. struct ixgbe_q_vector *q_vector = &adapter->q_vector[q_idx];
  2523. netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
  2524. }
  2525. }
  2526. static void ixgbe_napi_del_all(struct ixgbe_adapter *adapter)
  2527. {
  2528. int q_idx;
  2529. int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
  2530. /* legacy and MSI only use one vector */
  2531. if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
  2532. q_vectors = 1;
  2533. for (q_idx = 0; q_idx < q_vectors; q_idx++) {
  2534. struct ixgbe_q_vector *q_vector = &adapter->q_vector[q_idx];
  2535. if (!q_vector->rxr_count)
  2536. continue;
  2537. netif_napi_del(&q_vector->napi);
  2538. }
  2539. }
  2540. #ifdef CONFIG_PM
  2541. static int ixgbe_resume(struct pci_dev *pdev)
  2542. {
  2543. struct net_device *netdev = pci_get_drvdata(pdev);
  2544. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2545. u32 err;
  2546. pci_set_power_state(pdev, PCI_D0);
  2547. pci_restore_state(pdev);
  2548. err = pci_enable_device(pdev);
  2549. if (err) {
  2550. printk(KERN_ERR "ixgbe: Cannot enable PCI device from "
  2551. "suspend\n");
  2552. return err;
  2553. }
  2554. pci_set_master(pdev);
  2555. pci_enable_wake(pdev, PCI_D3hot, 0);
  2556. pci_enable_wake(pdev, PCI_D3cold, 0);
  2557. err = ixgbe_init_interrupt_scheme(adapter);
  2558. if (err) {
  2559. printk(KERN_ERR "ixgbe: Cannot initialize interrupts for "
  2560. "device\n");
  2561. return err;
  2562. }
  2563. ixgbe_napi_add_all(adapter);
  2564. ixgbe_reset(adapter);
  2565. if (netif_running(netdev)) {
  2566. err = ixgbe_open(adapter->netdev);
  2567. if (err)
  2568. return err;
  2569. }
  2570. netif_device_attach(netdev);
  2571. return 0;
  2572. }
  2573. #endif /* CONFIG_PM */
  2574. static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
  2575. {
  2576. struct net_device *netdev = pci_get_drvdata(pdev);
  2577. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  2578. #ifdef CONFIG_PM
  2579. int retval = 0;
  2580. #endif
  2581. netif_device_detach(netdev);
  2582. if (netif_running(netdev)) {
  2583. ixgbe_down(adapter);
  2584. ixgbe_free_irq(adapter);
  2585. ixgbe_free_all_tx_resources(adapter);
  2586. ixgbe_free_all_rx_resources(adapter);
  2587. }
  2588. ixgbe_reset_interrupt_capability(adapter);
  2589. ixgbe_napi_del_all(adapter);
  2590. kfree(adapter->tx_ring);
  2591. kfree(adapter->rx_ring);
  2592. #ifdef CONFIG_PM
  2593. retval = pci_save_state(pdev);
  2594. if (retval)
  2595. return retval;
  2596. #endif
  2597. pci_enable_wake(pdev, PCI_D3hot, 0);
  2598. pci_enable_wake(pdev, PCI_D3cold, 0);
  2599. ixgbe_release_hw_control(adapter);
  2600. pci_disable_device(pdev);
  2601. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2602. return 0;
  2603. }
  2604. static void ixgbe_shutdown(struct pci_dev *pdev)
  2605. {
  2606. ixgbe_suspend(pdev, PMSG_SUSPEND);
  2607. }
  2608. /**
  2609. * ixgbe_update_stats - Update the board statistics counters.
  2610. * @adapter: board private structure
  2611. **/
  2612. void ixgbe_update_stats(struct ixgbe_adapter *adapter)
  2613. {
  2614. struct ixgbe_hw *hw = &adapter->hw;
  2615. u64 total_mpc = 0;
  2616. u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
  2617. adapter->stats.crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
  2618. for (i = 0; i < 8; i++) {
  2619. /* for packet buffers not used, the register should read 0 */
  2620. mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
  2621. missed_rx += mpc;
  2622. adapter->stats.mpc[i] += mpc;
  2623. total_mpc += adapter->stats.mpc[i];
  2624. adapter->stats.rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
  2625. }
  2626. adapter->stats.gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
  2627. /* work around hardware counting issue */
  2628. adapter->stats.gprc -= missed_rx;
  2629. /* 82598 hardware only has a 32 bit counter in the high register */
  2630. adapter->stats.gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
  2631. adapter->stats.gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
  2632. adapter->stats.tor += IXGBE_READ_REG(hw, IXGBE_TORH);
  2633. bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
  2634. adapter->stats.bprc += bprc;
  2635. adapter->stats.mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
  2636. adapter->stats.mprc -= bprc;
  2637. adapter->stats.roc += IXGBE_READ_REG(hw, IXGBE_ROC);
  2638. adapter->stats.prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
  2639. adapter->stats.prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
  2640. adapter->stats.prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
  2641. adapter->stats.prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
  2642. adapter->stats.prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
  2643. adapter->stats.prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
  2644. adapter->stats.rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
  2645. adapter->stats.lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
  2646. adapter->stats.lxoffrxc += IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
  2647. lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
  2648. adapter->stats.lxontxc += lxon;
  2649. lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
  2650. adapter->stats.lxofftxc += lxoff;
  2651. adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
  2652. adapter->stats.gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
  2653. adapter->stats.mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
  2654. /*
  2655. * 82598 errata - tx of flow control packets is included in tx counters
  2656. */
  2657. xon_off_tot = lxon + lxoff;
  2658. adapter->stats.gptc -= xon_off_tot;
  2659. adapter->stats.mptc -= xon_off_tot;
  2660. adapter->stats.gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
  2661. adapter->stats.ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
  2662. adapter->stats.rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
  2663. adapter->stats.rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
  2664. adapter->stats.tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
  2665. adapter->stats.ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
  2666. adapter->stats.ptc64 -= xon_off_tot;
  2667. adapter->stats.ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
  2668. adapter->stats.ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
  2669. adapter->stats.ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
  2670. adapter->stats.ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
  2671. adapter->stats.ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
  2672. adapter->stats.bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
  2673. /* Fill out the OS statistics structure */
  2674. adapter->net_stats.multicast = adapter->stats.mprc;
  2675. /* Rx Errors */
  2676. adapter->net_stats.rx_errors = adapter->stats.crcerrs +
  2677. adapter->stats.rlec;
  2678. adapter->net_stats.rx_dropped = 0;
  2679. adapter->net_stats.rx_length_errors = adapter->stats.rlec;
  2680. adapter->net_stats.rx_crc_errors = adapter->stats.crcerrs;
  2681. adapter->net_stats.rx_missed_errors = total_mpc;
  2682. }
  2683. /**
  2684. * ixgbe_watchdog - Timer Call-back
  2685. * @data: pointer to adapter cast into an unsigned long
  2686. **/
  2687. static void ixgbe_watchdog(unsigned long data)
  2688. {
  2689. struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
  2690. struct ixgbe_hw *hw = &adapter->hw;
  2691. /* Do the watchdog outside of interrupt context due to the lovely
  2692. * delays that some of the newer hardware requires */
  2693. if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
  2694. /* Cause software interrupt to ensure rx rings are cleaned */
  2695. if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
  2696. u32 eics =
  2697. (1 << (adapter->num_msix_vectors - NON_Q_VECTORS)) - 1;
  2698. IXGBE_WRITE_REG(hw, IXGBE_EICS, eics);
  2699. } else {
  2700. /* For legacy and MSI interrupts don't set any bits that
  2701. * are enabled for EIAM, because this operation would
  2702. * set *both* EIMS and EICS for any bit in EIAM */
  2703. IXGBE_WRITE_REG(hw, IXGBE_EICS,
  2704. (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
  2705. }
  2706. /* Reset the timer */
  2707. mod_timer(&adapter->watchdog_timer,
  2708. round_jiffies(jiffies + 2 * HZ));
  2709. }
  2710. schedule_work(&adapter->watchdog_task);
  2711. }
  2712. /**
  2713. * ixgbe_watchdog_task - worker thread to bring link up
  2714. * @work: pointer to work_struct containing our data
  2715. **/
  2716. static void ixgbe_watchdog_task(struct work_struct *work)
  2717. {
  2718. struct ixgbe_adapter *adapter = container_of(work,
  2719. struct ixgbe_adapter,
  2720. watchdog_task);
  2721. struct net_device *netdev = adapter->netdev;
  2722. struct ixgbe_hw *hw = &adapter->hw;
  2723. u32 link_speed = adapter->link_speed;
  2724. bool link_up = adapter->link_up;
  2725. adapter->flags |= IXGBE_FLAG_IN_WATCHDOG_TASK;
  2726. if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
  2727. hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
  2728. if (link_up ||
  2729. time_after(jiffies, (adapter->link_check_timeout +
  2730. IXGBE_TRY_LINK_TIMEOUT))) {
  2731. IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
  2732. adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
  2733. }
  2734. adapter->link_up = link_up;
  2735. adapter->link_speed = link_speed;
  2736. }
  2737. if (link_up) {
  2738. if (!netif_carrier_ok(netdev)) {
  2739. u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
  2740. u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
  2741. #define FLOW_RX (frctl & IXGBE_FCTRL_RFCE)
  2742. #define FLOW_TX (rmcs & IXGBE_RMCS_TFCE_802_3X)
  2743. DPRINTK(LINK, INFO, "NIC Link is Up %s, "
  2744. "Flow Control: %s\n",
  2745. (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
  2746. "10 Gbps" :
  2747. (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
  2748. "1 Gbps" : "unknown speed")),
  2749. ((FLOW_RX && FLOW_TX) ? "RX/TX" :
  2750. (FLOW_RX ? "RX" :
  2751. (FLOW_TX ? "TX" : "None"))));
  2752. netif_carrier_on(netdev);
  2753. netif_tx_wake_all_queues(netdev);
  2754. } else {
  2755. /* Force detection of hung controller */
  2756. adapter->detect_tx_hung = true;
  2757. }
  2758. } else {
  2759. adapter->link_up = false;
  2760. adapter->link_speed = 0;
  2761. if (netif_carrier_ok(netdev)) {
  2762. DPRINTK(LINK, INFO, "NIC Link is Down\n");
  2763. netif_carrier_off(netdev);
  2764. netif_tx_stop_all_queues(netdev);
  2765. }
  2766. }
  2767. ixgbe_update_stats(adapter);
  2768. adapter->flags &= ~IXGBE_FLAG_IN_WATCHDOG_TASK;
  2769. }
  2770. static int ixgbe_tso(struct ixgbe_adapter *adapter,
  2771. struct ixgbe_ring *tx_ring, struct sk_buff *skb,
  2772. u32 tx_flags, u8 *hdr_len)
  2773. {
  2774. struct ixgbe_adv_tx_context_desc *context_desc;
  2775. unsigned int i;
  2776. int err;
  2777. struct ixgbe_tx_buffer *tx_buffer_info;
  2778. u32 vlan_macip_lens = 0, type_tucmd_mlhl;
  2779. u32 mss_l4len_idx, l4len;
  2780. if (skb_is_gso(skb)) {
  2781. if (skb_header_cloned(skb)) {
  2782. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  2783. if (err)
  2784. return err;
  2785. }
  2786. l4len = tcp_hdrlen(skb);
  2787. *hdr_len += l4len;
  2788. if (skb->protocol == htons(ETH_P_IP)) {
  2789. struct iphdr *iph = ip_hdr(skb);
  2790. iph->tot_len = 0;
  2791. iph->check = 0;
  2792. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  2793. iph->daddr, 0,
  2794. IPPROTO_TCP,
  2795. 0);
  2796. adapter->hw_tso_ctxt++;
  2797. } else if (skb_shinfo(skb)->gso_type == SKB_GSO_TCPV6) {
  2798. ipv6_hdr(skb)->payload_len = 0;
  2799. tcp_hdr(skb)->check =
  2800. ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
  2801. &ipv6_hdr(skb)->daddr,
  2802. 0, IPPROTO_TCP, 0);
  2803. adapter->hw_tso6_ctxt++;
  2804. }
  2805. i = tx_ring->next_to_use;
  2806. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2807. context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
  2808. /* VLAN MACLEN IPLEN */
  2809. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  2810. vlan_macip_lens |=
  2811. (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
  2812. vlan_macip_lens |= ((skb_network_offset(skb)) <<
  2813. IXGBE_ADVTXD_MACLEN_SHIFT);
  2814. *hdr_len += skb_network_offset(skb);
  2815. vlan_macip_lens |=
  2816. (skb_transport_header(skb) - skb_network_header(skb));
  2817. *hdr_len +=
  2818. (skb_transport_header(skb) - skb_network_header(skb));
  2819. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  2820. context_desc->seqnum_seed = 0;
  2821. /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
  2822. type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
  2823. IXGBE_ADVTXD_DTYP_CTXT);
  2824. if (skb->protocol == htons(ETH_P_IP))
  2825. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
  2826. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
  2827. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
  2828. /* MSS L4LEN IDX */
  2829. mss_l4len_idx =
  2830. (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
  2831. mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
  2832. /* use index 1 for TSO */
  2833. mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
  2834. context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
  2835. tx_buffer_info->time_stamp = jiffies;
  2836. tx_buffer_info->next_to_watch = i;
  2837. i++;
  2838. if (i == tx_ring->count)
  2839. i = 0;
  2840. tx_ring->next_to_use = i;
  2841. return true;
  2842. }
  2843. return false;
  2844. }
  2845. static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
  2846. struct ixgbe_ring *tx_ring,
  2847. struct sk_buff *skb, u32 tx_flags)
  2848. {
  2849. struct ixgbe_adv_tx_context_desc *context_desc;
  2850. unsigned int i;
  2851. struct ixgbe_tx_buffer *tx_buffer_info;
  2852. u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
  2853. if (skb->ip_summed == CHECKSUM_PARTIAL ||
  2854. (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
  2855. i = tx_ring->next_to_use;
  2856. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2857. context_desc = IXGBE_TX_CTXTDESC_ADV(*tx_ring, i);
  2858. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  2859. vlan_macip_lens |=
  2860. (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
  2861. vlan_macip_lens |= (skb_network_offset(skb) <<
  2862. IXGBE_ADVTXD_MACLEN_SHIFT);
  2863. if (skb->ip_summed == CHECKSUM_PARTIAL)
  2864. vlan_macip_lens |= (skb_transport_header(skb) -
  2865. skb_network_header(skb));
  2866. context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
  2867. context_desc->seqnum_seed = 0;
  2868. type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
  2869. IXGBE_ADVTXD_DTYP_CTXT);
  2870. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2871. switch (skb->protocol) {
  2872. case __constant_htons(ETH_P_IP):
  2873. type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
  2874. if (ip_hdr(skb)->protocol == IPPROTO_TCP)
  2875. type_tucmd_mlhl |=
  2876. IXGBE_ADVTXD_TUCMD_L4T_TCP;
  2877. break;
  2878. case __constant_htons(ETH_P_IPV6):
  2879. /* XXX what about other V6 headers?? */
  2880. if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
  2881. type_tucmd_mlhl |=
  2882. IXGBE_ADVTXD_TUCMD_L4T_TCP;
  2883. break;
  2884. default:
  2885. if (unlikely(net_ratelimit())) {
  2886. DPRINTK(PROBE, WARNING,
  2887. "partial checksum but proto=%x!\n",
  2888. skb->protocol);
  2889. }
  2890. break;
  2891. }
  2892. }
  2893. context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
  2894. /* use index zero for tx checksum offload */
  2895. context_desc->mss_l4len_idx = 0;
  2896. tx_buffer_info->time_stamp = jiffies;
  2897. tx_buffer_info->next_to_watch = i;
  2898. adapter->hw_csum_tx_good++;
  2899. i++;
  2900. if (i == tx_ring->count)
  2901. i = 0;
  2902. tx_ring->next_to_use = i;
  2903. return true;
  2904. }
  2905. return false;
  2906. }
  2907. static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
  2908. struct ixgbe_ring *tx_ring,
  2909. struct sk_buff *skb, unsigned int first)
  2910. {
  2911. struct ixgbe_tx_buffer *tx_buffer_info;
  2912. unsigned int len = skb->len;
  2913. unsigned int offset = 0, size, count = 0, i;
  2914. unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
  2915. unsigned int f;
  2916. len -= skb->data_len;
  2917. i = tx_ring->next_to_use;
  2918. while (len) {
  2919. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2920. size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
  2921. tx_buffer_info->length = size;
  2922. tx_buffer_info->dma = pci_map_single(adapter->pdev,
  2923. skb->data + offset,
  2924. size, PCI_DMA_TODEVICE);
  2925. tx_buffer_info->time_stamp = jiffies;
  2926. tx_buffer_info->next_to_watch = i;
  2927. len -= size;
  2928. offset += size;
  2929. count++;
  2930. i++;
  2931. if (i == tx_ring->count)
  2932. i = 0;
  2933. }
  2934. for (f = 0; f < nr_frags; f++) {
  2935. struct skb_frag_struct *frag;
  2936. frag = &skb_shinfo(skb)->frags[f];
  2937. len = frag->size;
  2938. offset = frag->page_offset;
  2939. while (len) {
  2940. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2941. size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
  2942. tx_buffer_info->length = size;
  2943. tx_buffer_info->dma = pci_map_page(adapter->pdev,
  2944. frag->page,
  2945. offset,
  2946. size,
  2947. PCI_DMA_TODEVICE);
  2948. tx_buffer_info->time_stamp = jiffies;
  2949. tx_buffer_info->next_to_watch = i;
  2950. len -= size;
  2951. offset += size;
  2952. count++;
  2953. i++;
  2954. if (i == tx_ring->count)
  2955. i = 0;
  2956. }
  2957. }
  2958. if (i == 0)
  2959. i = tx_ring->count - 1;
  2960. else
  2961. i = i - 1;
  2962. tx_ring->tx_buffer_info[i].skb = skb;
  2963. tx_ring->tx_buffer_info[first].next_to_watch = i;
  2964. return count;
  2965. }
  2966. static void ixgbe_tx_queue(struct ixgbe_adapter *adapter,
  2967. struct ixgbe_ring *tx_ring,
  2968. int tx_flags, int count, u32 paylen, u8 hdr_len)
  2969. {
  2970. union ixgbe_adv_tx_desc *tx_desc = NULL;
  2971. struct ixgbe_tx_buffer *tx_buffer_info;
  2972. u32 olinfo_status = 0, cmd_type_len = 0;
  2973. unsigned int i;
  2974. u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
  2975. cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
  2976. cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
  2977. if (tx_flags & IXGBE_TX_FLAGS_VLAN)
  2978. cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
  2979. if (tx_flags & IXGBE_TX_FLAGS_TSO) {
  2980. cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
  2981. olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
  2982. IXGBE_ADVTXD_POPTS_SHIFT;
  2983. /* use index 1 context for tso */
  2984. olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
  2985. if (tx_flags & IXGBE_TX_FLAGS_IPV4)
  2986. olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
  2987. IXGBE_ADVTXD_POPTS_SHIFT;
  2988. } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
  2989. olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
  2990. IXGBE_ADVTXD_POPTS_SHIFT;
  2991. olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
  2992. i = tx_ring->next_to_use;
  2993. while (count--) {
  2994. tx_buffer_info = &tx_ring->tx_buffer_info[i];
  2995. tx_desc = IXGBE_TX_DESC_ADV(*tx_ring, i);
  2996. tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
  2997. tx_desc->read.cmd_type_len =
  2998. cpu_to_le32(cmd_type_len | tx_buffer_info->length);
  2999. tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
  3000. i++;
  3001. if (i == tx_ring->count)
  3002. i = 0;
  3003. }
  3004. tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
  3005. /*
  3006. * Force memory writes to complete before letting h/w
  3007. * know there are new descriptors to fetch. (Only
  3008. * applicable for weak-ordered memory model archs,
  3009. * such as IA-64).
  3010. */
  3011. wmb();
  3012. tx_ring->next_to_use = i;
  3013. writel(i, adapter->hw.hw_addr + tx_ring->tail);
  3014. }
  3015. static int __ixgbe_maybe_stop_tx(struct net_device *netdev,
  3016. struct ixgbe_ring *tx_ring, int size)
  3017. {
  3018. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3019. netif_stop_subqueue(netdev, tx_ring->queue_index);
  3020. /* Herbert's original patch had:
  3021. * smp_mb__after_netif_stop_queue();
  3022. * but since that doesn't exist yet, just open code it. */
  3023. smp_mb();
  3024. /* We need to check again in a case another CPU has just
  3025. * made room available. */
  3026. if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
  3027. return -EBUSY;
  3028. /* A reprieve! - use start_queue because it doesn't call schedule */
  3029. netif_start_subqueue(netdev, tx_ring->queue_index);
  3030. ++adapter->restart_queue;
  3031. return 0;
  3032. }
  3033. static int ixgbe_maybe_stop_tx(struct net_device *netdev,
  3034. struct ixgbe_ring *tx_ring, int size)
  3035. {
  3036. if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
  3037. return 0;
  3038. return __ixgbe_maybe_stop_tx(netdev, tx_ring, size);
  3039. }
  3040. static int ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  3041. {
  3042. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3043. struct ixgbe_ring *tx_ring;
  3044. unsigned int first;
  3045. unsigned int tx_flags = 0;
  3046. u8 hdr_len = 0;
  3047. int r_idx = 0, tso;
  3048. int count = 0;
  3049. unsigned int f;
  3050. r_idx = (adapter->num_tx_queues - 1) & skb->queue_mapping;
  3051. tx_ring = &adapter->tx_ring[r_idx];
  3052. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  3053. tx_flags |= vlan_tx_tag_get(skb);
  3054. tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
  3055. tx_flags |= IXGBE_TX_FLAGS_VLAN;
  3056. }
  3057. /* three things can cause us to need a context descriptor */
  3058. if (skb_is_gso(skb) ||
  3059. (skb->ip_summed == CHECKSUM_PARTIAL) ||
  3060. (tx_flags & IXGBE_TX_FLAGS_VLAN))
  3061. count++;
  3062. count += TXD_USE_COUNT(skb_headlen(skb));
  3063. for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
  3064. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  3065. if (ixgbe_maybe_stop_tx(netdev, tx_ring, count)) {
  3066. adapter->tx_busy++;
  3067. return NETDEV_TX_BUSY;
  3068. }
  3069. if (skb->protocol == htons(ETH_P_IP))
  3070. tx_flags |= IXGBE_TX_FLAGS_IPV4;
  3071. first = tx_ring->next_to_use;
  3072. tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len);
  3073. if (tso < 0) {
  3074. dev_kfree_skb_any(skb);
  3075. return NETDEV_TX_OK;
  3076. }
  3077. if (tso)
  3078. tx_flags |= IXGBE_TX_FLAGS_TSO;
  3079. else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags) &&
  3080. (skb->ip_summed == CHECKSUM_PARTIAL))
  3081. tx_flags |= IXGBE_TX_FLAGS_CSUM;
  3082. ixgbe_tx_queue(adapter, tx_ring, tx_flags,
  3083. ixgbe_tx_map(adapter, tx_ring, skb, first),
  3084. skb->len, hdr_len);
  3085. netdev->trans_start = jiffies;
  3086. ixgbe_maybe_stop_tx(netdev, tx_ring, DESC_NEEDED);
  3087. return NETDEV_TX_OK;
  3088. }
  3089. /**
  3090. * ixgbe_get_stats - Get System Network Statistics
  3091. * @netdev: network interface device structure
  3092. *
  3093. * Returns the address of the device statistics structure.
  3094. * The statistics are actually updated from the timer callback.
  3095. **/
  3096. static struct net_device_stats *ixgbe_get_stats(struct net_device *netdev)
  3097. {
  3098. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3099. /* only return the current stats */
  3100. return &adapter->net_stats;
  3101. }
  3102. /**
  3103. * ixgbe_set_mac - Change the Ethernet Address of the NIC
  3104. * @netdev: network interface device structure
  3105. * @p: pointer to an address structure
  3106. *
  3107. * Returns 0 on success, negative on failure
  3108. **/
  3109. static int ixgbe_set_mac(struct net_device *netdev, void *p)
  3110. {
  3111. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3112. struct ixgbe_hw *hw = &adapter->hw;
  3113. struct sockaddr *addr = p;
  3114. if (!is_valid_ether_addr(addr->sa_data))
  3115. return -EADDRNOTAVAIL;
  3116. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  3117. memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
  3118. hw->mac.ops.set_rar(hw, 0, hw->mac.addr, 0, IXGBE_RAH_AV);
  3119. return 0;
  3120. }
  3121. #ifdef CONFIG_NET_POLL_CONTROLLER
  3122. /*
  3123. * Polling 'interrupt' - used by things like netconsole to send skbs
  3124. * without having to re-enable interrupts. It's not called while
  3125. * the interrupt routine is executing.
  3126. */
  3127. static void ixgbe_netpoll(struct net_device *netdev)
  3128. {
  3129. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3130. disable_irq(adapter->pdev->irq);
  3131. adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
  3132. ixgbe_intr(adapter->pdev->irq, netdev);
  3133. adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
  3134. enable_irq(adapter->pdev->irq);
  3135. }
  3136. #endif
  3137. /**
  3138. * ixgbe_link_config - set up initial link with default speed and duplex
  3139. * @hw: pointer to private hardware struct
  3140. *
  3141. * Returns 0 on success, negative on failure
  3142. **/
  3143. static int ixgbe_link_config(struct ixgbe_hw *hw)
  3144. {
  3145. u32 autoneg = IXGBE_LINK_SPEED_10GB_FULL;
  3146. /* must always autoneg for both 1G and 10G link */
  3147. hw->mac.autoneg = true;
  3148. return hw->mac.ops.setup_link_speed(hw, autoneg, true, true);
  3149. }
  3150. /**
  3151. * ixgbe_probe - Device Initialization Routine
  3152. * @pdev: PCI device information struct
  3153. * @ent: entry in ixgbe_pci_tbl
  3154. *
  3155. * Returns 0 on success, negative on failure
  3156. *
  3157. * ixgbe_probe initializes an adapter identified by a pci_dev structure.
  3158. * The OS initialization, configuring of the adapter private structure,
  3159. * and a hardware reset occur.
  3160. **/
  3161. static int __devinit ixgbe_probe(struct pci_dev *pdev,
  3162. const struct pci_device_id *ent)
  3163. {
  3164. struct net_device *netdev;
  3165. struct ixgbe_adapter *adapter = NULL;
  3166. struct ixgbe_hw *hw;
  3167. const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
  3168. static int cards_found;
  3169. int i, err, pci_using_dac;
  3170. u16 link_status, link_speed, link_width;
  3171. u32 part_num, eec;
  3172. err = pci_enable_device(pdev);
  3173. if (err)
  3174. return err;
  3175. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
  3176. !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK)) {
  3177. pci_using_dac = 1;
  3178. } else {
  3179. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3180. if (err) {
  3181. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  3182. if (err) {
  3183. dev_err(&pdev->dev, "No usable DMA "
  3184. "configuration, aborting\n");
  3185. goto err_dma;
  3186. }
  3187. }
  3188. pci_using_dac = 0;
  3189. }
  3190. err = pci_request_regions(pdev, ixgbe_driver_name);
  3191. if (err) {
  3192. dev_err(&pdev->dev, "pci_request_regions failed 0x%x\n", err);
  3193. goto err_pci_reg;
  3194. }
  3195. pci_set_master(pdev);
  3196. pci_save_state(pdev);
  3197. netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), MAX_TX_QUEUES);
  3198. if (!netdev) {
  3199. err = -ENOMEM;
  3200. goto err_alloc_etherdev;
  3201. }
  3202. SET_NETDEV_DEV(netdev, &pdev->dev);
  3203. pci_set_drvdata(pdev, netdev);
  3204. adapter = netdev_priv(netdev);
  3205. adapter->netdev = netdev;
  3206. adapter->pdev = pdev;
  3207. hw = &adapter->hw;
  3208. hw->back = adapter;
  3209. adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
  3210. hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
  3211. pci_resource_len(pdev, 0));
  3212. if (!hw->hw_addr) {
  3213. err = -EIO;
  3214. goto err_ioremap;
  3215. }
  3216. for (i = 1; i <= 5; i++) {
  3217. if (pci_resource_len(pdev, i) == 0)
  3218. continue;
  3219. }
  3220. netdev->open = &ixgbe_open;
  3221. netdev->stop = &ixgbe_close;
  3222. netdev->hard_start_xmit = &ixgbe_xmit_frame;
  3223. netdev->get_stats = &ixgbe_get_stats;
  3224. netdev->set_rx_mode = &ixgbe_set_rx_mode;
  3225. netdev->set_multicast_list = &ixgbe_set_rx_mode;
  3226. netdev->set_mac_address = &ixgbe_set_mac;
  3227. netdev->change_mtu = &ixgbe_change_mtu;
  3228. ixgbe_set_ethtool_ops(netdev);
  3229. netdev->tx_timeout = &ixgbe_tx_timeout;
  3230. netdev->watchdog_timeo = 5 * HZ;
  3231. netdev->vlan_rx_register = ixgbe_vlan_rx_register;
  3232. netdev->vlan_rx_add_vid = ixgbe_vlan_rx_add_vid;
  3233. netdev->vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid;
  3234. #ifdef CONFIG_NET_POLL_CONTROLLER
  3235. netdev->poll_controller = ixgbe_netpoll;
  3236. #endif
  3237. strcpy(netdev->name, pci_name(pdev));
  3238. adapter->bd_number = cards_found;
  3239. /* Setup hw api */
  3240. memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
  3241. hw->mac.type = ii->mac;
  3242. /* EEPROM */
  3243. memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
  3244. eec = IXGBE_READ_REG(hw, IXGBE_EEC);
  3245. /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
  3246. if (!(eec & (1 << 8)))
  3247. hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
  3248. /* PHY */
  3249. memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
  3250. /* phy->sfp_type = ixgbe_sfp_type_unknown; */
  3251. err = ii->get_invariants(hw);
  3252. if (err)
  3253. goto err_hw_init;
  3254. /* setup the private structure */
  3255. err = ixgbe_sw_init(adapter);
  3256. if (err)
  3257. goto err_sw_init;
  3258. /* reset_hw fills in the perm_addr as well */
  3259. err = hw->mac.ops.reset_hw(hw);
  3260. if (err) {
  3261. dev_err(&adapter->pdev->dev, "HW Init failed: %d\n", err);
  3262. goto err_sw_init;
  3263. }
  3264. netdev->features = NETIF_F_SG |
  3265. NETIF_F_IP_CSUM |
  3266. NETIF_F_HW_VLAN_TX |
  3267. NETIF_F_HW_VLAN_RX |
  3268. NETIF_F_HW_VLAN_FILTER;
  3269. netdev->features |= NETIF_F_IPV6_CSUM;
  3270. netdev->features |= NETIF_F_TSO;
  3271. netdev->features |= NETIF_F_TSO6;
  3272. netdev->features |= NETIF_F_LRO;
  3273. netdev->vlan_features |= NETIF_F_TSO;
  3274. netdev->vlan_features |= NETIF_F_TSO6;
  3275. netdev->vlan_features |= NETIF_F_IP_CSUM;
  3276. netdev->vlan_features |= NETIF_F_SG;
  3277. if (pci_using_dac)
  3278. netdev->features |= NETIF_F_HIGHDMA;
  3279. /* make sure the EEPROM is good */
  3280. if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
  3281. dev_err(&pdev->dev, "The EEPROM Checksum Is Not Valid\n");
  3282. err = -EIO;
  3283. goto err_eeprom;
  3284. }
  3285. memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
  3286. memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
  3287. if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
  3288. dev_err(&pdev->dev, "invalid MAC address\n");
  3289. err = -EIO;
  3290. goto err_eeprom;
  3291. }
  3292. init_timer(&adapter->watchdog_timer);
  3293. adapter->watchdog_timer.function = &ixgbe_watchdog;
  3294. adapter->watchdog_timer.data = (unsigned long)adapter;
  3295. INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
  3296. INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
  3297. err = ixgbe_init_interrupt_scheme(adapter);
  3298. if (err)
  3299. goto err_sw_init;
  3300. /* print bus type/speed/width info */
  3301. pci_read_config_word(pdev, IXGBE_PCI_LINK_STATUS, &link_status);
  3302. link_speed = link_status & IXGBE_PCI_LINK_SPEED;
  3303. link_width = link_status & IXGBE_PCI_LINK_WIDTH;
  3304. dev_info(&pdev->dev, "(PCI Express:%s:%s) "
  3305. "%02x:%02x:%02x:%02x:%02x:%02x\n",
  3306. ((link_speed == IXGBE_PCI_LINK_SPEED_5000) ? "5.0Gb/s" :
  3307. (link_speed == IXGBE_PCI_LINK_SPEED_2500) ? "2.5Gb/s" :
  3308. "Unknown"),
  3309. ((link_width == IXGBE_PCI_LINK_WIDTH_8) ? "Width x8" :
  3310. (link_width == IXGBE_PCI_LINK_WIDTH_4) ? "Width x4" :
  3311. (link_width == IXGBE_PCI_LINK_WIDTH_2) ? "Width x2" :
  3312. (link_width == IXGBE_PCI_LINK_WIDTH_1) ? "Width x1" :
  3313. "Unknown"),
  3314. netdev->dev_addr[0], netdev->dev_addr[1], netdev->dev_addr[2],
  3315. netdev->dev_addr[3], netdev->dev_addr[4], netdev->dev_addr[5]);
  3316. ixgbe_read_pba_num_generic(hw, &part_num);
  3317. dev_info(&pdev->dev, "MAC: %d, PHY: %d, PBA No: %06x-%03x\n",
  3318. hw->mac.type, hw->phy.type,
  3319. (part_num >> 8), (part_num & 0xff));
  3320. if (link_width <= IXGBE_PCI_LINK_WIDTH_4) {
  3321. dev_warn(&pdev->dev, "PCI-Express bandwidth available for "
  3322. "this card is not sufficient for optimal "
  3323. "performance.\n");
  3324. dev_warn(&pdev->dev, "For optimal performance a x8 "
  3325. "PCI-Express slot is required.\n");
  3326. }
  3327. /* reset the hardware with the new settings */
  3328. hw->mac.ops.start_hw(hw);
  3329. /* link_config depends on start_hw being called at least once */
  3330. err = ixgbe_link_config(hw);
  3331. if (err) {
  3332. dev_err(&pdev->dev, "setup_link_speed FAILED %d\n", err);
  3333. goto err_register;
  3334. }
  3335. netif_carrier_off(netdev);
  3336. netif_tx_stop_all_queues(netdev);
  3337. ixgbe_napi_add_all(adapter);
  3338. strcpy(netdev->name, "eth%d");
  3339. err = register_netdev(netdev);
  3340. if (err)
  3341. goto err_register;
  3342. #ifdef CONFIG_IXGBE_DCA
  3343. if (dca_add_requester(&pdev->dev) == 0) {
  3344. adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
  3345. /* always use CB2 mode, difference is masked
  3346. * in the CB driver */
  3347. IXGBE_WRITE_REG(hw, IXGBE_DCA_CTRL, 2);
  3348. ixgbe_setup_dca(adapter);
  3349. }
  3350. #endif
  3351. dev_info(&pdev->dev, "Intel(R) 10 Gigabit Network Connection\n");
  3352. cards_found++;
  3353. return 0;
  3354. err_register:
  3355. ixgbe_release_hw_control(adapter);
  3356. err_hw_init:
  3357. err_sw_init:
  3358. ixgbe_reset_interrupt_capability(adapter);
  3359. err_eeprom:
  3360. iounmap(hw->hw_addr);
  3361. err_ioremap:
  3362. free_netdev(netdev);
  3363. err_alloc_etherdev:
  3364. pci_release_regions(pdev);
  3365. err_pci_reg:
  3366. err_dma:
  3367. pci_disable_device(pdev);
  3368. return err;
  3369. }
  3370. /**
  3371. * ixgbe_remove - Device Removal Routine
  3372. * @pdev: PCI device information struct
  3373. *
  3374. * ixgbe_remove is called by the PCI subsystem to alert the driver
  3375. * that it should release a PCI device. The could be caused by a
  3376. * Hot-Plug event, or because the driver is going to be removed from
  3377. * memory.
  3378. **/
  3379. static void __devexit ixgbe_remove(struct pci_dev *pdev)
  3380. {
  3381. struct net_device *netdev = pci_get_drvdata(pdev);
  3382. struct ixgbe_adapter *adapter = netdev_priv(netdev);
  3383. set_bit(__IXGBE_DOWN, &adapter->state);
  3384. del_timer_sync(&adapter->watchdog_timer);
  3385. flush_scheduled_work();
  3386. #ifdef CONFIG_IXGBE_DCA
  3387. if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
  3388. adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
  3389. dca_remove_requester(&pdev->dev);
  3390. IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
  3391. }
  3392. #endif
  3393. unregister_netdev(netdev);
  3394. ixgbe_reset_interrupt_capability(adapter);
  3395. ixgbe_release_hw_control(adapter);
  3396. iounmap(adapter->hw.hw_addr);
  3397. pci_release_regions(pdev);
  3398. DPRINTK(PROBE, INFO, "complete\n");
  3399. ixgbe_napi_del_all(adapter);
  3400. kfree(adapter->tx_ring);
  3401. kfree(adapter->rx_ring);
  3402. free_netdev(netdev);
  3403. pci_disable_device(pdev);
  3404. }
  3405. /**
  3406. * ixgbe_io_error_detected - called when PCI error is detected
  3407. * @pdev: Pointer to PCI device
  3408. * @state: The current pci connection state
  3409. *
  3410. * This function is called after a PCI bus error affecting
  3411. * this device has been detected.
  3412. */
  3413. static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
  3414. pci_channel_state_t state)
  3415. {
  3416. struct net_device *netdev = pci_get_drvdata(pdev);
  3417. struct ixgbe_adapter *adapter = netdev->priv;
  3418. netif_device_detach(netdev);
  3419. if (netif_running(netdev))
  3420. ixgbe_down(adapter);
  3421. pci_disable_device(pdev);
  3422. /* Request a slot reset. */
  3423. return PCI_ERS_RESULT_NEED_RESET;
  3424. }
  3425. /**
  3426. * ixgbe_io_slot_reset - called after the pci bus has been reset.
  3427. * @pdev: Pointer to PCI device
  3428. *
  3429. * Restart the card from scratch, as if from a cold-boot.
  3430. */
  3431. static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
  3432. {
  3433. struct net_device *netdev = pci_get_drvdata(pdev);
  3434. struct ixgbe_adapter *adapter = netdev->priv;
  3435. if (pci_enable_device(pdev)) {
  3436. DPRINTK(PROBE, ERR,
  3437. "Cannot re-enable PCI device after reset.\n");
  3438. return PCI_ERS_RESULT_DISCONNECT;
  3439. }
  3440. pci_set_master(pdev);
  3441. pci_restore_state(pdev);
  3442. pci_enable_wake(pdev, PCI_D3hot, 0);
  3443. pci_enable_wake(pdev, PCI_D3cold, 0);
  3444. ixgbe_reset(adapter);
  3445. return PCI_ERS_RESULT_RECOVERED;
  3446. }
  3447. /**
  3448. * ixgbe_io_resume - called when traffic can start flowing again.
  3449. * @pdev: Pointer to PCI device
  3450. *
  3451. * This callback is called when the error recovery driver tells us that
  3452. * its OK to resume normal operation.
  3453. */
  3454. static void ixgbe_io_resume(struct pci_dev *pdev)
  3455. {
  3456. struct net_device *netdev = pci_get_drvdata(pdev);
  3457. struct ixgbe_adapter *adapter = netdev->priv;
  3458. if (netif_running(netdev)) {
  3459. if (ixgbe_up(adapter)) {
  3460. DPRINTK(PROBE, INFO, "ixgbe_up failed after reset\n");
  3461. return;
  3462. }
  3463. }
  3464. netif_device_attach(netdev);
  3465. }
  3466. static struct pci_error_handlers ixgbe_err_handler = {
  3467. .error_detected = ixgbe_io_error_detected,
  3468. .slot_reset = ixgbe_io_slot_reset,
  3469. .resume = ixgbe_io_resume,
  3470. };
  3471. static struct pci_driver ixgbe_driver = {
  3472. .name = ixgbe_driver_name,
  3473. .id_table = ixgbe_pci_tbl,
  3474. .probe = ixgbe_probe,
  3475. .remove = __devexit_p(ixgbe_remove),
  3476. #ifdef CONFIG_PM
  3477. .suspend = ixgbe_suspend,
  3478. .resume = ixgbe_resume,
  3479. #endif
  3480. .shutdown = ixgbe_shutdown,
  3481. .err_handler = &ixgbe_err_handler
  3482. };
  3483. /**
  3484. * ixgbe_init_module - Driver Registration Routine
  3485. *
  3486. * ixgbe_init_module is the first routine called when the driver is
  3487. * loaded. All it does is register with the PCI subsystem.
  3488. **/
  3489. static int __init ixgbe_init_module(void)
  3490. {
  3491. int ret;
  3492. printk(KERN_INFO "%s: %s - version %s\n", ixgbe_driver_name,
  3493. ixgbe_driver_string, ixgbe_driver_version);
  3494. printk(KERN_INFO "%s: %s\n", ixgbe_driver_name, ixgbe_copyright);
  3495. #ifdef CONFIG_IXGBE_DCA
  3496. dca_register_notify(&dca_notifier);
  3497. #endif
  3498. ret = pci_register_driver(&ixgbe_driver);
  3499. return ret;
  3500. }
  3501. module_init(ixgbe_init_module);
  3502. /**
  3503. * ixgbe_exit_module - Driver Exit Cleanup Routine
  3504. *
  3505. * ixgbe_exit_module is called just before the driver is removed
  3506. * from memory.
  3507. **/
  3508. static void __exit ixgbe_exit_module(void)
  3509. {
  3510. #ifdef CONFIG_IXGBE_DCA
  3511. dca_unregister_notify(&dca_notifier);
  3512. #endif
  3513. pci_unregister_driver(&ixgbe_driver);
  3514. }
  3515. #ifdef CONFIG_IXGBE_DCA
  3516. static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
  3517. void *p)
  3518. {
  3519. int ret_val;
  3520. ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
  3521. __ixgbe_notify_dca);
  3522. return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
  3523. }
  3524. #endif /* CONFIG_IXGBE_DCA */
  3525. module_exit(ixgbe_exit_module);
  3526. /* ixgbe_main.c */