gianfar.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787
  1. /*
  2. * drivers/net/gianfar.h
  3. *
  4. * Gianfar Ethernet Driver
  5. * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
  6. * Based on 8260_io/fcc_enet.c
  7. *
  8. * Author: Andy Fleming
  9. * Maintainer: Kumar Gala
  10. *
  11. * Copyright (c) 2002-2004 Freescale Semiconductor, Inc.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. *
  18. * Still left to do:
  19. * -Add support for module parameters
  20. * -Add patch for ethtool phys id
  21. */
  22. #ifndef __GIANFAR_H
  23. #define __GIANFAR_H
  24. #include <linux/kernel.h>
  25. #include <linux/sched.h>
  26. #include <linux/string.h>
  27. #include <linux/errno.h>
  28. #include <linux/slab.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/etherdevice.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/mm.h>
  37. #include <linux/mii.h>
  38. #include <linux/phy.h>
  39. #include <asm/io.h>
  40. #include <asm/irq.h>
  41. #include <asm/uaccess.h>
  42. #include <linux/module.h>
  43. #include <linux/crc32.h>
  44. #include <linux/workqueue.h>
  45. #include <linux/ethtool.h>
  46. #include <linux/fsl_devices.h>
  47. #include "gianfar_mii.h"
  48. /* The maximum number of packets to be handled in one call of gfar_poll */
  49. #define GFAR_DEV_WEIGHT 64
  50. /* Length for FCB */
  51. #define GMAC_FCB_LEN 8
  52. /* Default padding amount */
  53. #define DEFAULT_PADDING 2
  54. /* Number of bytes to align the rx bufs to */
  55. #define RXBUF_ALIGNMENT 64
  56. /* The number of bytes which composes a unit for the purpose of
  57. * allocating data buffers. ie-for any given MTU, the data buffer
  58. * will be the next highest multiple of 512 bytes. */
  59. #define INCREMENTAL_BUFFER_SIZE 512
  60. #define MAC_ADDR_LEN 6
  61. #define PHY_INIT_TIMEOUT 100000
  62. #define GFAR_PHY_CHANGE_TIME 2
  63. #define DEVICE_NAME "%s: Gianfar Ethernet Controller Version 1.2, "
  64. #define DRV_NAME "gfar-enet"
  65. extern const char gfar_driver_name[];
  66. extern const char gfar_driver_version[];
  67. /* These need to be powers of 2 for this driver */
  68. #define DEFAULT_TX_RING_SIZE 256
  69. #define DEFAULT_RX_RING_SIZE 256
  70. #define GFAR_RX_MAX_RING_SIZE 256
  71. #define GFAR_TX_MAX_RING_SIZE 256
  72. #define GFAR_MAX_FIFO_THRESHOLD 511
  73. #define GFAR_MAX_FIFO_STARVE 511
  74. #define GFAR_MAX_FIFO_STARVE_OFF 511
  75. #define DEFAULT_RX_BUFFER_SIZE 1536
  76. #define TX_RING_MOD_MASK(size) (size-1)
  77. #define RX_RING_MOD_MASK(size) (size-1)
  78. #define JUMBO_BUFFER_SIZE 9728
  79. #define JUMBO_FRAME_SIZE 9600
  80. #define DEFAULT_FIFO_TX_THR 0x100
  81. #define DEFAULT_FIFO_TX_STARVE 0x40
  82. #define DEFAULT_FIFO_TX_STARVE_OFF 0x80
  83. #define DEFAULT_BD_STASH 1
  84. #define DEFAULT_STASH_LENGTH 96
  85. #define DEFAULT_STASH_INDEX 0
  86. /* The number of Exact Match registers */
  87. #define GFAR_EM_NUM 15
  88. /* Latency of interface clock in nanoseconds */
  89. /* Interface clock latency , in this case, means the
  90. * time described by a value of 1 in the interrupt
  91. * coalescing registers' time fields. Since those fields
  92. * refer to the time it takes for 64 clocks to pass, the
  93. * latencies are as such:
  94. * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
  95. * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
  96. * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
  97. */
  98. #define GFAR_GBIT_TIME 512
  99. #define GFAR_100_TIME 2560
  100. #define GFAR_10_TIME 25600
  101. #define DEFAULT_TX_COALESCE 1
  102. #define DEFAULT_TXCOUNT 16
  103. #define DEFAULT_TXTIME 21
  104. #define DEFAULT_RXTIME 21
  105. #define DEFAULT_RX_COALESCE 0
  106. #define DEFAULT_RXCOUNT 0
  107. #define MIIMCFG_INIT_VALUE 0x00000007
  108. #define MIIMCFG_RESET 0x80000000
  109. #define MIIMIND_BUSY 0x00000001
  110. /* TBI register addresses */
  111. #define MII_TBICON 0x11
  112. /* TBICON register bit fields */
  113. #define TBICON_CLK_SELECT 0x0020
  114. /* MAC register bits */
  115. #define MACCFG1_SOFT_RESET 0x80000000
  116. #define MACCFG1_RESET_RX_MC 0x00080000
  117. #define MACCFG1_RESET_TX_MC 0x00040000
  118. #define MACCFG1_RESET_RX_FUN 0x00020000
  119. #define MACCFG1_RESET_TX_FUN 0x00010000
  120. #define MACCFG1_LOOPBACK 0x00000100
  121. #define MACCFG1_RX_FLOW 0x00000020
  122. #define MACCFG1_TX_FLOW 0x00000010
  123. #define MACCFG1_SYNCD_RX_EN 0x00000008
  124. #define MACCFG1_RX_EN 0x00000004
  125. #define MACCFG1_SYNCD_TX_EN 0x00000002
  126. #define MACCFG1_TX_EN 0x00000001
  127. #define MACCFG2_INIT_SETTINGS 0x00007205
  128. #define MACCFG2_FULL_DUPLEX 0x00000001
  129. #define MACCFG2_IF 0x00000300
  130. #define MACCFG2_MII 0x00000100
  131. #define MACCFG2_GMII 0x00000200
  132. #define MACCFG2_HUGEFRAME 0x00000020
  133. #define MACCFG2_LENGTHCHECK 0x00000010
  134. #define MACCFG2_MPEN 0x00000008
  135. #define ECNTRL_INIT_SETTINGS 0x00001000
  136. #define ECNTRL_TBI_MODE 0x00000020
  137. #define ECNTRL_REDUCED_MODE 0x00000010
  138. #define ECNTRL_R100 0x00000008
  139. #define ECNTRL_REDUCED_MII_MODE 0x00000004
  140. #define ECNTRL_SGMII_MODE 0x00000002
  141. #define MRBLR_INIT_SETTINGS DEFAULT_RX_BUFFER_SIZE
  142. #define MINFLR_INIT_SETTINGS 0x00000040
  143. /* Init to do tx snooping for buffers and descriptors */
  144. #define DMACTRL_INIT_SETTINGS 0x000000c3
  145. #define DMACTRL_GRS 0x00000010
  146. #define DMACTRL_GTS 0x00000008
  147. #define TSTAT_CLEAR_THALT 0x80000000
  148. /* Interrupt coalescing macros */
  149. #define IC_ICEN 0x80000000
  150. #define IC_ICFT_MASK 0x1fe00000
  151. #define IC_ICFT_SHIFT 21
  152. #define mk_ic_icft(x) \
  153. (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
  154. #define IC_ICTT_MASK 0x0000ffff
  155. #define mk_ic_ictt(x) (x&IC_ICTT_MASK)
  156. #define mk_ic_value(count, time) (IC_ICEN | \
  157. mk_ic_icft(count) | \
  158. mk_ic_ictt(time))
  159. #define RCTRL_PAL_MASK 0x001f0000
  160. #define RCTRL_VLEX 0x00002000
  161. #define RCTRL_FILREN 0x00001000
  162. #define RCTRL_GHTX 0x00000400
  163. #define RCTRL_IPCSEN 0x00000200
  164. #define RCTRL_TUCSEN 0x00000100
  165. #define RCTRL_PRSDEP_MASK 0x000000c0
  166. #define RCTRL_PRSDEP_INIT 0x000000c0
  167. #define RCTRL_PROM 0x00000008
  168. #define RCTRL_EMEN 0x00000002
  169. #define RCTRL_CHECKSUMMING (RCTRL_IPCSEN \
  170. | RCTRL_TUCSEN | RCTRL_PRSDEP_INIT)
  171. #define RCTRL_EXTHASH (RCTRL_GHTX)
  172. #define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
  173. #define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
  174. #define RSTAT_CLEAR_RHALT 0x00800000
  175. #define TCTRL_IPCSEN 0x00004000
  176. #define TCTRL_TUCSEN 0x00002000
  177. #define TCTRL_VLINS 0x00001000
  178. #define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
  179. #define IEVENT_INIT_CLEAR 0xffffffff
  180. #define IEVENT_BABR 0x80000000
  181. #define IEVENT_RXC 0x40000000
  182. #define IEVENT_BSY 0x20000000
  183. #define IEVENT_EBERR 0x10000000
  184. #define IEVENT_MSRO 0x04000000
  185. #define IEVENT_GTSC 0x02000000
  186. #define IEVENT_BABT 0x01000000
  187. #define IEVENT_TXC 0x00800000
  188. #define IEVENT_TXE 0x00400000
  189. #define IEVENT_TXB 0x00200000
  190. #define IEVENT_TXF 0x00100000
  191. #define IEVENT_LC 0x00040000
  192. #define IEVENT_CRL 0x00020000
  193. #define IEVENT_XFUN 0x00010000
  194. #define IEVENT_RXB0 0x00008000
  195. #define IEVENT_MAG 0x00000800
  196. #define IEVENT_GRSC 0x00000100
  197. #define IEVENT_RXF0 0x00000080
  198. #define IEVENT_FIR 0x00000008
  199. #define IEVENT_FIQ 0x00000004
  200. #define IEVENT_DPE 0x00000002
  201. #define IEVENT_PERR 0x00000001
  202. #define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0)
  203. #define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
  204. #define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
  205. #define IEVENT_ERR_MASK \
  206. (IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
  207. IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
  208. | IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR \
  209. | IEVENT_MAG)
  210. #define IMASK_INIT_CLEAR 0x00000000
  211. #define IMASK_BABR 0x80000000
  212. #define IMASK_RXC 0x40000000
  213. #define IMASK_BSY 0x20000000
  214. #define IMASK_EBERR 0x10000000
  215. #define IMASK_MSRO 0x04000000
  216. #define IMASK_GRSC 0x02000000
  217. #define IMASK_BABT 0x01000000
  218. #define IMASK_TXC 0x00800000
  219. #define IMASK_TXEEN 0x00400000
  220. #define IMASK_TXBEN 0x00200000
  221. #define IMASK_TXFEN 0x00100000
  222. #define IMASK_LC 0x00040000
  223. #define IMASK_CRL 0x00020000
  224. #define IMASK_XFUN 0x00010000
  225. #define IMASK_RXB0 0x00008000
  226. #define IMASK_MAG 0x00000800
  227. #define IMASK_GTSC 0x00000100
  228. #define IMASK_RXFEN0 0x00000080
  229. #define IMASK_FIR 0x00000008
  230. #define IMASK_FIQ 0x00000004
  231. #define IMASK_DPE 0x00000002
  232. #define IMASK_PERR 0x00000001
  233. #define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
  234. IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
  235. IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
  236. | IMASK_PERR)
  237. #define IMASK_RTX_DISABLED ((~(IMASK_RXFEN0 | IMASK_TXFEN | IMASK_BSY)) \
  238. & IMASK_DEFAULT)
  239. /* Fifo management */
  240. #define FIFO_TX_THR_MASK 0x01ff
  241. #define FIFO_TX_STARVE_MASK 0x01ff
  242. #define FIFO_TX_STARVE_OFF_MASK 0x01ff
  243. /* Attribute fields */
  244. /* This enables rx snooping for buffers and descriptors */
  245. #define ATTR_BDSTASH 0x00000800
  246. #define ATTR_BUFSTASH 0x00004000
  247. #define ATTR_SNOOPING 0x000000c0
  248. #define ATTR_INIT_SETTINGS ATTR_SNOOPING
  249. #define ATTRELI_INIT_SETTINGS 0x0
  250. #define ATTRELI_EL_MASK 0x3fff0000
  251. #define ATTRELI_EL(x) (x << 16)
  252. #define ATTRELI_EI_MASK 0x00003fff
  253. #define ATTRELI_EI(x) (x)
  254. /* TxBD status field bits */
  255. #define TXBD_READY 0x8000
  256. #define TXBD_PADCRC 0x4000
  257. #define TXBD_WRAP 0x2000
  258. #define TXBD_INTERRUPT 0x1000
  259. #define TXBD_LAST 0x0800
  260. #define TXBD_CRC 0x0400
  261. #define TXBD_DEF 0x0200
  262. #define TXBD_HUGEFRAME 0x0080
  263. #define TXBD_LATECOLLISION 0x0080
  264. #define TXBD_RETRYLIMIT 0x0040
  265. #define TXBD_RETRYCOUNTMASK 0x003c
  266. #define TXBD_UNDERRUN 0x0002
  267. #define TXBD_TOE 0x0002
  268. /* Tx FCB param bits */
  269. #define TXFCB_VLN 0x80
  270. #define TXFCB_IP 0x40
  271. #define TXFCB_IP6 0x20
  272. #define TXFCB_TUP 0x10
  273. #define TXFCB_UDP 0x08
  274. #define TXFCB_CIP 0x04
  275. #define TXFCB_CTU 0x02
  276. #define TXFCB_NPH 0x01
  277. #define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
  278. /* RxBD status field bits */
  279. #define RXBD_EMPTY 0x8000
  280. #define RXBD_RO1 0x4000
  281. #define RXBD_WRAP 0x2000
  282. #define RXBD_INTERRUPT 0x1000
  283. #define RXBD_LAST 0x0800
  284. #define RXBD_FIRST 0x0400
  285. #define RXBD_MISS 0x0100
  286. #define RXBD_BROADCAST 0x0080
  287. #define RXBD_MULTICAST 0x0040
  288. #define RXBD_LARGE 0x0020
  289. #define RXBD_NONOCTET 0x0010
  290. #define RXBD_SHORT 0x0008
  291. #define RXBD_CRCERR 0x0004
  292. #define RXBD_OVERRUN 0x0002
  293. #define RXBD_TRUNCATED 0x0001
  294. #define RXBD_STATS 0x01ff
  295. #define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
  296. | RXBD_CRCERR | RXBD_OVERRUN \
  297. | RXBD_TRUNCATED)
  298. /* Rx FCB status field bits */
  299. #define RXFCB_VLN 0x8000
  300. #define RXFCB_IP 0x4000
  301. #define RXFCB_IP6 0x2000
  302. #define RXFCB_TUP 0x1000
  303. #define RXFCB_CIP 0x0800
  304. #define RXFCB_CTU 0x0400
  305. #define RXFCB_EIP 0x0200
  306. #define RXFCB_ETU 0x0100
  307. #define RXFCB_CSUM_MASK 0x0f00
  308. #define RXFCB_PERR_MASK 0x000c
  309. #define RXFCB_PERR_BADL3 0x0008
  310. struct txbd8
  311. {
  312. u16 status; /* Status Fields */
  313. u16 length; /* Buffer length */
  314. u32 bufPtr; /* Buffer Pointer */
  315. };
  316. struct txfcb {
  317. u8 flags;
  318. u8 reserved;
  319. u8 l4os; /* Level 4 Header Offset */
  320. u8 l3os; /* Level 3 Header Offset */
  321. u16 phcs; /* Pseudo-header Checksum */
  322. u16 vlctl; /* VLAN control word */
  323. };
  324. struct rxbd8
  325. {
  326. u16 status; /* Status Fields */
  327. u16 length; /* Buffer Length */
  328. u32 bufPtr; /* Buffer Pointer */
  329. };
  330. struct rxfcb {
  331. u16 flags;
  332. u8 rq; /* Receive Queue index */
  333. u8 pro; /* Layer 4 Protocol */
  334. u16 reserved;
  335. u16 vlctl; /* VLAN control word */
  336. };
  337. struct rmon_mib
  338. {
  339. u32 tr64; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
  340. u32 tr127; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
  341. u32 tr255; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
  342. u32 tr511; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
  343. u32 tr1k; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
  344. u32 trmax; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
  345. u32 trmgv; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  346. u32 rbyt; /* 0x.69c - Receive Byte Counter */
  347. u32 rpkt; /* 0x.6a0 - Receive Packet Counter */
  348. u32 rfcs; /* 0x.6a4 - Receive FCS Error Counter */
  349. u32 rmca; /* 0x.6a8 - Receive Multicast Packet Counter */
  350. u32 rbca; /* 0x.6ac - Receive Broadcast Packet Counter */
  351. u32 rxcf; /* 0x.6b0 - Receive Control Frame Packet Counter */
  352. u32 rxpf; /* 0x.6b4 - Receive Pause Frame Packet Counter */
  353. u32 rxuo; /* 0x.6b8 - Receive Unknown OP Code Counter */
  354. u32 raln; /* 0x.6bc - Receive Alignment Error Counter */
  355. u32 rflr; /* 0x.6c0 - Receive Frame Length Error Counter */
  356. u32 rcde; /* 0x.6c4 - Receive Code Error Counter */
  357. u32 rcse; /* 0x.6c8 - Receive Carrier Sense Error Counter */
  358. u32 rund; /* 0x.6cc - Receive Undersize Packet Counter */
  359. u32 rovr; /* 0x.6d0 - Receive Oversize Packet Counter */
  360. u32 rfrg; /* 0x.6d4 - Receive Fragments Counter */
  361. u32 rjbr; /* 0x.6d8 - Receive Jabber Counter */
  362. u32 rdrp; /* 0x.6dc - Receive Drop Counter */
  363. u32 tbyt; /* 0x.6e0 - Transmit Byte Counter Counter */
  364. u32 tpkt; /* 0x.6e4 - Transmit Packet Counter */
  365. u32 tmca; /* 0x.6e8 - Transmit Multicast Packet Counter */
  366. u32 tbca; /* 0x.6ec - Transmit Broadcast Packet Counter */
  367. u32 txpf; /* 0x.6f0 - Transmit Pause Control Frame Counter */
  368. u32 tdfr; /* 0x.6f4 - Transmit Deferral Packet Counter */
  369. u32 tedf; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
  370. u32 tscl; /* 0x.6fc - Transmit Single Collision Packet Counter */
  371. u32 tmcl; /* 0x.700 - Transmit Multiple Collision Packet Counter */
  372. u32 tlcl; /* 0x.704 - Transmit Late Collision Packet Counter */
  373. u32 txcl; /* 0x.708 - Transmit Excessive Collision Packet Counter */
  374. u32 tncl; /* 0x.70c - Transmit Total Collision Counter */
  375. u8 res1[4];
  376. u32 tdrp; /* 0x.714 - Transmit Drop Frame Counter */
  377. u32 tjbr; /* 0x.718 - Transmit Jabber Frame Counter */
  378. u32 tfcs; /* 0x.71c - Transmit FCS Error Counter */
  379. u32 txcf; /* 0x.720 - Transmit Control Frame Counter */
  380. u32 tovr; /* 0x.724 - Transmit Oversize Frame Counter */
  381. u32 tund; /* 0x.728 - Transmit Undersize Frame Counter */
  382. u32 tfrg; /* 0x.72c - Transmit Fragments Frame Counter */
  383. u32 car1; /* 0x.730 - Carry Register One */
  384. u32 car2; /* 0x.734 - Carry Register Two */
  385. u32 cam1; /* 0x.738 - Carry Mask Register One */
  386. u32 cam2; /* 0x.73c - Carry Mask Register Two */
  387. };
  388. struct gfar_extra_stats {
  389. u64 kernel_dropped;
  390. u64 rx_large;
  391. u64 rx_short;
  392. u64 rx_nonoctet;
  393. u64 rx_crcerr;
  394. u64 rx_overrun;
  395. u64 rx_bsy;
  396. u64 rx_babr;
  397. u64 rx_trunc;
  398. u64 eberr;
  399. u64 tx_babt;
  400. u64 tx_underrun;
  401. u64 rx_skbmissing;
  402. u64 tx_timeout;
  403. };
  404. #define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
  405. #define GFAR_EXTRA_STATS_LEN (sizeof(struct gfar_extra_stats)/sizeof(u64))
  406. /* Number of stats in the stats structure (ignore car and cam regs)*/
  407. #define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
  408. #define GFAR_INFOSTR_LEN 32
  409. struct gfar_stats {
  410. u64 extra[GFAR_EXTRA_STATS_LEN];
  411. u64 rmon[GFAR_RMON_LEN];
  412. };
  413. struct gfar {
  414. u32 tsec_id; /* 0x.000 - Controller ID register */
  415. u8 res1[12];
  416. u32 ievent; /* 0x.010 - Interrupt Event Register */
  417. u32 imask; /* 0x.014 - Interrupt Mask Register */
  418. u32 edis; /* 0x.018 - Error Disabled Register */
  419. u8 res2[4];
  420. u32 ecntrl; /* 0x.020 - Ethernet Control Register */
  421. u32 minflr; /* 0x.024 - Minimum Frame Length Register */
  422. u32 ptv; /* 0x.028 - Pause Time Value Register */
  423. u32 dmactrl; /* 0x.02c - DMA Control Register */
  424. u32 tbipa; /* 0x.030 - TBI PHY Address Register */
  425. u8 res3[88];
  426. u32 fifo_tx_thr; /* 0x.08c - FIFO transmit threshold register */
  427. u8 res4[8];
  428. u32 fifo_tx_starve; /* 0x.098 - FIFO transmit starve register */
  429. u32 fifo_tx_starve_shutoff; /* 0x.09c - FIFO transmit starve shutoff register */
  430. u8 res5[4];
  431. u32 fifo_rx_pause; /* 0x.0a4 - FIFO receive pause threshold register */
  432. u32 fifo_rx_alarm; /* 0x.0a8 - FIFO receive alarm threshold register */
  433. u8 res6[84];
  434. u32 tctrl; /* 0x.100 - Transmit Control Register */
  435. u32 tstat; /* 0x.104 - Transmit Status Register */
  436. u32 dfvlan; /* 0x.108 - Default VLAN Control word */
  437. u32 tbdlen; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
  438. u32 txic; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
  439. u32 tqueue; /* 0x.114 - Transmit queue control register */
  440. u8 res7[40];
  441. u32 tr03wt; /* 0x.140 - TxBD Rings 0-3 round-robin weightings */
  442. u32 tr47wt; /* 0x.144 - TxBD Rings 4-7 round-robin weightings */
  443. u8 res8[52];
  444. u32 tbdbph; /* 0x.17c - Tx data buffer pointer high */
  445. u8 res9a[4];
  446. u32 tbptr0; /* 0x.184 - TxBD Pointer for ring 0 */
  447. u8 res9b[4];
  448. u32 tbptr1; /* 0x.18c - TxBD Pointer for ring 1 */
  449. u8 res9c[4];
  450. u32 tbptr2; /* 0x.194 - TxBD Pointer for ring 2 */
  451. u8 res9d[4];
  452. u32 tbptr3; /* 0x.19c - TxBD Pointer for ring 3 */
  453. u8 res9e[4];
  454. u32 tbptr4; /* 0x.1a4 - TxBD Pointer for ring 4 */
  455. u8 res9f[4];
  456. u32 tbptr5; /* 0x.1ac - TxBD Pointer for ring 5 */
  457. u8 res9g[4];
  458. u32 tbptr6; /* 0x.1b4 - TxBD Pointer for ring 6 */
  459. u8 res9h[4];
  460. u32 tbptr7; /* 0x.1bc - TxBD Pointer for ring 7 */
  461. u8 res9[64];
  462. u32 tbaseh; /* 0x.200 - TxBD base address high */
  463. u32 tbase0; /* 0x.204 - TxBD Base Address of ring 0 */
  464. u8 res10a[4];
  465. u32 tbase1; /* 0x.20c - TxBD Base Address of ring 1 */
  466. u8 res10b[4];
  467. u32 tbase2; /* 0x.214 - TxBD Base Address of ring 2 */
  468. u8 res10c[4];
  469. u32 tbase3; /* 0x.21c - TxBD Base Address of ring 3 */
  470. u8 res10d[4];
  471. u32 tbase4; /* 0x.224 - TxBD Base Address of ring 4 */
  472. u8 res10e[4];
  473. u32 tbase5; /* 0x.22c - TxBD Base Address of ring 5 */
  474. u8 res10f[4];
  475. u32 tbase6; /* 0x.234 - TxBD Base Address of ring 6 */
  476. u8 res10g[4];
  477. u32 tbase7; /* 0x.23c - TxBD Base Address of ring 7 */
  478. u8 res10[192];
  479. u32 rctrl; /* 0x.300 - Receive Control Register */
  480. u32 rstat; /* 0x.304 - Receive Status Register */
  481. u8 res12[8];
  482. u32 rxic; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
  483. u32 rqueue; /* 0x.314 - Receive queue control register */
  484. u8 res13[24];
  485. u32 rbifx; /* 0x.330 - Receive bit field extract control register */
  486. u32 rqfar; /* 0x.334 - Receive queue filing table address register */
  487. u32 rqfcr; /* 0x.338 - Receive queue filing table control register */
  488. u32 rqfpr; /* 0x.33c - Receive queue filing table property register */
  489. u32 mrblr; /* 0x.340 - Maximum Receive Buffer Length Register */
  490. u8 res14[56];
  491. u32 rbdbph; /* 0x.37c - Rx data buffer pointer high */
  492. u8 res15a[4];
  493. u32 rbptr0; /* 0x.384 - RxBD pointer for ring 0 */
  494. u8 res15b[4];
  495. u32 rbptr1; /* 0x.38c - RxBD pointer for ring 1 */
  496. u8 res15c[4];
  497. u32 rbptr2; /* 0x.394 - RxBD pointer for ring 2 */
  498. u8 res15d[4];
  499. u32 rbptr3; /* 0x.39c - RxBD pointer for ring 3 */
  500. u8 res15e[4];
  501. u32 rbptr4; /* 0x.3a4 - RxBD pointer for ring 4 */
  502. u8 res15f[4];
  503. u32 rbptr5; /* 0x.3ac - RxBD pointer for ring 5 */
  504. u8 res15g[4];
  505. u32 rbptr6; /* 0x.3b4 - RxBD pointer for ring 6 */
  506. u8 res15h[4];
  507. u32 rbptr7; /* 0x.3bc - RxBD pointer for ring 7 */
  508. u8 res16[64];
  509. u32 rbaseh; /* 0x.400 - RxBD base address high */
  510. u32 rbase0; /* 0x.404 - RxBD base address of ring 0 */
  511. u8 res17a[4];
  512. u32 rbase1; /* 0x.40c - RxBD base address of ring 1 */
  513. u8 res17b[4];
  514. u32 rbase2; /* 0x.414 - RxBD base address of ring 2 */
  515. u8 res17c[4];
  516. u32 rbase3; /* 0x.41c - RxBD base address of ring 3 */
  517. u8 res17d[4];
  518. u32 rbase4; /* 0x.424 - RxBD base address of ring 4 */
  519. u8 res17e[4];
  520. u32 rbase5; /* 0x.42c - RxBD base address of ring 5 */
  521. u8 res17f[4];
  522. u32 rbase6; /* 0x.434 - RxBD base address of ring 6 */
  523. u8 res17g[4];
  524. u32 rbase7; /* 0x.43c - RxBD base address of ring 7 */
  525. u8 res17[192];
  526. u32 maccfg1; /* 0x.500 - MAC Configuration 1 Register */
  527. u32 maccfg2; /* 0x.504 - MAC Configuration 2 Register */
  528. u32 ipgifg; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
  529. u32 hafdup; /* 0x.50c - Half Duplex Register */
  530. u32 maxfrm; /* 0x.510 - Maximum Frame Length Register */
  531. u8 res18[12];
  532. u8 gfar_mii_regs[24]; /* See gianfar_phy.h */
  533. u8 res19[4];
  534. u32 ifstat; /* 0x.53c - Interface Status Register */
  535. u32 macstnaddr1; /* 0x.540 - Station Address Part 1 Register */
  536. u32 macstnaddr2; /* 0x.544 - Station Address Part 2 Register */
  537. u32 mac01addr1; /* 0x.548 - MAC exact match address 1, part 1 */
  538. u32 mac01addr2; /* 0x.54c - MAC exact match address 1, part 2 */
  539. u32 mac02addr1; /* 0x.550 - MAC exact match address 2, part 1 */
  540. u32 mac02addr2; /* 0x.554 - MAC exact match address 2, part 2 */
  541. u32 mac03addr1; /* 0x.558 - MAC exact match address 3, part 1 */
  542. u32 mac03addr2; /* 0x.55c - MAC exact match address 3, part 2 */
  543. u32 mac04addr1; /* 0x.560 - MAC exact match address 4, part 1 */
  544. u32 mac04addr2; /* 0x.564 - MAC exact match address 4, part 2 */
  545. u32 mac05addr1; /* 0x.568 - MAC exact match address 5, part 1 */
  546. u32 mac05addr2; /* 0x.56c - MAC exact match address 5, part 2 */
  547. u32 mac06addr1; /* 0x.570 - MAC exact match address 6, part 1 */
  548. u32 mac06addr2; /* 0x.574 - MAC exact match address 6, part 2 */
  549. u32 mac07addr1; /* 0x.578 - MAC exact match address 7, part 1 */
  550. u32 mac07addr2; /* 0x.57c - MAC exact match address 7, part 2 */
  551. u32 mac08addr1; /* 0x.580 - MAC exact match address 8, part 1 */
  552. u32 mac08addr2; /* 0x.584 - MAC exact match address 8, part 2 */
  553. u32 mac09addr1; /* 0x.588 - MAC exact match address 9, part 1 */
  554. u32 mac09addr2; /* 0x.58c - MAC exact match address 9, part 2 */
  555. u32 mac10addr1; /* 0x.590 - MAC exact match address 10, part 1*/
  556. u32 mac10addr2; /* 0x.594 - MAC exact match address 10, part 2*/
  557. u32 mac11addr1; /* 0x.598 - MAC exact match address 11, part 1*/
  558. u32 mac11addr2; /* 0x.59c - MAC exact match address 11, part 2*/
  559. u32 mac12addr1; /* 0x.5a0 - MAC exact match address 12, part 1*/
  560. u32 mac12addr2; /* 0x.5a4 - MAC exact match address 12, part 2*/
  561. u32 mac13addr1; /* 0x.5a8 - MAC exact match address 13, part 1*/
  562. u32 mac13addr2; /* 0x.5ac - MAC exact match address 13, part 2*/
  563. u32 mac14addr1; /* 0x.5b0 - MAC exact match address 14, part 1*/
  564. u32 mac14addr2; /* 0x.5b4 - MAC exact match address 14, part 2*/
  565. u32 mac15addr1; /* 0x.5b8 - MAC exact match address 15, part 1*/
  566. u32 mac15addr2; /* 0x.5bc - MAC exact match address 15, part 2*/
  567. u8 res20[192];
  568. struct rmon_mib rmon; /* 0x.680-0x.73c */
  569. u32 rrej; /* 0x.740 - Receive filer rejected packet counter */
  570. u8 res21[188];
  571. u32 igaddr0; /* 0x.800 - Indivdual/Group address register 0*/
  572. u32 igaddr1; /* 0x.804 - Indivdual/Group address register 1*/
  573. u32 igaddr2; /* 0x.808 - Indivdual/Group address register 2*/
  574. u32 igaddr3; /* 0x.80c - Indivdual/Group address register 3*/
  575. u32 igaddr4; /* 0x.810 - Indivdual/Group address register 4*/
  576. u32 igaddr5; /* 0x.814 - Indivdual/Group address register 5*/
  577. u32 igaddr6; /* 0x.818 - Indivdual/Group address register 6*/
  578. u32 igaddr7; /* 0x.81c - Indivdual/Group address register 7*/
  579. u8 res22[96];
  580. u32 gaddr0; /* 0x.880 - Group address register 0 */
  581. u32 gaddr1; /* 0x.884 - Group address register 1 */
  582. u32 gaddr2; /* 0x.888 - Group address register 2 */
  583. u32 gaddr3; /* 0x.88c - Group address register 3 */
  584. u32 gaddr4; /* 0x.890 - Group address register 4 */
  585. u32 gaddr5; /* 0x.894 - Group address register 5 */
  586. u32 gaddr6; /* 0x.898 - Group address register 6 */
  587. u32 gaddr7; /* 0x.89c - Group address register 7 */
  588. u8 res23a[352];
  589. u32 fifocfg; /* 0x.a00 - FIFO interface config register */
  590. u8 res23b[252];
  591. u8 res23c[248];
  592. u32 attr; /* 0x.bf8 - Attributes Register */
  593. u32 attreli; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
  594. u8 res24[1024];
  595. };
  596. /* Struct stolen almost completely (and shamelessly) from the FCC enet source
  597. * (Ok, that's not so true anymore, but there is a family resemblence)
  598. * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
  599. * and tx_bd_base always point to the currently available buffer.
  600. * The dirty_tx tracks the current buffer that is being sent by the
  601. * controller. The cur_tx and dirty_tx are equal under both completely
  602. * empty and completely full conditions. The empty/ready indicator in
  603. * the buffer descriptor determines the actual condition.
  604. */
  605. struct gfar_private {
  606. /* Fields controlled by TX lock */
  607. spinlock_t txlock;
  608. /* Pointer to the array of skbuffs */
  609. struct sk_buff ** tx_skbuff;
  610. /* next free skb in the array */
  611. u16 skb_curtx;
  612. /* First skb in line to be transmitted */
  613. u16 skb_dirtytx;
  614. /* Configuration info for the coalescing features */
  615. unsigned char txcoalescing;
  616. unsigned short txcount;
  617. unsigned short txtime;
  618. /* Buffer descriptor pointers */
  619. struct txbd8 *tx_bd_base; /* First tx buffer descriptor */
  620. struct txbd8 *cur_tx; /* Next free ring entry */
  621. struct txbd8 *dirty_tx; /* First buffer in line
  622. to be transmitted */
  623. unsigned int tx_ring_size;
  624. /* RX Locked fields */
  625. spinlock_t rxlock;
  626. struct net_device *dev;
  627. struct napi_struct napi;
  628. /* skb array and index */
  629. struct sk_buff ** rx_skbuff;
  630. u16 skb_currx;
  631. /* RX Coalescing values */
  632. unsigned char rxcoalescing;
  633. unsigned short rxcount;
  634. unsigned short rxtime;
  635. struct rxbd8 *rx_bd_base; /* First Rx buffers */
  636. struct rxbd8 *cur_rx; /* Next free rx ring entry */
  637. /* RX parameters */
  638. unsigned int rx_ring_size;
  639. unsigned int rx_buffer_size;
  640. unsigned int rx_stash_size;
  641. unsigned int rx_stash_index;
  642. struct vlan_group *vlgrp;
  643. /* Unprotected fields */
  644. /* Pointer to the GFAR memory mapped Registers */
  645. struct gfar __iomem *regs;
  646. /* Hash registers and their width */
  647. u32 __iomem *hash_regs[16];
  648. int hash_width;
  649. /* global parameters */
  650. unsigned int fifo_threshold;
  651. unsigned int fifo_starve;
  652. unsigned int fifo_starve_off;
  653. /* Bitfield update lock */
  654. spinlock_t bflock;
  655. unsigned char vlan_enable:1,
  656. rx_csum_enable:1,
  657. extended_hash:1,
  658. bd_stash_en:1,
  659. wol_en:1; /* Wake-on-LAN enabled */
  660. unsigned short padding;
  661. unsigned int interruptTransmit;
  662. unsigned int interruptReceive;
  663. unsigned int interruptError;
  664. /* info structure initialized by platform code */
  665. struct gianfar_platform_data *einfo;
  666. /* PHY stuff */
  667. struct phy_device *phydev;
  668. struct mii_bus *mii_bus;
  669. int oldspeed;
  670. int oldduplex;
  671. int oldlink;
  672. uint32_t msg_enable;
  673. struct work_struct reset_task;
  674. /* Network Statistics */
  675. struct gfar_extra_stats extra_stats;
  676. };
  677. static inline u32 gfar_read(volatile unsigned __iomem *addr)
  678. {
  679. u32 val;
  680. val = in_be32(addr);
  681. return val;
  682. }
  683. static inline void gfar_write(volatile unsigned __iomem *addr, u32 val)
  684. {
  685. out_be32(addr, val);
  686. }
  687. extern irqreturn_t gfar_receive(int irq, void *dev_id);
  688. extern int startup_gfar(struct net_device *dev);
  689. extern void stop_gfar(struct net_device *dev);
  690. extern void gfar_halt(struct net_device *dev);
  691. extern void gfar_phy_test(struct mii_bus *bus, struct phy_device *phydev,
  692. int enable, u32 regnum, u32 read);
  693. void gfar_init_sysfs(struct net_device *dev);
  694. int gfar_local_mdio_write(struct gfar_mii __iomem *regs, int mii_id,
  695. int regnum, u16 value);
  696. int gfar_local_mdio_read(struct gfar_mii __iomem *regs, int mii_id, int regnum);
  697. #endif /* __GIANFAR_H */