atl1.c 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong.huang@atheros.com>
  28. * Jie Yang <jie.yang@atheros.com>
  29. * Chris Snook <csnook@redhat.com>
  30. * Jay Cliburn <jcliburn@gmail.com>
  31. *
  32. * This version is adapted from the Attansic reference driver.
  33. *
  34. * TODO:
  35. * Add more ethtool functions.
  36. * Fix abstruse irq enable/disable condition described here:
  37. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  38. *
  39. * NEEDS TESTING:
  40. * VLAN
  41. * multicast
  42. * promiscuous mode
  43. * interrupt coalescing
  44. * SMP torture testing
  45. */
  46. #include <asm/atomic.h>
  47. #include <asm/byteorder.h>
  48. #include <linux/compiler.h>
  49. #include <linux/crc32.h>
  50. #include <linux/delay.h>
  51. #include <linux/dma-mapping.h>
  52. #include <linux/etherdevice.h>
  53. #include <linux/hardirq.h>
  54. #include <linux/if_ether.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/in.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/ip.h>
  59. #include <linux/irqflags.h>
  60. #include <linux/irqreturn.h>
  61. #include <linux/jiffies.h>
  62. #include <linux/mii.h>
  63. #include <linux/module.h>
  64. #include <linux/moduleparam.h>
  65. #include <linux/net.h>
  66. #include <linux/netdevice.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/pm.h>
  70. #include <linux/skbuff.h>
  71. #include <linux/slab.h>
  72. #include <linux/spinlock.h>
  73. #include <linux/string.h>
  74. #include <linux/tcp.h>
  75. #include <linux/timer.h>
  76. #include <linux/types.h>
  77. #include <linux/workqueue.h>
  78. #include <net/checksum.h>
  79. #include "atl1.h"
  80. /* Temporary hack for merging atl1 and atl2 */
  81. #include "atlx.c"
  82. /*
  83. * This is the only thing that needs to be changed to adjust the
  84. * maximum number of ports that the driver can manage.
  85. */
  86. #define ATL1_MAX_NIC 4
  87. #define OPTION_UNSET -1
  88. #define OPTION_DISABLED 0
  89. #define OPTION_ENABLED 1
  90. #define ATL1_PARAM_INIT { [0 ... ATL1_MAX_NIC] = OPTION_UNSET }
  91. /*
  92. * Interrupt Moderate Timer in units of 2 us
  93. *
  94. * Valid Range: 10-65535
  95. *
  96. * Default Value: 100 (200us)
  97. */
  98. static int __devinitdata int_mod_timer[ATL1_MAX_NIC+1] = ATL1_PARAM_INIT;
  99. static int num_int_mod_timer;
  100. module_param_array_named(int_mod_timer, int_mod_timer, int,
  101. &num_int_mod_timer, 0);
  102. MODULE_PARM_DESC(int_mod_timer, "Interrupt moderator timer");
  103. #define DEFAULT_INT_MOD_CNT 100 /* 200us */
  104. #define MAX_INT_MOD_CNT 65000
  105. #define MIN_INT_MOD_CNT 50
  106. struct atl1_option {
  107. enum { enable_option, range_option, list_option } type;
  108. char *name;
  109. char *err;
  110. int def;
  111. union {
  112. struct { /* range_option info */
  113. int min;
  114. int max;
  115. } r;
  116. struct { /* list_option info */
  117. int nr;
  118. struct atl1_opt_list {
  119. int i;
  120. char *str;
  121. } *p;
  122. } l;
  123. } arg;
  124. };
  125. static int __devinit atl1_validate_option(int *value, struct atl1_option *opt,
  126. struct pci_dev *pdev)
  127. {
  128. if (*value == OPTION_UNSET) {
  129. *value = opt->def;
  130. return 0;
  131. }
  132. switch (opt->type) {
  133. case enable_option:
  134. switch (*value) {
  135. case OPTION_ENABLED:
  136. dev_info(&pdev->dev, "%s enabled\n", opt->name);
  137. return 0;
  138. case OPTION_DISABLED:
  139. dev_info(&pdev->dev, "%s disabled\n", opt->name);
  140. return 0;
  141. }
  142. break;
  143. case range_option:
  144. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  145. dev_info(&pdev->dev, "%s set to %i\n", opt->name,
  146. *value);
  147. return 0;
  148. }
  149. break;
  150. case list_option:{
  151. int i;
  152. struct atl1_opt_list *ent;
  153. for (i = 0; i < opt->arg.l.nr; i++) {
  154. ent = &opt->arg.l.p[i];
  155. if (*value == ent->i) {
  156. if (ent->str[0] != '\0')
  157. dev_info(&pdev->dev, "%s\n",
  158. ent->str);
  159. return 0;
  160. }
  161. }
  162. }
  163. break;
  164. default:
  165. break;
  166. }
  167. dev_info(&pdev->dev, "invalid %s specified (%i) %s\n",
  168. opt->name, *value, opt->err);
  169. *value = opt->def;
  170. return -1;
  171. }
  172. /*
  173. * atl1_check_options - Range Checking for Command Line Parameters
  174. * @adapter: board private structure
  175. *
  176. * This routine checks all command line parameters for valid user
  177. * input. If an invalid value is given, or if no user specified
  178. * value exists, a default value is used. The final value is stored
  179. * in a variable in the adapter structure.
  180. */
  181. void __devinit atl1_check_options(struct atl1_adapter *adapter)
  182. {
  183. struct pci_dev *pdev = adapter->pdev;
  184. int bd = adapter->bd_number;
  185. if (bd >= ATL1_MAX_NIC) {
  186. dev_notice(&pdev->dev, "no configuration for board#%i\n", bd);
  187. dev_notice(&pdev->dev, "using defaults for all values\n");
  188. }
  189. { /* Interrupt Moderate Timer */
  190. struct atl1_option opt = {
  191. .type = range_option,
  192. .name = "Interrupt Moderator Timer",
  193. .err = "using default of "
  194. __MODULE_STRING(DEFAULT_INT_MOD_CNT),
  195. .def = DEFAULT_INT_MOD_CNT,
  196. .arg = {.r = {.min = MIN_INT_MOD_CNT,
  197. .max = MAX_INT_MOD_CNT} }
  198. };
  199. int val;
  200. if (num_int_mod_timer > bd) {
  201. val = int_mod_timer[bd];
  202. atl1_validate_option(&val, &opt, pdev);
  203. adapter->imt = (u16) val;
  204. } else
  205. adapter->imt = (u16) (opt.def);
  206. }
  207. }
  208. /*
  209. * atl1_pci_tbl - PCI Device ID Table
  210. */
  211. static const struct pci_device_id atl1_pci_tbl[] = {
  212. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  213. /* required last entry */
  214. {0,}
  215. };
  216. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  217. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  218. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  219. static int debug = -1;
  220. module_param(debug, int, 0);
  221. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  222. /*
  223. * Reset the transmit and receive units; mask and clear all interrupts.
  224. * hw - Struct containing variables accessed by shared code
  225. * return : 0 or idle status (if error)
  226. */
  227. static s32 atl1_reset_hw(struct atl1_hw *hw)
  228. {
  229. struct pci_dev *pdev = hw->back->pdev;
  230. struct atl1_adapter *adapter = hw->back;
  231. u32 icr;
  232. int i;
  233. /*
  234. * Clear Interrupt mask to stop board from generating
  235. * interrupts & Clear any pending interrupt events
  236. */
  237. /*
  238. * iowrite32(0, hw->hw_addr + REG_IMR);
  239. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  240. */
  241. /*
  242. * Issue Soft Reset to the MAC. This will reset the chip's
  243. * transmit, receive, DMA. It will not effect
  244. * the current PCI configuration. The global reset bit is self-
  245. * clearing, and should clear within a microsecond.
  246. */
  247. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  248. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  249. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  250. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  251. /* delay about 1ms */
  252. msleep(1);
  253. /* Wait at least 10ms for All module to be Idle */
  254. for (i = 0; i < 10; i++) {
  255. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  256. if (!icr)
  257. break;
  258. /* delay 1 ms */
  259. msleep(1);
  260. /* FIXME: still the right way to do this? */
  261. cpu_relax();
  262. }
  263. if (icr) {
  264. if (netif_msg_hw(adapter))
  265. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  266. return icr;
  267. }
  268. return 0;
  269. }
  270. /* function about EEPROM
  271. *
  272. * check_eeprom_exist
  273. * return 0 if eeprom exist
  274. */
  275. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  276. {
  277. u32 value;
  278. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  279. if (value & SPI_FLASH_CTRL_EN_VPD) {
  280. value &= ~SPI_FLASH_CTRL_EN_VPD;
  281. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  282. }
  283. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  284. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  285. }
  286. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  287. {
  288. int i;
  289. u32 control;
  290. if (offset & 3)
  291. /* address do not align */
  292. return false;
  293. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  294. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  295. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  296. ioread32(hw->hw_addr + REG_VPD_CAP);
  297. for (i = 0; i < 10; i++) {
  298. msleep(2);
  299. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  300. if (control & VPD_CAP_VPD_FLAG)
  301. break;
  302. }
  303. if (control & VPD_CAP_VPD_FLAG) {
  304. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  305. return true;
  306. }
  307. /* timeout */
  308. return false;
  309. }
  310. /*
  311. * Reads the value from a PHY register
  312. * hw - Struct containing variables accessed by shared code
  313. * reg_addr - address of the PHY register to read
  314. */
  315. s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  316. {
  317. u32 val;
  318. int i;
  319. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  320. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  321. MDIO_CLK_SEL_SHIFT;
  322. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  323. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  324. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  325. udelay(2);
  326. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  327. if (!(val & (MDIO_START | MDIO_BUSY)))
  328. break;
  329. }
  330. if (!(val & (MDIO_START | MDIO_BUSY))) {
  331. *phy_data = (u16) val;
  332. return 0;
  333. }
  334. return ATLX_ERR_PHY;
  335. }
  336. #define CUSTOM_SPI_CS_SETUP 2
  337. #define CUSTOM_SPI_CLK_HI 2
  338. #define CUSTOM_SPI_CLK_LO 2
  339. #define CUSTOM_SPI_CS_HOLD 2
  340. #define CUSTOM_SPI_CS_HI 3
  341. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  342. {
  343. int i;
  344. u32 value;
  345. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  346. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  347. value = SPI_FLASH_CTRL_WAIT_READY |
  348. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  349. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  350. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  351. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  352. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  353. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  354. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  355. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  356. SPI_FLASH_CTRL_CS_HI_MASK) <<
  357. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  358. SPI_FLASH_CTRL_INS_SHIFT;
  359. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  360. value |= SPI_FLASH_CTRL_START;
  361. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  362. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  363. for (i = 0; i < 10; i++) {
  364. msleep(1);
  365. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  366. if (!(value & SPI_FLASH_CTRL_START))
  367. break;
  368. }
  369. if (value & SPI_FLASH_CTRL_START)
  370. return false;
  371. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  372. return true;
  373. }
  374. /*
  375. * get_permanent_address
  376. * return 0 if get valid mac address,
  377. */
  378. static int atl1_get_permanent_address(struct atl1_hw *hw)
  379. {
  380. u32 addr[2];
  381. u32 i, control;
  382. u16 reg;
  383. u8 eth_addr[ETH_ALEN];
  384. bool key_valid;
  385. if (is_valid_ether_addr(hw->perm_mac_addr))
  386. return 0;
  387. /* init */
  388. addr[0] = addr[1] = 0;
  389. if (!atl1_check_eeprom_exist(hw)) {
  390. reg = 0;
  391. key_valid = false;
  392. /* Read out all EEPROM content */
  393. i = 0;
  394. while (1) {
  395. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  396. if (key_valid) {
  397. if (reg == REG_MAC_STA_ADDR)
  398. addr[0] = control;
  399. else if (reg == (REG_MAC_STA_ADDR + 4))
  400. addr[1] = control;
  401. key_valid = false;
  402. } else if ((control & 0xff) == 0x5A) {
  403. key_valid = true;
  404. reg = (u16) (control >> 16);
  405. } else
  406. break;
  407. } else
  408. /* read error */
  409. break;
  410. i += 4;
  411. }
  412. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  413. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  414. if (is_valid_ether_addr(eth_addr)) {
  415. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  416. return 0;
  417. }
  418. }
  419. /* see if SPI FLAGS exist ? */
  420. addr[0] = addr[1] = 0;
  421. reg = 0;
  422. key_valid = false;
  423. i = 0;
  424. while (1) {
  425. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  426. if (key_valid) {
  427. if (reg == REG_MAC_STA_ADDR)
  428. addr[0] = control;
  429. else if (reg == (REG_MAC_STA_ADDR + 4))
  430. addr[1] = control;
  431. key_valid = false;
  432. } else if ((control & 0xff) == 0x5A) {
  433. key_valid = true;
  434. reg = (u16) (control >> 16);
  435. } else
  436. /* data end */
  437. break;
  438. } else
  439. /* read error */
  440. break;
  441. i += 4;
  442. }
  443. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  444. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  445. if (is_valid_ether_addr(eth_addr)) {
  446. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  447. return 0;
  448. }
  449. /*
  450. * On some motherboards, the MAC address is written by the
  451. * BIOS directly to the MAC register during POST, and is
  452. * not stored in eeprom. If all else thus far has failed
  453. * to fetch the permanent MAC address, try reading it directly.
  454. */
  455. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  456. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  457. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  458. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  459. if (is_valid_ether_addr(eth_addr)) {
  460. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  461. return 0;
  462. }
  463. return 1;
  464. }
  465. /*
  466. * Reads the adapter's MAC address from the EEPROM
  467. * hw - Struct containing variables accessed by shared code
  468. */
  469. s32 atl1_read_mac_addr(struct atl1_hw *hw)
  470. {
  471. u16 i;
  472. if (atl1_get_permanent_address(hw))
  473. random_ether_addr(hw->perm_mac_addr);
  474. for (i = 0; i < ETH_ALEN; i++)
  475. hw->mac_addr[i] = hw->perm_mac_addr[i];
  476. return 0;
  477. }
  478. /*
  479. * Hashes an address to determine its location in the multicast table
  480. * hw - Struct containing variables accessed by shared code
  481. * mc_addr - the multicast address to hash
  482. *
  483. * atl1_hash_mc_addr
  484. * purpose
  485. * set hash value for a multicast address
  486. * hash calcu processing :
  487. * 1. calcu 32bit CRC for multicast address
  488. * 2. reverse crc with MSB to LSB
  489. */
  490. u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  491. {
  492. u32 crc32, value = 0;
  493. int i;
  494. crc32 = ether_crc_le(6, mc_addr);
  495. for (i = 0; i < 32; i++)
  496. value |= (((crc32 >> i) & 1) << (31 - i));
  497. return value;
  498. }
  499. /*
  500. * Sets the bit in the multicast table corresponding to the hash value.
  501. * hw - Struct containing variables accessed by shared code
  502. * hash_value - Multicast address hash value
  503. */
  504. void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  505. {
  506. u32 hash_bit, hash_reg;
  507. u32 mta;
  508. /*
  509. * The HASH Table is a register array of 2 32-bit registers.
  510. * It is treated like an array of 64 bits. We want to set
  511. * bit BitArray[hash_value]. So we figure out what register
  512. * the bit is in, read it, OR in the new bit, then write
  513. * back the new value. The register is determined by the
  514. * upper 7 bits of the hash value and the bit within that
  515. * register are determined by the lower 5 bits of the value.
  516. */
  517. hash_reg = (hash_value >> 31) & 0x1;
  518. hash_bit = (hash_value >> 26) & 0x1F;
  519. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  520. mta |= (1 << hash_bit);
  521. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  522. }
  523. /*
  524. * Writes a value to a PHY register
  525. * hw - Struct containing variables accessed by shared code
  526. * reg_addr - address of the PHY register to write
  527. * data - data to write to the PHY
  528. */
  529. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  530. {
  531. int i;
  532. u32 val;
  533. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  534. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  535. MDIO_SUP_PREAMBLE |
  536. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  537. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  538. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  539. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  540. udelay(2);
  541. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  542. if (!(val & (MDIO_START | MDIO_BUSY)))
  543. break;
  544. }
  545. if (!(val & (MDIO_START | MDIO_BUSY)))
  546. return 0;
  547. return ATLX_ERR_PHY;
  548. }
  549. /*
  550. * Make L001's PHY out of Power Saving State (bug)
  551. * hw - Struct containing variables accessed by shared code
  552. * when power on, L001's PHY always on Power saving State
  553. * (Gigabit Link forbidden)
  554. */
  555. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  556. {
  557. s32 ret;
  558. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  559. if (ret)
  560. return ret;
  561. return atl1_write_phy_reg(hw, 30, 0);
  562. }
  563. /*
  564. * Resets the PHY and make all config validate
  565. * hw - Struct containing variables accessed by shared code
  566. *
  567. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  568. */
  569. static s32 atl1_phy_reset(struct atl1_hw *hw)
  570. {
  571. struct pci_dev *pdev = hw->back->pdev;
  572. struct atl1_adapter *adapter = hw->back;
  573. s32 ret_val;
  574. u16 phy_data;
  575. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  576. hw->media_type == MEDIA_TYPE_1000M_FULL)
  577. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  578. else {
  579. switch (hw->media_type) {
  580. case MEDIA_TYPE_100M_FULL:
  581. phy_data =
  582. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  583. MII_CR_RESET;
  584. break;
  585. case MEDIA_TYPE_100M_HALF:
  586. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  587. break;
  588. case MEDIA_TYPE_10M_FULL:
  589. phy_data =
  590. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  591. break;
  592. default:
  593. /* MEDIA_TYPE_10M_HALF: */
  594. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  595. break;
  596. }
  597. }
  598. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  599. if (ret_val) {
  600. u32 val;
  601. int i;
  602. /* pcie serdes link may be down! */
  603. if (netif_msg_hw(adapter))
  604. dev_dbg(&pdev->dev, "pcie phy link down\n");
  605. for (i = 0; i < 25; i++) {
  606. msleep(1);
  607. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  608. if (!(val & (MDIO_START | MDIO_BUSY)))
  609. break;
  610. }
  611. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  612. if (netif_msg_hw(adapter))
  613. dev_warn(&pdev->dev,
  614. "pcie link down at least 25ms\n");
  615. return ret_val;
  616. }
  617. }
  618. return 0;
  619. }
  620. /*
  621. * Configures PHY autoneg and flow control advertisement settings
  622. * hw - Struct containing variables accessed by shared code
  623. */
  624. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  625. {
  626. s32 ret_val;
  627. s16 mii_autoneg_adv_reg;
  628. s16 mii_1000t_ctrl_reg;
  629. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  630. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  631. /* Read the MII 1000Base-T Control Register (Address 9). */
  632. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  633. /*
  634. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  635. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  636. * the 1000Base-T Control Register (Address 9).
  637. */
  638. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  639. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  640. /*
  641. * Need to parse media_type and set up
  642. * the appropriate PHY registers.
  643. */
  644. switch (hw->media_type) {
  645. case MEDIA_TYPE_AUTO_SENSOR:
  646. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  647. MII_AR_10T_FD_CAPS |
  648. MII_AR_100TX_HD_CAPS |
  649. MII_AR_100TX_FD_CAPS);
  650. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  651. break;
  652. case MEDIA_TYPE_1000M_FULL:
  653. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  654. break;
  655. case MEDIA_TYPE_100M_FULL:
  656. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  657. break;
  658. case MEDIA_TYPE_100M_HALF:
  659. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  660. break;
  661. case MEDIA_TYPE_10M_FULL:
  662. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  663. break;
  664. default:
  665. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  666. break;
  667. }
  668. /* flow control fixed to enable all */
  669. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  670. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  671. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  672. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  673. if (ret_val)
  674. return ret_val;
  675. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  676. if (ret_val)
  677. return ret_val;
  678. return 0;
  679. }
  680. /*
  681. * Configures link settings.
  682. * hw - Struct containing variables accessed by shared code
  683. * Assumes the hardware has previously been reset and the
  684. * transmitter and receiver are not enabled.
  685. */
  686. static s32 atl1_setup_link(struct atl1_hw *hw)
  687. {
  688. struct pci_dev *pdev = hw->back->pdev;
  689. struct atl1_adapter *adapter = hw->back;
  690. s32 ret_val;
  691. /*
  692. * Options:
  693. * PHY will advertise value(s) parsed from
  694. * autoneg_advertised and fc
  695. * no matter what autoneg is , We will not wait link result.
  696. */
  697. ret_val = atl1_phy_setup_autoneg_adv(hw);
  698. if (ret_val) {
  699. if (netif_msg_link(adapter))
  700. dev_dbg(&pdev->dev,
  701. "error setting up autonegotiation\n");
  702. return ret_val;
  703. }
  704. /* SW.Reset , En-Auto-Neg if needed */
  705. ret_val = atl1_phy_reset(hw);
  706. if (ret_val) {
  707. if (netif_msg_link(adapter))
  708. dev_dbg(&pdev->dev, "error resetting phy\n");
  709. return ret_val;
  710. }
  711. hw->phy_configured = true;
  712. return ret_val;
  713. }
  714. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  715. {
  716. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  717. /* Atmel */
  718. hw->flash_vendor = 0;
  719. /* Init OP table */
  720. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  721. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  722. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  723. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  724. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  725. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  726. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  727. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  728. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  729. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  730. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  731. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  732. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  733. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  734. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  735. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  736. }
  737. /*
  738. * Performs basic configuration of the adapter.
  739. * hw - Struct containing variables accessed by shared code
  740. * Assumes that the controller has previously been reset and is in a
  741. * post-reset uninitialized state. Initializes multicast table,
  742. * and Calls routines to setup link
  743. * Leaves the transmit and receive units disabled and uninitialized.
  744. */
  745. static s32 atl1_init_hw(struct atl1_hw *hw)
  746. {
  747. u32 ret_val = 0;
  748. /* Zero out the Multicast HASH table */
  749. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  750. /* clear the old settings from the multicast hash table */
  751. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  752. atl1_init_flash_opcode(hw);
  753. if (!hw->phy_configured) {
  754. /* enable GPHY LinkChange Interrrupt */
  755. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  756. if (ret_val)
  757. return ret_val;
  758. /* make PHY out of power-saving state */
  759. ret_val = atl1_phy_leave_power_saving(hw);
  760. if (ret_val)
  761. return ret_val;
  762. /* Call a subroutine to configure the link */
  763. ret_val = atl1_setup_link(hw);
  764. }
  765. return ret_val;
  766. }
  767. /*
  768. * Detects the current speed and duplex settings of the hardware.
  769. * hw - Struct containing variables accessed by shared code
  770. * speed - Speed of the connection
  771. * duplex - Duplex setting of the connection
  772. */
  773. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  774. {
  775. struct pci_dev *pdev = hw->back->pdev;
  776. struct atl1_adapter *adapter = hw->back;
  777. s32 ret_val;
  778. u16 phy_data;
  779. /* ; --- Read PHY Specific Status Register (17) */
  780. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  781. if (ret_val)
  782. return ret_val;
  783. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  784. return ATLX_ERR_PHY_RES;
  785. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  786. case MII_ATLX_PSSR_1000MBS:
  787. *speed = SPEED_1000;
  788. break;
  789. case MII_ATLX_PSSR_100MBS:
  790. *speed = SPEED_100;
  791. break;
  792. case MII_ATLX_PSSR_10MBS:
  793. *speed = SPEED_10;
  794. break;
  795. default:
  796. if (netif_msg_hw(adapter))
  797. dev_dbg(&pdev->dev, "error getting speed\n");
  798. return ATLX_ERR_PHY_SPEED;
  799. break;
  800. }
  801. if (phy_data & MII_ATLX_PSSR_DPLX)
  802. *duplex = FULL_DUPLEX;
  803. else
  804. *duplex = HALF_DUPLEX;
  805. return 0;
  806. }
  807. void atl1_set_mac_addr(struct atl1_hw *hw)
  808. {
  809. u32 value;
  810. /*
  811. * 00-0B-6A-F6-00-DC
  812. * 0: 6AF600DC 1: 000B
  813. * low dword
  814. */
  815. value = (((u32) hw->mac_addr[2]) << 24) |
  816. (((u32) hw->mac_addr[3]) << 16) |
  817. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  818. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  819. /* high dword */
  820. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  821. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  822. }
  823. /*
  824. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  825. * @adapter: board private structure to initialize
  826. *
  827. * atl1_sw_init initializes the Adapter private data structure.
  828. * Fields are initialized based on PCI device information and
  829. * OS network device settings (MTU size).
  830. */
  831. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  832. {
  833. struct atl1_hw *hw = &adapter->hw;
  834. struct net_device *netdev = adapter->netdev;
  835. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  836. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  837. adapter->wol = 0;
  838. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  839. adapter->ict = 50000; /* 100ms */
  840. adapter->link_speed = SPEED_0; /* hardware init */
  841. adapter->link_duplex = FULL_DUPLEX;
  842. hw->phy_configured = false;
  843. hw->preamble_len = 7;
  844. hw->ipgt = 0x60;
  845. hw->min_ifg = 0x50;
  846. hw->ipgr1 = 0x40;
  847. hw->ipgr2 = 0x60;
  848. hw->max_retry = 0xf;
  849. hw->lcol = 0x37;
  850. hw->jam_ipg = 7;
  851. hw->rfd_burst = 8;
  852. hw->rrd_burst = 8;
  853. hw->rfd_fetch_gap = 1;
  854. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  855. hw->rx_jumbo_lkah = 1;
  856. hw->rrd_ret_timer = 16;
  857. hw->tpd_burst = 4;
  858. hw->tpd_fetch_th = 16;
  859. hw->txf_burst = 0x100;
  860. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  861. hw->tpd_fetch_gap = 1;
  862. hw->rcb_value = atl1_rcb_64;
  863. hw->dma_ord = atl1_dma_ord_enh;
  864. hw->dmar_block = atl1_dma_req_256;
  865. hw->dmaw_block = atl1_dma_req_256;
  866. hw->cmb_rrd = 4;
  867. hw->cmb_tpd = 4;
  868. hw->cmb_rx_timer = 1; /* about 2us */
  869. hw->cmb_tx_timer = 1; /* about 2us */
  870. hw->smb_timer = 100000; /* about 200ms */
  871. spin_lock_init(&adapter->lock);
  872. spin_lock_init(&adapter->mb_lock);
  873. return 0;
  874. }
  875. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  876. {
  877. struct atl1_adapter *adapter = netdev_priv(netdev);
  878. u16 result;
  879. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  880. return result;
  881. }
  882. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  883. int val)
  884. {
  885. struct atl1_adapter *adapter = netdev_priv(netdev);
  886. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  887. }
  888. /*
  889. * atl1_mii_ioctl -
  890. * @netdev:
  891. * @ifreq:
  892. * @cmd:
  893. */
  894. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  895. {
  896. struct atl1_adapter *adapter = netdev_priv(netdev);
  897. unsigned long flags;
  898. int retval;
  899. if (!netif_running(netdev))
  900. return -EINVAL;
  901. spin_lock_irqsave(&adapter->lock, flags);
  902. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  903. spin_unlock_irqrestore(&adapter->lock, flags);
  904. return retval;
  905. }
  906. /*
  907. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  908. * @adapter: board private structure
  909. *
  910. * Return 0 on success, negative on failure
  911. */
  912. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  913. {
  914. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  915. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  916. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  917. struct atl1_ring_header *ring_header = &adapter->ring_header;
  918. struct pci_dev *pdev = adapter->pdev;
  919. int size;
  920. u8 offset = 0;
  921. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  922. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  923. if (unlikely(!tpd_ring->buffer_info)) {
  924. if (netif_msg_drv(adapter))
  925. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  926. size);
  927. goto err_nomem;
  928. }
  929. rfd_ring->buffer_info =
  930. (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
  931. /*
  932. * real ring DMA buffer
  933. * each ring/block may need up to 8 bytes for alignment, hence the
  934. * additional 40 bytes tacked onto the end.
  935. */
  936. ring_header->size = size =
  937. sizeof(struct tx_packet_desc) * tpd_ring->count
  938. + sizeof(struct rx_free_desc) * rfd_ring->count
  939. + sizeof(struct rx_return_desc) * rrd_ring->count
  940. + sizeof(struct coals_msg_block)
  941. + sizeof(struct stats_msg_block)
  942. + 40;
  943. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  944. &ring_header->dma);
  945. if (unlikely(!ring_header->desc)) {
  946. if (netif_msg_drv(adapter))
  947. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  948. goto err_nomem;
  949. }
  950. memset(ring_header->desc, 0, ring_header->size);
  951. /* init TPD ring */
  952. tpd_ring->dma = ring_header->dma;
  953. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  954. tpd_ring->dma += offset;
  955. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  956. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  957. /* init RFD ring */
  958. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  959. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  960. rfd_ring->dma += offset;
  961. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  962. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  963. /* init RRD ring */
  964. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  965. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  966. rrd_ring->dma += offset;
  967. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  968. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  969. /* init CMB */
  970. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  971. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  972. adapter->cmb.dma += offset;
  973. adapter->cmb.cmb = (struct coals_msg_block *)
  974. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  975. /* init SMB */
  976. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  977. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  978. adapter->smb.dma += offset;
  979. adapter->smb.smb = (struct stats_msg_block *)
  980. ((u8 *) adapter->cmb.cmb +
  981. (sizeof(struct coals_msg_block) + offset));
  982. return 0;
  983. err_nomem:
  984. kfree(tpd_ring->buffer_info);
  985. return -ENOMEM;
  986. }
  987. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  988. {
  989. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  990. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  991. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  992. atomic_set(&tpd_ring->next_to_use, 0);
  993. atomic_set(&tpd_ring->next_to_clean, 0);
  994. rfd_ring->next_to_clean = 0;
  995. atomic_set(&rfd_ring->next_to_use, 0);
  996. rrd_ring->next_to_use = 0;
  997. atomic_set(&rrd_ring->next_to_clean, 0);
  998. }
  999. /*
  1000. * atl1_clean_rx_ring - Free RFD Buffers
  1001. * @adapter: board private structure
  1002. */
  1003. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1004. {
  1005. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1006. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1007. struct atl1_buffer *buffer_info;
  1008. struct pci_dev *pdev = adapter->pdev;
  1009. unsigned long size;
  1010. unsigned int i;
  1011. /* Free all the Rx ring sk_buffs */
  1012. for (i = 0; i < rfd_ring->count; i++) {
  1013. buffer_info = &rfd_ring->buffer_info[i];
  1014. if (buffer_info->dma) {
  1015. pci_unmap_page(pdev, buffer_info->dma,
  1016. buffer_info->length, PCI_DMA_FROMDEVICE);
  1017. buffer_info->dma = 0;
  1018. }
  1019. if (buffer_info->skb) {
  1020. dev_kfree_skb(buffer_info->skb);
  1021. buffer_info->skb = NULL;
  1022. }
  1023. }
  1024. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1025. memset(rfd_ring->buffer_info, 0, size);
  1026. /* Zero out the descriptor ring */
  1027. memset(rfd_ring->desc, 0, rfd_ring->size);
  1028. rfd_ring->next_to_clean = 0;
  1029. atomic_set(&rfd_ring->next_to_use, 0);
  1030. rrd_ring->next_to_use = 0;
  1031. atomic_set(&rrd_ring->next_to_clean, 0);
  1032. }
  1033. /*
  1034. * atl1_clean_tx_ring - Free Tx Buffers
  1035. * @adapter: board private structure
  1036. */
  1037. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1038. {
  1039. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1040. struct atl1_buffer *buffer_info;
  1041. struct pci_dev *pdev = adapter->pdev;
  1042. unsigned long size;
  1043. unsigned int i;
  1044. /* Free all the Tx ring sk_buffs */
  1045. for (i = 0; i < tpd_ring->count; i++) {
  1046. buffer_info = &tpd_ring->buffer_info[i];
  1047. if (buffer_info->dma) {
  1048. pci_unmap_page(pdev, buffer_info->dma,
  1049. buffer_info->length, PCI_DMA_TODEVICE);
  1050. buffer_info->dma = 0;
  1051. }
  1052. }
  1053. for (i = 0; i < tpd_ring->count; i++) {
  1054. buffer_info = &tpd_ring->buffer_info[i];
  1055. if (buffer_info->skb) {
  1056. dev_kfree_skb_any(buffer_info->skb);
  1057. buffer_info->skb = NULL;
  1058. }
  1059. }
  1060. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1061. memset(tpd_ring->buffer_info, 0, size);
  1062. /* Zero out the descriptor ring */
  1063. memset(tpd_ring->desc, 0, tpd_ring->size);
  1064. atomic_set(&tpd_ring->next_to_use, 0);
  1065. atomic_set(&tpd_ring->next_to_clean, 0);
  1066. }
  1067. /*
  1068. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1069. * @adapter: board private structure
  1070. *
  1071. * Free all transmit software resources
  1072. */
  1073. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1074. {
  1075. struct pci_dev *pdev = adapter->pdev;
  1076. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1077. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1078. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1079. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1080. atl1_clean_tx_ring(adapter);
  1081. atl1_clean_rx_ring(adapter);
  1082. kfree(tpd_ring->buffer_info);
  1083. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1084. ring_header->dma);
  1085. tpd_ring->buffer_info = NULL;
  1086. tpd_ring->desc = NULL;
  1087. tpd_ring->dma = 0;
  1088. rfd_ring->buffer_info = NULL;
  1089. rfd_ring->desc = NULL;
  1090. rfd_ring->dma = 0;
  1091. rrd_ring->desc = NULL;
  1092. rrd_ring->dma = 0;
  1093. }
  1094. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  1095. {
  1096. u32 value;
  1097. struct atl1_hw *hw = &adapter->hw;
  1098. struct net_device *netdev = adapter->netdev;
  1099. /* Config MAC CTRL Register */
  1100. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1101. /* duplex */
  1102. if (FULL_DUPLEX == adapter->link_duplex)
  1103. value |= MAC_CTRL_DUPLX;
  1104. /* speed */
  1105. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1106. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1107. MAC_CTRL_SPEED_SHIFT);
  1108. /* flow control */
  1109. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1110. /* PAD & CRC */
  1111. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1112. /* preamble length */
  1113. value |= (((u32) adapter->hw.preamble_len
  1114. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1115. /* vlan */
  1116. if (adapter->vlgrp)
  1117. value |= MAC_CTRL_RMV_VLAN;
  1118. /* rx checksum
  1119. if (adapter->rx_csum)
  1120. value |= MAC_CTRL_RX_CHKSUM_EN;
  1121. */
  1122. /* filter mode */
  1123. value |= MAC_CTRL_BC_EN;
  1124. if (netdev->flags & IFF_PROMISC)
  1125. value |= MAC_CTRL_PROMIS_EN;
  1126. else if (netdev->flags & IFF_ALLMULTI)
  1127. value |= MAC_CTRL_MC_ALL_EN;
  1128. /* value |= MAC_CTRL_LOOPBACK; */
  1129. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1130. }
  1131. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1132. {
  1133. struct atl1_hw *hw = &adapter->hw;
  1134. struct net_device *netdev = adapter->netdev;
  1135. u32 ret_val;
  1136. u16 speed, duplex, phy_data;
  1137. int reconfig = 0;
  1138. /* MII_BMSR must read twice */
  1139. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1140. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1141. if (!(phy_data & BMSR_LSTATUS)) {
  1142. /* link down */
  1143. if (netif_carrier_ok(netdev)) {
  1144. /* old link state: Up */
  1145. if (netif_msg_link(adapter))
  1146. dev_info(&adapter->pdev->dev, "link is down\n");
  1147. adapter->link_speed = SPEED_0;
  1148. netif_carrier_off(netdev);
  1149. }
  1150. return 0;
  1151. }
  1152. /* Link Up */
  1153. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1154. if (ret_val)
  1155. return ret_val;
  1156. switch (hw->media_type) {
  1157. case MEDIA_TYPE_1000M_FULL:
  1158. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1159. reconfig = 1;
  1160. break;
  1161. case MEDIA_TYPE_100M_FULL:
  1162. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1163. reconfig = 1;
  1164. break;
  1165. case MEDIA_TYPE_100M_HALF:
  1166. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1167. reconfig = 1;
  1168. break;
  1169. case MEDIA_TYPE_10M_FULL:
  1170. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1171. reconfig = 1;
  1172. break;
  1173. case MEDIA_TYPE_10M_HALF:
  1174. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1175. reconfig = 1;
  1176. break;
  1177. }
  1178. /* link result is our setting */
  1179. if (!reconfig) {
  1180. if (adapter->link_speed != speed
  1181. || adapter->link_duplex != duplex) {
  1182. adapter->link_speed = speed;
  1183. adapter->link_duplex = duplex;
  1184. atl1_setup_mac_ctrl(adapter);
  1185. if (netif_msg_link(adapter))
  1186. dev_info(&adapter->pdev->dev,
  1187. "%s link is up %d Mbps %s\n",
  1188. netdev->name, adapter->link_speed,
  1189. adapter->link_duplex == FULL_DUPLEX ?
  1190. "full duplex" : "half duplex");
  1191. }
  1192. if (!netif_carrier_ok(netdev)) {
  1193. /* Link down -> Up */
  1194. netif_carrier_on(netdev);
  1195. }
  1196. return 0;
  1197. }
  1198. /* change original link status */
  1199. if (netif_carrier_ok(netdev)) {
  1200. adapter->link_speed = SPEED_0;
  1201. netif_carrier_off(netdev);
  1202. netif_stop_queue(netdev);
  1203. }
  1204. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1205. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1206. switch (hw->media_type) {
  1207. case MEDIA_TYPE_100M_FULL:
  1208. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1209. MII_CR_RESET;
  1210. break;
  1211. case MEDIA_TYPE_100M_HALF:
  1212. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1213. break;
  1214. case MEDIA_TYPE_10M_FULL:
  1215. phy_data =
  1216. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1217. break;
  1218. default:
  1219. /* MEDIA_TYPE_10M_HALF: */
  1220. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1221. break;
  1222. }
  1223. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1224. return 0;
  1225. }
  1226. /* auto-neg, insert timer to re-config phy */
  1227. if (!adapter->phy_timer_pending) {
  1228. adapter->phy_timer_pending = true;
  1229. mod_timer(&adapter->phy_config_timer, jiffies + 3 * HZ);
  1230. }
  1231. return 0;
  1232. }
  1233. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1234. {
  1235. u32 hi, lo, value;
  1236. /* RFD Flow Control */
  1237. value = adapter->rfd_ring.count;
  1238. hi = value / 16;
  1239. if (hi < 2)
  1240. hi = 2;
  1241. lo = value * 7 / 8;
  1242. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1243. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1244. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1245. /* RRD Flow Control */
  1246. value = adapter->rrd_ring.count;
  1247. lo = value / 16;
  1248. hi = value * 7 / 8;
  1249. if (lo < 2)
  1250. lo = 2;
  1251. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1252. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1253. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1254. }
  1255. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1256. {
  1257. u32 hi, lo, value;
  1258. /* RXF Flow Control */
  1259. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1260. lo = value / 16;
  1261. if (lo < 192)
  1262. lo = 192;
  1263. hi = value * 7 / 8;
  1264. if (hi < lo)
  1265. hi = lo + 16;
  1266. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1267. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1268. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1269. /* RRD Flow Control */
  1270. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1271. lo = value / 8;
  1272. hi = value * 7 / 8;
  1273. if (lo < 2)
  1274. lo = 2;
  1275. if (hi < lo)
  1276. hi = lo + 3;
  1277. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1278. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1279. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1280. }
  1281. /*
  1282. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1283. * @adapter: board private structure
  1284. *
  1285. * Configure the Tx /Rx unit of the MAC after a reset.
  1286. */
  1287. static u32 atl1_configure(struct atl1_adapter *adapter)
  1288. {
  1289. struct atl1_hw *hw = &adapter->hw;
  1290. u32 value;
  1291. /* clear interrupt status */
  1292. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1293. /* set MAC Address */
  1294. value = (((u32) hw->mac_addr[2]) << 24) |
  1295. (((u32) hw->mac_addr[3]) << 16) |
  1296. (((u32) hw->mac_addr[4]) << 8) |
  1297. (((u32) hw->mac_addr[5]));
  1298. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1299. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1300. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1301. /* tx / rx ring */
  1302. /* HI base address */
  1303. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1304. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1305. /* LO base address */
  1306. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1307. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1308. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1309. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1310. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1311. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1312. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1313. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1314. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1315. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1316. /* element count */
  1317. value = adapter->rrd_ring.count;
  1318. value <<= 16;
  1319. value += adapter->rfd_ring.count;
  1320. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1321. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1322. REG_DESC_TPD_RING_SIZE);
  1323. /* Load Ptr */
  1324. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1325. /* config Mailbox */
  1326. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1327. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1328. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1329. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1330. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1331. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1332. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1333. /* config IPG/IFG */
  1334. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1335. << MAC_IPG_IFG_IPGT_SHIFT) |
  1336. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1337. << MAC_IPG_IFG_MIFG_SHIFT) |
  1338. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1339. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1340. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1341. << MAC_IPG_IFG_IPGR2_SHIFT);
  1342. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1343. /* config Half-Duplex Control */
  1344. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1345. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1346. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1347. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1348. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1349. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1350. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1351. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1352. /* set Interrupt Moderator Timer */
  1353. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1354. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1355. /* set Interrupt Clear Timer */
  1356. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1357. /* set max frame size hw will accept */
  1358. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1359. /* jumbo size & rrd retirement timer */
  1360. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1361. << RXQ_JMBOSZ_TH_SHIFT) |
  1362. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1363. << RXQ_JMBO_LKAH_SHIFT) |
  1364. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1365. << RXQ_RRD_TIMER_SHIFT);
  1366. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1367. /* Flow Control */
  1368. switch (hw->dev_rev) {
  1369. case 0x8001:
  1370. case 0x9001:
  1371. case 0x9002:
  1372. case 0x9003:
  1373. set_flow_ctrl_old(adapter);
  1374. break;
  1375. default:
  1376. set_flow_ctrl_new(hw);
  1377. break;
  1378. }
  1379. /* config TXQ */
  1380. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1381. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1382. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1383. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1384. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1385. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1386. TXQ_CTRL_EN;
  1387. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1388. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1389. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1390. << TX_JUMBO_TASK_TH_SHIFT) |
  1391. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1392. << TX_TPD_MIN_IPG_SHIFT);
  1393. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1394. /* config RXQ */
  1395. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1396. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1397. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1398. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1399. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1400. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1401. RXQ_CTRL_EN;
  1402. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1403. /* config DMA Engine */
  1404. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1405. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1406. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1407. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1408. DMA_CTRL_DMAW_EN;
  1409. value |= (u32) hw->dma_ord;
  1410. if (atl1_rcb_128 == hw->rcb_value)
  1411. value |= DMA_CTRL_RCB_VALUE;
  1412. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1413. /* config CMB / SMB */
  1414. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1415. hw->cmb_tpd : adapter->tpd_ring.count;
  1416. value <<= 16;
  1417. value |= hw->cmb_rrd;
  1418. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1419. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1420. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1421. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1422. /* --- enable CMB / SMB */
  1423. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1424. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1425. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1426. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1427. value = 1; /* config failed */
  1428. else
  1429. value = 0;
  1430. /* clear all interrupt status */
  1431. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1432. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1433. return value;
  1434. }
  1435. /*
  1436. * atl1_pcie_patch - Patch for PCIE module
  1437. */
  1438. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1439. {
  1440. u32 value;
  1441. /* much vendor magic here */
  1442. value = 0x6500;
  1443. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1444. /* pcie flow control mode change */
  1445. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1446. value |= 0x8000;
  1447. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1448. }
  1449. /*
  1450. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1451. * on PCI Command register is disable.
  1452. * The function enable this bit.
  1453. * Brackett, 2006/03/15
  1454. */
  1455. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1456. {
  1457. unsigned long value;
  1458. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1459. if (value & PCI_COMMAND_INTX_DISABLE)
  1460. value &= ~PCI_COMMAND_INTX_DISABLE;
  1461. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1462. }
  1463. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1464. {
  1465. struct stats_msg_block *smb = adapter->smb.smb;
  1466. /* Fill out the OS statistics structure */
  1467. adapter->soft_stats.rx_packets += smb->rx_ok;
  1468. adapter->soft_stats.tx_packets += smb->tx_ok;
  1469. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1470. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1471. adapter->soft_stats.multicast += smb->rx_mcast;
  1472. adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
  1473. smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
  1474. /* Rx Errors */
  1475. adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
  1476. smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
  1477. smb->rx_rrd_ov + smb->rx_align_err);
  1478. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1479. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1480. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1481. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1482. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  1483. smb->rx_rxf_ov);
  1484. adapter->soft_stats.rx_pause += smb->rx_pause;
  1485. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1486. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1487. /* Tx Errors */
  1488. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  1489. smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
  1490. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1491. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1492. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1493. adapter->soft_stats.excecol += smb->tx_abort_col;
  1494. adapter->soft_stats.deffer += smb->tx_defer;
  1495. adapter->soft_stats.scc += smb->tx_1_col;
  1496. adapter->soft_stats.mcc += smb->tx_2_col;
  1497. adapter->soft_stats.latecol += smb->tx_late_col;
  1498. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1499. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1500. adapter->soft_stats.tx_pause += smb->tx_pause;
  1501. adapter->net_stats.rx_packets = adapter->soft_stats.rx_packets;
  1502. adapter->net_stats.tx_packets = adapter->soft_stats.tx_packets;
  1503. adapter->net_stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1504. adapter->net_stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1505. adapter->net_stats.multicast = adapter->soft_stats.multicast;
  1506. adapter->net_stats.collisions = adapter->soft_stats.collisions;
  1507. adapter->net_stats.rx_errors = adapter->soft_stats.rx_errors;
  1508. adapter->net_stats.rx_over_errors =
  1509. adapter->soft_stats.rx_missed_errors;
  1510. adapter->net_stats.rx_length_errors =
  1511. adapter->soft_stats.rx_length_errors;
  1512. adapter->net_stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1513. adapter->net_stats.rx_frame_errors =
  1514. adapter->soft_stats.rx_frame_errors;
  1515. adapter->net_stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1516. adapter->net_stats.rx_missed_errors =
  1517. adapter->soft_stats.rx_missed_errors;
  1518. adapter->net_stats.tx_errors = adapter->soft_stats.tx_errors;
  1519. adapter->net_stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1520. adapter->net_stats.tx_aborted_errors =
  1521. adapter->soft_stats.tx_aborted_errors;
  1522. adapter->net_stats.tx_window_errors =
  1523. adapter->soft_stats.tx_window_errors;
  1524. adapter->net_stats.tx_carrier_errors =
  1525. adapter->soft_stats.tx_carrier_errors;
  1526. }
  1527. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1528. {
  1529. unsigned long flags;
  1530. u32 tpd_next_to_use;
  1531. u32 rfd_next_to_use;
  1532. u32 rrd_next_to_clean;
  1533. u32 value;
  1534. spin_lock_irqsave(&adapter->mb_lock, flags);
  1535. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1536. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1537. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1538. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1539. MB_RFD_PROD_INDX_SHIFT) |
  1540. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1541. MB_RRD_CONS_INDX_SHIFT) |
  1542. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1543. MB_TPD_PROD_INDX_SHIFT);
  1544. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1545. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1546. }
  1547. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1548. struct rx_return_desc *rrd, u16 offset)
  1549. {
  1550. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1551. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1552. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1553. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1554. rfd_ring->next_to_clean = 0;
  1555. }
  1556. }
  1557. }
  1558. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1559. struct rx_return_desc *rrd)
  1560. {
  1561. u16 num_buf;
  1562. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1563. adapter->rx_buffer_len;
  1564. if (rrd->num_buf == num_buf)
  1565. /* clean alloc flag for bad rrd */
  1566. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1567. }
  1568. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1569. struct rx_return_desc *rrd, struct sk_buff *skb)
  1570. {
  1571. struct pci_dev *pdev = adapter->pdev;
  1572. /*
  1573. * The L1 hardware contains a bug that erroneously sets the
  1574. * PACKET_FLAG_ERR and ERR_FLAG_L4_CHKSUM bits whenever a
  1575. * fragmented IP packet is received, even though the packet
  1576. * is perfectly valid and its checksum is correct. There's
  1577. * no way to distinguish between one of these good packets
  1578. * and a packet that actually contains a TCP/UDP checksum
  1579. * error, so all we can do is allow it to be handed up to
  1580. * the higher layers and let it be sorted out there.
  1581. */
  1582. skb->ip_summed = CHECKSUM_NONE;
  1583. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1584. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1585. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1586. adapter->hw_csum_err++;
  1587. if (netif_msg_rx_err(adapter))
  1588. dev_printk(KERN_DEBUG, &pdev->dev,
  1589. "rx checksum error\n");
  1590. return;
  1591. }
  1592. }
  1593. /* not IPv4 */
  1594. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1595. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1596. return;
  1597. /* IPv4 packet */
  1598. if (likely(!(rrd->err_flg &
  1599. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1600. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1601. adapter->hw_csum_good++;
  1602. return;
  1603. }
  1604. return;
  1605. }
  1606. /*
  1607. * atl1_alloc_rx_buffers - Replace used receive buffers
  1608. * @adapter: address of board private structure
  1609. */
  1610. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1611. {
  1612. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1613. struct pci_dev *pdev = adapter->pdev;
  1614. struct page *page;
  1615. unsigned long offset;
  1616. struct atl1_buffer *buffer_info, *next_info;
  1617. struct sk_buff *skb;
  1618. u16 num_alloc = 0;
  1619. u16 rfd_next_to_use, next_next;
  1620. struct rx_free_desc *rfd_desc;
  1621. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1622. if (++next_next == rfd_ring->count)
  1623. next_next = 0;
  1624. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1625. next_info = &rfd_ring->buffer_info[next_next];
  1626. while (!buffer_info->alloced && !next_info->alloced) {
  1627. if (buffer_info->skb) {
  1628. buffer_info->alloced = 1;
  1629. goto next;
  1630. }
  1631. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1632. skb = netdev_alloc_skb(adapter->netdev,
  1633. adapter->rx_buffer_len + NET_IP_ALIGN);
  1634. if (unlikely(!skb)) {
  1635. /* Better luck next round */
  1636. adapter->net_stats.rx_dropped++;
  1637. break;
  1638. }
  1639. /*
  1640. * Make buffer alignment 2 beyond a 16 byte boundary
  1641. * this will result in a 16 byte aligned IP header after
  1642. * the 14 byte MAC header is removed
  1643. */
  1644. skb_reserve(skb, NET_IP_ALIGN);
  1645. buffer_info->alloced = 1;
  1646. buffer_info->skb = skb;
  1647. buffer_info->length = (u16) adapter->rx_buffer_len;
  1648. page = virt_to_page(skb->data);
  1649. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1650. buffer_info->dma = pci_map_page(pdev, page, offset,
  1651. adapter->rx_buffer_len,
  1652. PCI_DMA_FROMDEVICE);
  1653. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1654. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1655. rfd_desc->coalese = 0;
  1656. next:
  1657. rfd_next_to_use = next_next;
  1658. if (unlikely(++next_next == rfd_ring->count))
  1659. next_next = 0;
  1660. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1661. next_info = &rfd_ring->buffer_info[next_next];
  1662. num_alloc++;
  1663. }
  1664. if (num_alloc) {
  1665. /*
  1666. * Force memory writes to complete before letting h/w
  1667. * know there are new descriptors to fetch. (Only
  1668. * applicable for weak-ordered memory model archs,
  1669. * such as IA-64).
  1670. */
  1671. wmb();
  1672. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1673. }
  1674. return num_alloc;
  1675. }
  1676. static void atl1_intr_rx(struct atl1_adapter *adapter)
  1677. {
  1678. int i, count;
  1679. u16 length;
  1680. u16 rrd_next_to_clean;
  1681. u32 value;
  1682. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1683. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1684. struct atl1_buffer *buffer_info;
  1685. struct rx_return_desc *rrd;
  1686. struct sk_buff *skb;
  1687. count = 0;
  1688. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1689. while (1) {
  1690. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1691. i = 1;
  1692. if (likely(rrd->xsz.valid)) { /* packet valid */
  1693. chk_rrd:
  1694. /* check rrd status */
  1695. if (likely(rrd->num_buf == 1))
  1696. goto rrd_ok;
  1697. else if (netif_msg_rx_err(adapter)) {
  1698. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1699. "unexpected RRD buffer count\n");
  1700. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1701. "rx_buf_len = %d\n",
  1702. adapter->rx_buffer_len);
  1703. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1704. "RRD num_buf = %d\n",
  1705. rrd->num_buf);
  1706. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1707. "RRD pkt_len = %d\n",
  1708. rrd->xsz.xsum_sz.pkt_size);
  1709. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1710. "RRD pkt_flg = 0x%08X\n",
  1711. rrd->pkt_flg);
  1712. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1713. "RRD err_flg = 0x%08X\n",
  1714. rrd->err_flg);
  1715. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1716. "RRD vlan_tag = 0x%08X\n",
  1717. rrd->vlan_tag);
  1718. }
  1719. /* rrd seems to be bad */
  1720. if (unlikely(i-- > 0)) {
  1721. /* rrd may not be DMAed completely */
  1722. udelay(1);
  1723. goto chk_rrd;
  1724. }
  1725. /* bad rrd */
  1726. if (netif_msg_rx_err(adapter))
  1727. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1728. "bad RRD\n");
  1729. /* see if update RFD index */
  1730. if (rrd->num_buf > 1)
  1731. atl1_update_rfd_index(adapter, rrd);
  1732. /* update rrd */
  1733. rrd->xsz.valid = 0;
  1734. if (++rrd_next_to_clean == rrd_ring->count)
  1735. rrd_next_to_clean = 0;
  1736. count++;
  1737. continue;
  1738. } else { /* current rrd still not be updated */
  1739. break;
  1740. }
  1741. rrd_ok:
  1742. /* clean alloc flag for bad rrd */
  1743. atl1_clean_alloc_flag(adapter, rrd, 0);
  1744. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1745. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1746. rfd_ring->next_to_clean = 0;
  1747. /* update rrd next to clean */
  1748. if (++rrd_next_to_clean == rrd_ring->count)
  1749. rrd_next_to_clean = 0;
  1750. count++;
  1751. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1752. if (!(rrd->err_flg &
  1753. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1754. | ERR_FLAG_LEN))) {
  1755. /* packet error, don't need upstream */
  1756. buffer_info->alloced = 0;
  1757. rrd->xsz.valid = 0;
  1758. continue;
  1759. }
  1760. }
  1761. /* Good Receive */
  1762. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1763. buffer_info->length, PCI_DMA_FROMDEVICE);
  1764. buffer_info->dma = 0;
  1765. skb = buffer_info->skb;
  1766. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1767. skb_put(skb, length - ETH_FCS_LEN);
  1768. /* Receive Checksum Offload */
  1769. atl1_rx_checksum(adapter, rrd, skb);
  1770. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1771. if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
  1772. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1773. ((rrd->vlan_tag & 7) << 13) |
  1774. ((rrd->vlan_tag & 8) << 9);
  1775. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  1776. } else
  1777. netif_rx(skb);
  1778. /* let protocol layer free skb */
  1779. buffer_info->skb = NULL;
  1780. buffer_info->alloced = 0;
  1781. rrd->xsz.valid = 0;
  1782. adapter->netdev->last_rx = jiffies;
  1783. }
  1784. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1785. atl1_alloc_rx_buffers(adapter);
  1786. /* update mailbox ? */
  1787. if (count) {
  1788. u32 tpd_next_to_use;
  1789. u32 rfd_next_to_use;
  1790. spin_lock(&adapter->mb_lock);
  1791. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1792. rfd_next_to_use =
  1793. atomic_read(&adapter->rfd_ring.next_to_use);
  1794. rrd_next_to_clean =
  1795. atomic_read(&adapter->rrd_ring.next_to_clean);
  1796. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1797. MB_RFD_PROD_INDX_SHIFT) |
  1798. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1799. MB_RRD_CONS_INDX_SHIFT) |
  1800. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1801. MB_TPD_PROD_INDX_SHIFT);
  1802. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1803. spin_unlock(&adapter->mb_lock);
  1804. }
  1805. }
  1806. static void atl1_intr_tx(struct atl1_adapter *adapter)
  1807. {
  1808. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1809. struct atl1_buffer *buffer_info;
  1810. u16 sw_tpd_next_to_clean;
  1811. u16 cmb_tpd_next_to_clean;
  1812. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1813. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1814. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1815. struct tx_packet_desc *tpd;
  1816. tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
  1817. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1818. if (buffer_info->dma) {
  1819. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1820. buffer_info->length, PCI_DMA_TODEVICE);
  1821. buffer_info->dma = 0;
  1822. }
  1823. if (buffer_info->skb) {
  1824. dev_kfree_skb_irq(buffer_info->skb);
  1825. buffer_info->skb = NULL;
  1826. }
  1827. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1828. sw_tpd_next_to_clean = 0;
  1829. }
  1830. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1831. if (netif_queue_stopped(adapter->netdev)
  1832. && netif_carrier_ok(adapter->netdev))
  1833. netif_wake_queue(adapter->netdev);
  1834. }
  1835. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1836. {
  1837. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1838. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1839. return ((next_to_clean > next_to_use) ?
  1840. next_to_clean - next_to_use - 1 :
  1841. tpd_ring->count + next_to_clean - next_to_use - 1);
  1842. }
  1843. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1844. struct tx_packet_desc *ptpd)
  1845. {
  1846. u8 hdr_len, ip_off;
  1847. u32 real_len;
  1848. int err;
  1849. if (skb_shinfo(skb)->gso_size) {
  1850. if (skb_header_cloned(skb)) {
  1851. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1852. if (unlikely(err))
  1853. return -1;
  1854. }
  1855. if (skb->protocol == htons(ETH_P_IP)) {
  1856. struct iphdr *iph = ip_hdr(skb);
  1857. real_len = (((unsigned char *)iph - skb->data) +
  1858. ntohs(iph->tot_len));
  1859. if (real_len < skb->len)
  1860. pskb_trim(skb, real_len);
  1861. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1862. if (skb->len == hdr_len) {
  1863. iph->check = 0;
  1864. tcp_hdr(skb)->check =
  1865. ~csum_tcpudp_magic(iph->saddr,
  1866. iph->daddr, tcp_hdrlen(skb),
  1867. IPPROTO_TCP, 0);
  1868. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1869. TPD_IPHL_SHIFT;
  1870. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1871. TPD_TCPHDRLEN_MASK) <<
  1872. TPD_TCPHDRLEN_SHIFT;
  1873. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1874. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1875. return 1;
  1876. }
  1877. iph->check = 0;
  1878. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1879. iph->daddr, 0, IPPROTO_TCP, 0);
  1880. ip_off = (unsigned char *)iph -
  1881. (unsigned char *) skb_network_header(skb);
  1882. if (ip_off == 8) /* 802.3-SNAP frame */
  1883. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1884. else if (ip_off != 0)
  1885. return -2;
  1886. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1887. TPD_IPHL_SHIFT;
  1888. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1889. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1890. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1891. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1892. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1893. return 3;
  1894. }
  1895. }
  1896. return false;
  1897. }
  1898. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1899. struct tx_packet_desc *ptpd)
  1900. {
  1901. u8 css, cso;
  1902. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1903. css = (u8) (skb->csum_start - skb_headroom(skb));
  1904. cso = css + (u8) skb->csum_offset;
  1905. if (unlikely(css & 0x1)) {
  1906. /* L1 hardware requires an even number here */
  1907. if (netif_msg_tx_err(adapter))
  1908. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1909. "payload offset not an even number\n");
  1910. return -1;
  1911. }
  1912. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1913. TPD_PLOADOFFSET_SHIFT;
  1914. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1915. TPD_CCSUMOFFSET_SHIFT;
  1916. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1917. return true;
  1918. }
  1919. return 0;
  1920. }
  1921. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1922. struct tx_packet_desc *ptpd)
  1923. {
  1924. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1925. struct atl1_buffer *buffer_info;
  1926. u16 buf_len = skb->len;
  1927. struct page *page;
  1928. unsigned long offset;
  1929. unsigned int nr_frags;
  1930. unsigned int f;
  1931. int retval;
  1932. u16 next_to_use;
  1933. u16 data_len;
  1934. u8 hdr_len;
  1935. buf_len -= skb->data_len;
  1936. nr_frags = skb_shinfo(skb)->nr_frags;
  1937. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1938. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1939. if (unlikely(buffer_info->skb))
  1940. BUG();
  1941. /* put skb in last TPD */
  1942. buffer_info->skb = NULL;
  1943. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1944. if (retval) {
  1945. /* TSO */
  1946. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1947. buffer_info->length = hdr_len;
  1948. page = virt_to_page(skb->data);
  1949. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1950. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1951. offset, hdr_len,
  1952. PCI_DMA_TODEVICE);
  1953. if (++next_to_use == tpd_ring->count)
  1954. next_to_use = 0;
  1955. if (buf_len > hdr_len) {
  1956. int i, nseg;
  1957. data_len = buf_len - hdr_len;
  1958. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1959. ATL1_MAX_TX_BUF_LEN;
  1960. for (i = 0; i < nseg; i++) {
  1961. buffer_info =
  1962. &tpd_ring->buffer_info[next_to_use];
  1963. buffer_info->skb = NULL;
  1964. buffer_info->length =
  1965. (ATL1_MAX_TX_BUF_LEN >=
  1966. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1967. data_len -= buffer_info->length;
  1968. page = virt_to_page(skb->data +
  1969. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1970. offset = (unsigned long)(skb->data +
  1971. (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
  1972. ~PAGE_MASK;
  1973. buffer_info->dma = pci_map_page(adapter->pdev,
  1974. page, offset, buffer_info->length,
  1975. PCI_DMA_TODEVICE);
  1976. if (++next_to_use == tpd_ring->count)
  1977. next_to_use = 0;
  1978. }
  1979. }
  1980. } else {
  1981. /* not TSO */
  1982. buffer_info->length = buf_len;
  1983. page = virt_to_page(skb->data);
  1984. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1985. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1986. offset, buf_len, PCI_DMA_TODEVICE);
  1987. if (++next_to_use == tpd_ring->count)
  1988. next_to_use = 0;
  1989. }
  1990. for (f = 0; f < nr_frags; f++) {
  1991. struct skb_frag_struct *frag;
  1992. u16 i, nseg;
  1993. frag = &skb_shinfo(skb)->frags[f];
  1994. buf_len = frag->size;
  1995. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1996. ATL1_MAX_TX_BUF_LEN;
  1997. for (i = 0; i < nseg; i++) {
  1998. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1999. if (unlikely(buffer_info->skb))
  2000. BUG();
  2001. buffer_info->skb = NULL;
  2002. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  2003. ATL1_MAX_TX_BUF_LEN : buf_len;
  2004. buf_len -= buffer_info->length;
  2005. buffer_info->dma = pci_map_page(adapter->pdev,
  2006. frag->page,
  2007. frag->page_offset + (i * ATL1_MAX_TX_BUF_LEN),
  2008. buffer_info->length, PCI_DMA_TODEVICE);
  2009. if (++next_to_use == tpd_ring->count)
  2010. next_to_use = 0;
  2011. }
  2012. }
  2013. /* last tpd's buffer-info */
  2014. buffer_info->skb = skb;
  2015. }
  2016. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  2017. struct tx_packet_desc *ptpd)
  2018. {
  2019. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2020. struct atl1_buffer *buffer_info;
  2021. struct tx_packet_desc *tpd;
  2022. u16 j;
  2023. u32 val;
  2024. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  2025. for (j = 0; j < count; j++) {
  2026. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2027. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  2028. if (tpd != ptpd)
  2029. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  2030. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  2031. tpd->word2 &= ~(TPD_BUFLEN_MASK << TPD_BUFLEN_SHIFT);
  2032. tpd->word2 |= (cpu_to_le16(buffer_info->length) &
  2033. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  2034. /*
  2035. * if this is the first packet in a TSO chain, set
  2036. * TPD_HDRFLAG, otherwise, clear it.
  2037. */
  2038. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  2039. TPD_SEGMENT_EN_MASK;
  2040. if (val) {
  2041. if (!j)
  2042. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  2043. else
  2044. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  2045. }
  2046. if (j == (count - 1))
  2047. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  2048. if (++next_to_use == tpd_ring->count)
  2049. next_to_use = 0;
  2050. }
  2051. /*
  2052. * Force memory writes to complete before letting h/w
  2053. * know there are new descriptors to fetch. (Only
  2054. * applicable for weak-ordered memory model archs,
  2055. * such as IA-64).
  2056. */
  2057. wmb();
  2058. atomic_set(&tpd_ring->next_to_use, next_to_use);
  2059. }
  2060. static int atl1_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  2061. {
  2062. struct atl1_adapter *adapter = netdev_priv(netdev);
  2063. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2064. int len = skb->len;
  2065. int tso;
  2066. int count = 1;
  2067. int ret_val;
  2068. struct tx_packet_desc *ptpd;
  2069. u16 frag_size;
  2070. u16 vlan_tag;
  2071. unsigned int nr_frags = 0;
  2072. unsigned int mss = 0;
  2073. unsigned int f;
  2074. unsigned int proto_hdr_len;
  2075. len -= skb->data_len;
  2076. if (unlikely(skb->len <= 0)) {
  2077. dev_kfree_skb_any(skb);
  2078. return NETDEV_TX_OK;
  2079. }
  2080. nr_frags = skb_shinfo(skb)->nr_frags;
  2081. for (f = 0; f < nr_frags; f++) {
  2082. frag_size = skb_shinfo(skb)->frags[f].size;
  2083. if (frag_size)
  2084. count += (frag_size + ATL1_MAX_TX_BUF_LEN - 1) /
  2085. ATL1_MAX_TX_BUF_LEN;
  2086. }
  2087. mss = skb_shinfo(skb)->gso_size;
  2088. if (mss) {
  2089. if (skb->protocol == ntohs(ETH_P_IP)) {
  2090. proto_hdr_len = (skb_transport_offset(skb) +
  2091. tcp_hdrlen(skb));
  2092. if (unlikely(proto_hdr_len > len)) {
  2093. dev_kfree_skb_any(skb);
  2094. return NETDEV_TX_OK;
  2095. }
  2096. /* need additional TPD ? */
  2097. if (proto_hdr_len != len)
  2098. count += (len - proto_hdr_len +
  2099. ATL1_MAX_TX_BUF_LEN - 1) /
  2100. ATL1_MAX_TX_BUF_LEN;
  2101. }
  2102. }
  2103. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2104. /* not enough descriptors */
  2105. netif_stop_queue(netdev);
  2106. if (netif_msg_tx_queued(adapter))
  2107. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2108. "tx busy\n");
  2109. return NETDEV_TX_BUSY;
  2110. }
  2111. ptpd = ATL1_TPD_DESC(tpd_ring,
  2112. (u16) atomic_read(&tpd_ring->next_to_use));
  2113. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2114. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  2115. vlan_tag = vlan_tx_tag_get(skb);
  2116. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2117. ((vlan_tag >> 9) & 0x8);
  2118. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2119. ptpd->word2 |= (vlan_tag & TPD_VLANTAG_MASK) <<
  2120. TPD_VLANTAG_SHIFT;
  2121. }
  2122. tso = atl1_tso(adapter, skb, ptpd);
  2123. if (tso < 0) {
  2124. dev_kfree_skb_any(skb);
  2125. return NETDEV_TX_OK;
  2126. }
  2127. if (!tso) {
  2128. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2129. if (ret_val < 0) {
  2130. dev_kfree_skb_any(skb);
  2131. return NETDEV_TX_OK;
  2132. }
  2133. }
  2134. atl1_tx_map(adapter, skb, ptpd);
  2135. atl1_tx_queue(adapter, count, ptpd);
  2136. atl1_update_mailbox(adapter);
  2137. mmiowb();
  2138. netdev->trans_start = jiffies;
  2139. return NETDEV_TX_OK;
  2140. }
  2141. /*
  2142. * atl1_intr - Interrupt Handler
  2143. * @irq: interrupt number
  2144. * @data: pointer to a network interface device structure
  2145. * @pt_regs: CPU registers structure
  2146. */
  2147. static irqreturn_t atl1_intr(int irq, void *data)
  2148. {
  2149. struct atl1_adapter *adapter = netdev_priv(data);
  2150. u32 status;
  2151. int max_ints = 10;
  2152. status = adapter->cmb.cmb->int_stats;
  2153. if (!status)
  2154. return IRQ_NONE;
  2155. do {
  2156. /* clear CMB interrupt status at once */
  2157. adapter->cmb.cmb->int_stats = 0;
  2158. if (status & ISR_GPHY) /* clear phy status */
  2159. atlx_clear_phy_int(adapter);
  2160. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2161. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2162. /* check if SMB intr */
  2163. if (status & ISR_SMB)
  2164. atl1_inc_smb(adapter);
  2165. /* check if PCIE PHY Link down */
  2166. if (status & ISR_PHY_LINKDOWN) {
  2167. if (netif_msg_intr(adapter))
  2168. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2169. "pcie phy link down %x\n", status);
  2170. if (netif_running(adapter->netdev)) { /* reset MAC */
  2171. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2172. schedule_work(&adapter->pcie_dma_to_rst_task);
  2173. return IRQ_HANDLED;
  2174. }
  2175. }
  2176. /* check if DMA read/write error ? */
  2177. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2178. if (netif_msg_intr(adapter))
  2179. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2180. "pcie DMA r/w error (status = 0x%x)\n",
  2181. status);
  2182. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2183. schedule_work(&adapter->pcie_dma_to_rst_task);
  2184. return IRQ_HANDLED;
  2185. }
  2186. /* link event */
  2187. if (status & ISR_GPHY) {
  2188. adapter->soft_stats.tx_carrier_errors++;
  2189. atl1_check_for_link(adapter);
  2190. }
  2191. /* transmit event */
  2192. if (status & ISR_CMB_TX)
  2193. atl1_intr_tx(adapter);
  2194. /* rx exception */
  2195. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2196. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2197. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  2198. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2199. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2200. ISR_HOST_RRD_OV))
  2201. if (netif_msg_intr(adapter))
  2202. dev_printk(KERN_DEBUG,
  2203. &adapter->pdev->dev,
  2204. "rx exception, ISR = 0x%x\n",
  2205. status);
  2206. atl1_intr_rx(adapter);
  2207. }
  2208. if (--max_ints < 0)
  2209. break;
  2210. } while ((status = adapter->cmb.cmb->int_stats));
  2211. /* re-enable Interrupt */
  2212. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2213. return IRQ_HANDLED;
  2214. }
  2215. /*
  2216. * atl1_watchdog - Timer Call-back
  2217. * @data: pointer to netdev cast into an unsigned long
  2218. */
  2219. static void atl1_watchdog(unsigned long data)
  2220. {
  2221. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2222. /* Reset the timer */
  2223. mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
  2224. }
  2225. /*
  2226. * atl1_phy_config - Timer Call-back
  2227. * @data: pointer to netdev cast into an unsigned long
  2228. */
  2229. static void atl1_phy_config(unsigned long data)
  2230. {
  2231. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2232. struct atl1_hw *hw = &adapter->hw;
  2233. unsigned long flags;
  2234. spin_lock_irqsave(&adapter->lock, flags);
  2235. adapter->phy_timer_pending = false;
  2236. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2237. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2238. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2239. spin_unlock_irqrestore(&adapter->lock, flags);
  2240. }
  2241. /*
  2242. * Orphaned vendor comment left intact here:
  2243. * <vendor comment>
  2244. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2245. * will assert. We do soft reset <0x1400=1> according
  2246. * with the SPEC. BUT, it seemes that PCIE or DMA
  2247. * state-machine will not be reset. DMAR_TO_INT will
  2248. * assert again and again.
  2249. * </vendor comment>
  2250. */
  2251. static int atl1_reset(struct atl1_adapter *adapter)
  2252. {
  2253. int ret;
  2254. ret = atl1_reset_hw(&adapter->hw);
  2255. if (ret)
  2256. return ret;
  2257. return atl1_init_hw(&adapter->hw);
  2258. }
  2259. static s32 atl1_up(struct atl1_adapter *adapter)
  2260. {
  2261. struct net_device *netdev = adapter->netdev;
  2262. int err;
  2263. int irq_flags = IRQF_SAMPLE_RANDOM;
  2264. /* hardware has been reset, we need to reload some things */
  2265. atlx_set_multi(netdev);
  2266. atl1_init_ring_ptrs(adapter);
  2267. atlx_restore_vlan(adapter);
  2268. err = atl1_alloc_rx_buffers(adapter);
  2269. if (unlikely(!err))
  2270. /* no RX BUFFER allocated */
  2271. return -ENOMEM;
  2272. if (unlikely(atl1_configure(adapter))) {
  2273. err = -EIO;
  2274. goto err_up;
  2275. }
  2276. err = pci_enable_msi(adapter->pdev);
  2277. if (err) {
  2278. if (netif_msg_ifup(adapter))
  2279. dev_info(&adapter->pdev->dev,
  2280. "Unable to enable MSI: %d\n", err);
  2281. irq_flags |= IRQF_SHARED;
  2282. }
  2283. err = request_irq(adapter->pdev->irq, &atl1_intr, irq_flags,
  2284. netdev->name, netdev);
  2285. if (unlikely(err))
  2286. goto err_up;
  2287. mod_timer(&adapter->watchdog_timer, jiffies);
  2288. atlx_irq_enable(adapter);
  2289. atl1_check_link(adapter);
  2290. netif_start_queue(netdev);
  2291. return 0;
  2292. err_up:
  2293. pci_disable_msi(adapter->pdev);
  2294. /* free rx_buffers */
  2295. atl1_clean_rx_ring(adapter);
  2296. return err;
  2297. }
  2298. static void atl1_down(struct atl1_adapter *adapter)
  2299. {
  2300. struct net_device *netdev = adapter->netdev;
  2301. netif_stop_queue(netdev);
  2302. del_timer_sync(&adapter->watchdog_timer);
  2303. del_timer_sync(&adapter->phy_config_timer);
  2304. adapter->phy_timer_pending = false;
  2305. atlx_irq_disable(adapter);
  2306. free_irq(adapter->pdev->irq, netdev);
  2307. pci_disable_msi(adapter->pdev);
  2308. atl1_reset_hw(&adapter->hw);
  2309. adapter->cmb.cmb->int_stats = 0;
  2310. adapter->link_speed = SPEED_0;
  2311. adapter->link_duplex = -1;
  2312. netif_carrier_off(netdev);
  2313. atl1_clean_tx_ring(adapter);
  2314. atl1_clean_rx_ring(adapter);
  2315. }
  2316. static void atl1_tx_timeout_task(struct work_struct *work)
  2317. {
  2318. struct atl1_adapter *adapter =
  2319. container_of(work, struct atl1_adapter, tx_timeout_task);
  2320. struct net_device *netdev = adapter->netdev;
  2321. netif_device_detach(netdev);
  2322. atl1_down(adapter);
  2323. atl1_up(adapter);
  2324. netif_device_attach(netdev);
  2325. }
  2326. /*
  2327. * atl1_change_mtu - Change the Maximum Transfer Unit
  2328. * @netdev: network interface device structure
  2329. * @new_mtu: new value for maximum frame size
  2330. *
  2331. * Returns 0 on success, negative on failure
  2332. */
  2333. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2334. {
  2335. struct atl1_adapter *adapter = netdev_priv(netdev);
  2336. int old_mtu = netdev->mtu;
  2337. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2338. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2339. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2340. if (netif_msg_link(adapter))
  2341. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  2342. return -EINVAL;
  2343. }
  2344. adapter->hw.max_frame_size = max_frame;
  2345. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2346. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2347. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2348. netdev->mtu = new_mtu;
  2349. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  2350. atl1_down(adapter);
  2351. atl1_up(adapter);
  2352. }
  2353. return 0;
  2354. }
  2355. /*
  2356. * atl1_open - Called when a network interface is made active
  2357. * @netdev: network interface device structure
  2358. *
  2359. * Returns 0 on success, negative value on failure
  2360. *
  2361. * The open entry point is called when a network interface is made
  2362. * active by the system (IFF_UP). At this point all resources needed
  2363. * for transmit and receive operations are allocated, the interrupt
  2364. * handler is registered with the OS, the watchdog timer is started,
  2365. * and the stack is notified that the interface is ready.
  2366. */
  2367. static int atl1_open(struct net_device *netdev)
  2368. {
  2369. struct atl1_adapter *adapter = netdev_priv(netdev);
  2370. int err;
  2371. netif_carrier_off(netdev);
  2372. /* allocate transmit descriptors */
  2373. err = atl1_setup_ring_resources(adapter);
  2374. if (err)
  2375. return err;
  2376. err = atl1_up(adapter);
  2377. if (err)
  2378. goto err_up;
  2379. return 0;
  2380. err_up:
  2381. atl1_reset(adapter);
  2382. return err;
  2383. }
  2384. /*
  2385. * atl1_close - Disables a network interface
  2386. * @netdev: network interface device structure
  2387. *
  2388. * Returns 0, this is not allowed to fail
  2389. *
  2390. * The close entry point is called when an interface is de-activated
  2391. * by the OS. The hardware is still under the drivers control, but
  2392. * needs to be disabled. A global MAC reset is issued to stop the
  2393. * hardware, and all transmit and receive resources are freed.
  2394. */
  2395. static int atl1_close(struct net_device *netdev)
  2396. {
  2397. struct atl1_adapter *adapter = netdev_priv(netdev);
  2398. atl1_down(adapter);
  2399. atl1_free_ring_resources(adapter);
  2400. return 0;
  2401. }
  2402. #ifdef CONFIG_PM
  2403. static int atl1_suspend(struct pci_dev *pdev, pm_message_t state)
  2404. {
  2405. struct net_device *netdev = pci_get_drvdata(pdev);
  2406. struct atl1_adapter *adapter = netdev_priv(netdev);
  2407. struct atl1_hw *hw = &adapter->hw;
  2408. u32 ctrl = 0;
  2409. u32 wufc = adapter->wol;
  2410. u32 val;
  2411. int retval;
  2412. u16 speed;
  2413. u16 duplex;
  2414. netif_device_detach(netdev);
  2415. if (netif_running(netdev))
  2416. atl1_down(adapter);
  2417. retval = pci_save_state(pdev);
  2418. if (retval)
  2419. return retval;
  2420. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2421. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2422. val = ctrl & BMSR_LSTATUS;
  2423. if (val)
  2424. wufc &= ~ATLX_WUFC_LNKC;
  2425. if (val && wufc) {
  2426. val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  2427. if (val) {
  2428. if (netif_msg_ifdown(adapter))
  2429. dev_printk(KERN_DEBUG, &pdev->dev,
  2430. "error getting speed/duplex\n");
  2431. goto disable_wol;
  2432. }
  2433. ctrl = 0;
  2434. /* enable magic packet WOL */
  2435. if (wufc & ATLX_WUFC_MAG)
  2436. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  2437. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2438. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2439. /* configure the mac */
  2440. ctrl = MAC_CTRL_RX_EN;
  2441. ctrl |= ((u32)((speed == SPEED_1000) ? MAC_CTRL_SPEED_1000 :
  2442. MAC_CTRL_SPEED_10_100) << MAC_CTRL_SPEED_SHIFT);
  2443. if (duplex == FULL_DUPLEX)
  2444. ctrl |= MAC_CTRL_DUPLX;
  2445. ctrl |= (((u32)adapter->hw.preamble_len &
  2446. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  2447. if (adapter->vlgrp)
  2448. ctrl |= MAC_CTRL_RMV_VLAN;
  2449. if (wufc & ATLX_WUFC_MAG)
  2450. ctrl |= MAC_CTRL_BC_EN;
  2451. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2452. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2453. /* poke the PHY */
  2454. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2455. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2456. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2457. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2458. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2459. goto exit;
  2460. }
  2461. if (!val && wufc) {
  2462. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2463. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2464. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2465. iowrite32(0, hw->hw_addr + REG_MAC_CTRL);
  2466. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2467. hw->phy_configured = false;
  2468. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2469. goto exit;
  2470. }
  2471. disable_wol:
  2472. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2473. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2474. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2475. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2476. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2477. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2478. hw->phy_configured = false;
  2479. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  2480. exit:
  2481. if (netif_running(netdev))
  2482. pci_disable_msi(adapter->pdev);
  2483. pci_disable_device(pdev);
  2484. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2485. return 0;
  2486. }
  2487. static int atl1_resume(struct pci_dev *pdev)
  2488. {
  2489. struct net_device *netdev = pci_get_drvdata(pdev);
  2490. struct atl1_adapter *adapter = netdev_priv(netdev);
  2491. u32 err;
  2492. pci_set_power_state(pdev, PCI_D0);
  2493. pci_restore_state(pdev);
  2494. err = pci_enable_device(pdev);
  2495. if (err) {
  2496. if (netif_msg_ifup(adapter))
  2497. dev_printk(KERN_DEBUG, &pdev->dev,
  2498. "error enabling pci device\n");
  2499. return err;
  2500. }
  2501. pci_set_master(pdev);
  2502. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2503. pci_enable_wake(pdev, PCI_D3hot, 0);
  2504. pci_enable_wake(pdev, PCI_D3cold, 0);
  2505. atl1_reset_hw(&adapter->hw);
  2506. adapter->cmb.cmb->int_stats = 0;
  2507. if (netif_running(netdev))
  2508. atl1_up(adapter);
  2509. netif_device_attach(netdev);
  2510. return 0;
  2511. }
  2512. #else
  2513. #define atl1_suspend NULL
  2514. #define atl1_resume NULL
  2515. #endif
  2516. static void atl1_shutdown(struct pci_dev *pdev)
  2517. {
  2518. #ifdef CONFIG_PM
  2519. atl1_suspend(pdev, PMSG_SUSPEND);
  2520. #endif
  2521. }
  2522. #ifdef CONFIG_NET_POLL_CONTROLLER
  2523. static void atl1_poll_controller(struct net_device *netdev)
  2524. {
  2525. disable_irq(netdev->irq);
  2526. atl1_intr(netdev->irq, netdev);
  2527. enable_irq(netdev->irq);
  2528. }
  2529. #endif
  2530. /*
  2531. * atl1_probe - Device Initialization Routine
  2532. * @pdev: PCI device information struct
  2533. * @ent: entry in atl1_pci_tbl
  2534. *
  2535. * Returns 0 on success, negative on failure
  2536. *
  2537. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2538. * The OS initialization, configuring of the adapter private structure,
  2539. * and a hardware reset occur.
  2540. */
  2541. static int __devinit atl1_probe(struct pci_dev *pdev,
  2542. const struct pci_device_id *ent)
  2543. {
  2544. struct net_device *netdev;
  2545. struct atl1_adapter *adapter;
  2546. static int cards_found = 0;
  2547. int err;
  2548. err = pci_enable_device(pdev);
  2549. if (err)
  2550. return err;
  2551. /*
  2552. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2553. * shared register for the high 32 bits, so only a single, aligned,
  2554. * 4 GB physical address range can be used at a time.
  2555. *
  2556. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2557. * worth. It is far easier to limit to 32-bit DMA than update
  2558. * various kernel subsystems to support the mechanics required by a
  2559. * fixed-high-32-bit system.
  2560. */
  2561. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2562. if (err) {
  2563. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2564. goto err_dma;
  2565. }
  2566. /*
  2567. * Mark all PCI regions associated with PCI device
  2568. * pdev as being reserved by owner atl1_driver_name
  2569. */
  2570. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2571. if (err)
  2572. goto err_request_regions;
  2573. /*
  2574. * Enables bus-mastering on the device and calls
  2575. * pcibios_set_master to do the needed arch specific settings
  2576. */
  2577. pci_set_master(pdev);
  2578. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2579. if (!netdev) {
  2580. err = -ENOMEM;
  2581. goto err_alloc_etherdev;
  2582. }
  2583. SET_NETDEV_DEV(netdev, &pdev->dev);
  2584. pci_set_drvdata(pdev, netdev);
  2585. adapter = netdev_priv(netdev);
  2586. adapter->netdev = netdev;
  2587. adapter->pdev = pdev;
  2588. adapter->hw.back = adapter;
  2589. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2590. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2591. if (!adapter->hw.hw_addr) {
  2592. err = -EIO;
  2593. goto err_pci_iomap;
  2594. }
  2595. /* get device revision number */
  2596. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2597. (REG_MASTER_CTRL + 2));
  2598. if (netif_msg_probe(adapter))
  2599. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2600. /* set default ring resource counts */
  2601. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2602. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2603. adapter->mii.dev = netdev;
  2604. adapter->mii.mdio_read = mdio_read;
  2605. adapter->mii.mdio_write = mdio_write;
  2606. adapter->mii.phy_id_mask = 0x1f;
  2607. adapter->mii.reg_num_mask = 0x1f;
  2608. netdev->open = &atl1_open;
  2609. netdev->stop = &atl1_close;
  2610. netdev->hard_start_xmit = &atl1_xmit_frame;
  2611. netdev->get_stats = &atlx_get_stats;
  2612. netdev->set_multicast_list = &atlx_set_multi;
  2613. netdev->set_mac_address = &atl1_set_mac;
  2614. netdev->change_mtu = &atl1_change_mtu;
  2615. netdev->do_ioctl = &atlx_ioctl;
  2616. netdev->tx_timeout = &atlx_tx_timeout;
  2617. netdev->watchdog_timeo = 5 * HZ;
  2618. #ifdef CONFIG_NET_POLL_CONTROLLER
  2619. netdev->poll_controller = atl1_poll_controller;
  2620. #endif
  2621. netdev->vlan_rx_register = atlx_vlan_rx_register;
  2622. netdev->ethtool_ops = &atl1_ethtool_ops;
  2623. adapter->bd_number = cards_found;
  2624. /* setup the private structure */
  2625. err = atl1_sw_init(adapter);
  2626. if (err)
  2627. goto err_common;
  2628. netdev->features = NETIF_F_HW_CSUM;
  2629. netdev->features |= NETIF_F_SG;
  2630. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2631. /*
  2632. * patch for some L1 of old version,
  2633. * the final version of L1 may not need these
  2634. * patches
  2635. */
  2636. /* atl1_pcie_patch(adapter); */
  2637. /* really reset GPHY core */
  2638. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2639. /*
  2640. * reset the controller to
  2641. * put the device in a known good starting state
  2642. */
  2643. if (atl1_reset_hw(&adapter->hw)) {
  2644. err = -EIO;
  2645. goto err_common;
  2646. }
  2647. /* copy the MAC address out of the EEPROM */
  2648. atl1_read_mac_addr(&adapter->hw);
  2649. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2650. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2651. err = -EIO;
  2652. goto err_common;
  2653. }
  2654. atl1_check_options(adapter);
  2655. /* pre-init the MAC, and setup link */
  2656. err = atl1_init_hw(&adapter->hw);
  2657. if (err) {
  2658. err = -EIO;
  2659. goto err_common;
  2660. }
  2661. atl1_pcie_patch(adapter);
  2662. /* assume we have no link for now */
  2663. netif_carrier_off(netdev);
  2664. netif_stop_queue(netdev);
  2665. init_timer(&adapter->watchdog_timer);
  2666. adapter->watchdog_timer.function = &atl1_watchdog;
  2667. adapter->watchdog_timer.data = (unsigned long)adapter;
  2668. init_timer(&adapter->phy_config_timer);
  2669. adapter->phy_config_timer.function = &atl1_phy_config;
  2670. adapter->phy_config_timer.data = (unsigned long)adapter;
  2671. adapter->phy_timer_pending = false;
  2672. INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
  2673. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2674. INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
  2675. err = register_netdev(netdev);
  2676. if (err)
  2677. goto err_common;
  2678. cards_found++;
  2679. atl1_via_workaround(adapter);
  2680. return 0;
  2681. err_common:
  2682. pci_iounmap(pdev, adapter->hw.hw_addr);
  2683. err_pci_iomap:
  2684. free_netdev(netdev);
  2685. err_alloc_etherdev:
  2686. pci_release_regions(pdev);
  2687. err_dma:
  2688. err_request_regions:
  2689. pci_disable_device(pdev);
  2690. return err;
  2691. }
  2692. /*
  2693. * atl1_remove - Device Removal Routine
  2694. * @pdev: PCI device information struct
  2695. *
  2696. * atl1_remove is called by the PCI subsystem to alert the driver
  2697. * that it should release a PCI device. The could be caused by a
  2698. * Hot-Plug event, or because the driver is going to be removed from
  2699. * memory.
  2700. */
  2701. static void __devexit atl1_remove(struct pci_dev *pdev)
  2702. {
  2703. struct net_device *netdev = pci_get_drvdata(pdev);
  2704. struct atl1_adapter *adapter;
  2705. /* Device not available. Return. */
  2706. if (!netdev)
  2707. return;
  2708. adapter = netdev_priv(netdev);
  2709. /*
  2710. * Some atl1 boards lack persistent storage for their MAC, and get it
  2711. * from the BIOS during POST. If we've been messing with the MAC
  2712. * address, we need to save the permanent one.
  2713. */
  2714. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2715. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2716. ETH_ALEN);
  2717. atl1_set_mac_addr(&adapter->hw);
  2718. }
  2719. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2720. unregister_netdev(netdev);
  2721. pci_iounmap(pdev, adapter->hw.hw_addr);
  2722. pci_release_regions(pdev);
  2723. free_netdev(netdev);
  2724. pci_disable_device(pdev);
  2725. }
  2726. static struct pci_driver atl1_driver = {
  2727. .name = ATLX_DRIVER_NAME,
  2728. .id_table = atl1_pci_tbl,
  2729. .probe = atl1_probe,
  2730. .remove = __devexit_p(atl1_remove),
  2731. .suspend = atl1_suspend,
  2732. .resume = atl1_resume,
  2733. .shutdown = atl1_shutdown
  2734. };
  2735. /*
  2736. * atl1_exit_module - Driver Exit Cleanup Routine
  2737. *
  2738. * atl1_exit_module is called just before the driver is removed
  2739. * from memory.
  2740. */
  2741. static void __exit atl1_exit_module(void)
  2742. {
  2743. pci_unregister_driver(&atl1_driver);
  2744. }
  2745. /*
  2746. * atl1_init_module - Driver Registration Routine
  2747. *
  2748. * atl1_init_module is the first routine called when the driver is
  2749. * loaded. All it does is register with the PCI subsystem.
  2750. */
  2751. static int __init atl1_init_module(void)
  2752. {
  2753. return pci_register_driver(&atl1_driver);
  2754. }
  2755. module_init(atl1_init_module);
  2756. module_exit(atl1_exit_module);
  2757. struct atl1_stats {
  2758. char stat_string[ETH_GSTRING_LEN];
  2759. int sizeof_stat;
  2760. int stat_offset;
  2761. };
  2762. #define ATL1_STAT(m) \
  2763. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2764. static struct atl1_stats atl1_gstrings_stats[] = {
  2765. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2766. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2767. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2768. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2769. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2770. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2771. {"rx_dropped", ATL1_STAT(net_stats.rx_dropped)},
  2772. {"tx_dropped", ATL1_STAT(net_stats.tx_dropped)},
  2773. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2774. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2775. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2776. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2777. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2778. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2779. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2780. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2781. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2782. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2783. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2784. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2785. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2786. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2787. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2788. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2789. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2790. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2791. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2792. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2793. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2794. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2795. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2796. };
  2797. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2798. struct ethtool_stats *stats, u64 *data)
  2799. {
  2800. struct atl1_adapter *adapter = netdev_priv(netdev);
  2801. int i;
  2802. char *p;
  2803. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2804. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2805. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2806. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2807. }
  2808. }
  2809. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2810. {
  2811. switch (sset) {
  2812. case ETH_SS_STATS:
  2813. return ARRAY_SIZE(atl1_gstrings_stats);
  2814. default:
  2815. return -EOPNOTSUPP;
  2816. }
  2817. }
  2818. static int atl1_get_settings(struct net_device *netdev,
  2819. struct ethtool_cmd *ecmd)
  2820. {
  2821. struct atl1_adapter *adapter = netdev_priv(netdev);
  2822. struct atl1_hw *hw = &adapter->hw;
  2823. ecmd->supported = (SUPPORTED_10baseT_Half |
  2824. SUPPORTED_10baseT_Full |
  2825. SUPPORTED_100baseT_Half |
  2826. SUPPORTED_100baseT_Full |
  2827. SUPPORTED_1000baseT_Full |
  2828. SUPPORTED_Autoneg | SUPPORTED_TP);
  2829. ecmd->advertising = ADVERTISED_TP;
  2830. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2831. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2832. ecmd->advertising |= ADVERTISED_Autoneg;
  2833. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2834. ecmd->advertising |= ADVERTISED_Autoneg;
  2835. ecmd->advertising |=
  2836. (ADVERTISED_10baseT_Half |
  2837. ADVERTISED_10baseT_Full |
  2838. ADVERTISED_100baseT_Half |
  2839. ADVERTISED_100baseT_Full |
  2840. ADVERTISED_1000baseT_Full);
  2841. } else
  2842. ecmd->advertising |= (ADVERTISED_1000baseT_Full);
  2843. }
  2844. ecmd->port = PORT_TP;
  2845. ecmd->phy_address = 0;
  2846. ecmd->transceiver = XCVR_INTERNAL;
  2847. if (netif_carrier_ok(adapter->netdev)) {
  2848. u16 link_speed, link_duplex;
  2849. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2850. ecmd->speed = link_speed;
  2851. if (link_duplex == FULL_DUPLEX)
  2852. ecmd->duplex = DUPLEX_FULL;
  2853. else
  2854. ecmd->duplex = DUPLEX_HALF;
  2855. } else {
  2856. ecmd->speed = -1;
  2857. ecmd->duplex = -1;
  2858. }
  2859. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2860. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2861. ecmd->autoneg = AUTONEG_ENABLE;
  2862. else
  2863. ecmd->autoneg = AUTONEG_DISABLE;
  2864. return 0;
  2865. }
  2866. static int atl1_set_settings(struct net_device *netdev,
  2867. struct ethtool_cmd *ecmd)
  2868. {
  2869. struct atl1_adapter *adapter = netdev_priv(netdev);
  2870. struct atl1_hw *hw = &adapter->hw;
  2871. u16 phy_data;
  2872. int ret_val = 0;
  2873. u16 old_media_type = hw->media_type;
  2874. if (netif_running(adapter->netdev)) {
  2875. if (netif_msg_link(adapter))
  2876. dev_dbg(&adapter->pdev->dev,
  2877. "ethtool shutting down adapter\n");
  2878. atl1_down(adapter);
  2879. }
  2880. if (ecmd->autoneg == AUTONEG_ENABLE)
  2881. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2882. else {
  2883. if (ecmd->speed == SPEED_1000) {
  2884. if (ecmd->duplex != DUPLEX_FULL) {
  2885. if (netif_msg_link(adapter))
  2886. dev_warn(&adapter->pdev->dev,
  2887. "1000M half is invalid\n");
  2888. ret_val = -EINVAL;
  2889. goto exit_sset;
  2890. }
  2891. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2892. } else if (ecmd->speed == SPEED_100) {
  2893. if (ecmd->duplex == DUPLEX_FULL)
  2894. hw->media_type = MEDIA_TYPE_100M_FULL;
  2895. else
  2896. hw->media_type = MEDIA_TYPE_100M_HALF;
  2897. } else {
  2898. if (ecmd->duplex == DUPLEX_FULL)
  2899. hw->media_type = MEDIA_TYPE_10M_FULL;
  2900. else
  2901. hw->media_type = MEDIA_TYPE_10M_HALF;
  2902. }
  2903. }
  2904. switch (hw->media_type) {
  2905. case MEDIA_TYPE_AUTO_SENSOR:
  2906. ecmd->advertising =
  2907. ADVERTISED_10baseT_Half |
  2908. ADVERTISED_10baseT_Full |
  2909. ADVERTISED_100baseT_Half |
  2910. ADVERTISED_100baseT_Full |
  2911. ADVERTISED_1000baseT_Full |
  2912. ADVERTISED_Autoneg | ADVERTISED_TP;
  2913. break;
  2914. case MEDIA_TYPE_1000M_FULL:
  2915. ecmd->advertising =
  2916. ADVERTISED_1000baseT_Full |
  2917. ADVERTISED_Autoneg | ADVERTISED_TP;
  2918. break;
  2919. default:
  2920. ecmd->advertising = 0;
  2921. break;
  2922. }
  2923. if (atl1_phy_setup_autoneg_adv(hw)) {
  2924. ret_val = -EINVAL;
  2925. if (netif_msg_link(adapter))
  2926. dev_warn(&adapter->pdev->dev,
  2927. "invalid ethtool speed/duplex setting\n");
  2928. goto exit_sset;
  2929. }
  2930. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2931. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2932. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2933. else {
  2934. switch (hw->media_type) {
  2935. case MEDIA_TYPE_100M_FULL:
  2936. phy_data =
  2937. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2938. MII_CR_RESET;
  2939. break;
  2940. case MEDIA_TYPE_100M_HALF:
  2941. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2942. break;
  2943. case MEDIA_TYPE_10M_FULL:
  2944. phy_data =
  2945. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2946. break;
  2947. default:
  2948. /* MEDIA_TYPE_10M_HALF: */
  2949. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2950. break;
  2951. }
  2952. }
  2953. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2954. exit_sset:
  2955. if (ret_val)
  2956. hw->media_type = old_media_type;
  2957. if (netif_running(adapter->netdev)) {
  2958. if (netif_msg_link(adapter))
  2959. dev_dbg(&adapter->pdev->dev,
  2960. "ethtool starting adapter\n");
  2961. atl1_up(adapter);
  2962. } else if (!ret_val) {
  2963. if (netif_msg_link(adapter))
  2964. dev_dbg(&adapter->pdev->dev,
  2965. "ethtool resetting adapter\n");
  2966. atl1_reset(adapter);
  2967. }
  2968. return ret_val;
  2969. }
  2970. static void atl1_get_drvinfo(struct net_device *netdev,
  2971. struct ethtool_drvinfo *drvinfo)
  2972. {
  2973. struct atl1_adapter *adapter = netdev_priv(netdev);
  2974. strncpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2975. strncpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2976. sizeof(drvinfo->version));
  2977. strncpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  2978. strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2979. sizeof(drvinfo->bus_info));
  2980. drvinfo->eedump_len = ATL1_EEDUMP_LEN;
  2981. }
  2982. static void atl1_get_wol(struct net_device *netdev,
  2983. struct ethtool_wolinfo *wol)
  2984. {
  2985. struct atl1_adapter *adapter = netdev_priv(netdev);
  2986. wol->supported = WAKE_MAGIC;
  2987. wol->wolopts = 0;
  2988. if (adapter->wol & ATLX_WUFC_MAG)
  2989. wol->wolopts |= WAKE_MAGIC;
  2990. return;
  2991. }
  2992. static int atl1_set_wol(struct net_device *netdev,
  2993. struct ethtool_wolinfo *wol)
  2994. {
  2995. struct atl1_adapter *adapter = netdev_priv(netdev);
  2996. if (wol->wolopts & (WAKE_PHY | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
  2997. WAKE_ARP | WAKE_MAGICSECURE))
  2998. return -EOPNOTSUPP;
  2999. adapter->wol = 0;
  3000. if (wol->wolopts & WAKE_MAGIC)
  3001. adapter->wol |= ATLX_WUFC_MAG;
  3002. return 0;
  3003. }
  3004. static u32 atl1_get_msglevel(struct net_device *netdev)
  3005. {
  3006. struct atl1_adapter *adapter = netdev_priv(netdev);
  3007. return adapter->msg_enable;
  3008. }
  3009. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  3010. {
  3011. struct atl1_adapter *adapter = netdev_priv(netdev);
  3012. adapter->msg_enable = value;
  3013. }
  3014. static int atl1_get_regs_len(struct net_device *netdev)
  3015. {
  3016. return ATL1_REG_COUNT * sizeof(u32);
  3017. }
  3018. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  3019. void *p)
  3020. {
  3021. struct atl1_adapter *adapter = netdev_priv(netdev);
  3022. struct atl1_hw *hw = &adapter->hw;
  3023. unsigned int i;
  3024. u32 *regbuf = p;
  3025. for (i = 0; i < ATL1_REG_COUNT; i++) {
  3026. /*
  3027. * This switch statement avoids reserved regions
  3028. * of register space.
  3029. */
  3030. switch (i) {
  3031. case 6 ... 9:
  3032. case 14:
  3033. case 29 ... 31:
  3034. case 34 ... 63:
  3035. case 75 ... 127:
  3036. case 136 ... 1023:
  3037. case 1027 ... 1087:
  3038. case 1091 ... 1151:
  3039. case 1194 ... 1195:
  3040. case 1200 ... 1201:
  3041. case 1206 ... 1213:
  3042. case 1216 ... 1279:
  3043. case 1290 ... 1311:
  3044. case 1323 ... 1343:
  3045. case 1358 ... 1359:
  3046. case 1368 ... 1375:
  3047. case 1378 ... 1383:
  3048. case 1388 ... 1391:
  3049. case 1393 ... 1395:
  3050. case 1402 ... 1403:
  3051. case 1410 ... 1471:
  3052. case 1522 ... 1535:
  3053. /* reserved region; don't read it */
  3054. regbuf[i] = 0;
  3055. break;
  3056. default:
  3057. /* unreserved region */
  3058. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  3059. }
  3060. }
  3061. }
  3062. static void atl1_get_ringparam(struct net_device *netdev,
  3063. struct ethtool_ringparam *ring)
  3064. {
  3065. struct atl1_adapter *adapter = netdev_priv(netdev);
  3066. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  3067. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  3068. ring->rx_max_pending = ATL1_MAX_RFD;
  3069. ring->tx_max_pending = ATL1_MAX_TPD;
  3070. ring->rx_mini_max_pending = 0;
  3071. ring->rx_jumbo_max_pending = 0;
  3072. ring->rx_pending = rxdr->count;
  3073. ring->tx_pending = txdr->count;
  3074. ring->rx_mini_pending = 0;
  3075. ring->rx_jumbo_pending = 0;
  3076. }
  3077. static int atl1_set_ringparam(struct net_device *netdev,
  3078. struct ethtool_ringparam *ring)
  3079. {
  3080. struct atl1_adapter *adapter = netdev_priv(netdev);
  3081. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  3082. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  3083. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  3084. struct atl1_tpd_ring tpd_old, tpd_new;
  3085. struct atl1_rfd_ring rfd_old, rfd_new;
  3086. struct atl1_rrd_ring rrd_old, rrd_new;
  3087. struct atl1_ring_header rhdr_old, rhdr_new;
  3088. int err;
  3089. tpd_old = adapter->tpd_ring;
  3090. rfd_old = adapter->rfd_ring;
  3091. rrd_old = adapter->rrd_ring;
  3092. rhdr_old = adapter->ring_header;
  3093. if (netif_running(adapter->netdev))
  3094. atl1_down(adapter);
  3095. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  3096. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  3097. rfdr->count;
  3098. rfdr->count = (rfdr->count + 3) & ~3;
  3099. rrdr->count = rfdr->count;
  3100. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  3101. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  3102. tpdr->count;
  3103. tpdr->count = (tpdr->count + 3) & ~3;
  3104. if (netif_running(adapter->netdev)) {
  3105. /* try to get new resources before deleting old */
  3106. err = atl1_setup_ring_resources(adapter);
  3107. if (err)
  3108. goto err_setup_ring;
  3109. /*
  3110. * save the new, restore the old in order to free it,
  3111. * then restore the new back again
  3112. */
  3113. rfd_new = adapter->rfd_ring;
  3114. rrd_new = adapter->rrd_ring;
  3115. tpd_new = adapter->tpd_ring;
  3116. rhdr_new = adapter->ring_header;
  3117. adapter->rfd_ring = rfd_old;
  3118. adapter->rrd_ring = rrd_old;
  3119. adapter->tpd_ring = tpd_old;
  3120. adapter->ring_header = rhdr_old;
  3121. atl1_free_ring_resources(adapter);
  3122. adapter->rfd_ring = rfd_new;
  3123. adapter->rrd_ring = rrd_new;
  3124. adapter->tpd_ring = tpd_new;
  3125. adapter->ring_header = rhdr_new;
  3126. err = atl1_up(adapter);
  3127. if (err)
  3128. return err;
  3129. }
  3130. return 0;
  3131. err_setup_ring:
  3132. adapter->rfd_ring = rfd_old;
  3133. adapter->rrd_ring = rrd_old;
  3134. adapter->tpd_ring = tpd_old;
  3135. adapter->ring_header = rhdr_old;
  3136. atl1_up(adapter);
  3137. return err;
  3138. }
  3139. static void atl1_get_pauseparam(struct net_device *netdev,
  3140. struct ethtool_pauseparam *epause)
  3141. {
  3142. struct atl1_adapter *adapter = netdev_priv(netdev);
  3143. struct atl1_hw *hw = &adapter->hw;
  3144. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3145. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3146. epause->autoneg = AUTONEG_ENABLE;
  3147. } else {
  3148. epause->autoneg = AUTONEG_DISABLE;
  3149. }
  3150. epause->rx_pause = 1;
  3151. epause->tx_pause = 1;
  3152. }
  3153. static int atl1_set_pauseparam(struct net_device *netdev,
  3154. struct ethtool_pauseparam *epause)
  3155. {
  3156. struct atl1_adapter *adapter = netdev_priv(netdev);
  3157. struct atl1_hw *hw = &adapter->hw;
  3158. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3159. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3160. epause->autoneg = AUTONEG_ENABLE;
  3161. } else {
  3162. epause->autoneg = AUTONEG_DISABLE;
  3163. }
  3164. epause->rx_pause = 1;
  3165. epause->tx_pause = 1;
  3166. return 0;
  3167. }
  3168. /* FIXME: is this right? -- CHS */
  3169. static u32 atl1_get_rx_csum(struct net_device *netdev)
  3170. {
  3171. return 1;
  3172. }
  3173. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3174. u8 *data)
  3175. {
  3176. u8 *p = data;
  3177. int i;
  3178. switch (stringset) {
  3179. case ETH_SS_STATS:
  3180. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3181. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3182. ETH_GSTRING_LEN);
  3183. p += ETH_GSTRING_LEN;
  3184. }
  3185. break;
  3186. }
  3187. }
  3188. static int atl1_nway_reset(struct net_device *netdev)
  3189. {
  3190. struct atl1_adapter *adapter = netdev_priv(netdev);
  3191. struct atl1_hw *hw = &adapter->hw;
  3192. if (netif_running(netdev)) {
  3193. u16 phy_data;
  3194. atl1_down(adapter);
  3195. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3196. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3197. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3198. } else {
  3199. switch (hw->media_type) {
  3200. case MEDIA_TYPE_100M_FULL:
  3201. phy_data = MII_CR_FULL_DUPLEX |
  3202. MII_CR_SPEED_100 | MII_CR_RESET;
  3203. break;
  3204. case MEDIA_TYPE_100M_HALF:
  3205. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3206. break;
  3207. case MEDIA_TYPE_10M_FULL:
  3208. phy_data = MII_CR_FULL_DUPLEX |
  3209. MII_CR_SPEED_10 | MII_CR_RESET;
  3210. break;
  3211. default:
  3212. /* MEDIA_TYPE_10M_HALF */
  3213. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3214. }
  3215. }
  3216. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3217. atl1_up(adapter);
  3218. }
  3219. return 0;
  3220. }
  3221. const struct ethtool_ops atl1_ethtool_ops = {
  3222. .get_settings = atl1_get_settings,
  3223. .set_settings = atl1_set_settings,
  3224. .get_drvinfo = atl1_get_drvinfo,
  3225. .get_wol = atl1_get_wol,
  3226. .set_wol = atl1_set_wol,
  3227. .get_msglevel = atl1_get_msglevel,
  3228. .set_msglevel = atl1_set_msglevel,
  3229. .get_regs_len = atl1_get_regs_len,
  3230. .get_regs = atl1_get_regs,
  3231. .get_ringparam = atl1_get_ringparam,
  3232. .set_ringparam = atl1_set_ringparam,
  3233. .get_pauseparam = atl1_get_pauseparam,
  3234. .set_pauseparam = atl1_set_pauseparam,
  3235. .get_rx_csum = atl1_get_rx_csum,
  3236. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  3237. .get_link = ethtool_op_get_link,
  3238. .set_sg = ethtool_op_set_sg,
  3239. .get_strings = atl1_get_strings,
  3240. .nway_reset = atl1_nway_reset,
  3241. .get_ethtool_stats = atl1_get_ethtool_stats,
  3242. .get_sset_count = atl1_get_sset_count,
  3243. .set_tso = ethtool_op_set_tso,
  3244. };