ixp4xx_eth.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264
  1. /*
  2. * Intel IXP4xx Ethernet driver for Linux
  3. *
  4. * Copyright (C) 2007 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Ethernet port config (0x00 is not present on IXP42X):
  11. *
  12. * logical port 0x00 0x10 0x20
  13. * NPE 0 (NPE-A) 1 (NPE-B) 2 (NPE-C)
  14. * physical PortId 2 0 1
  15. * TX queue 23 24 25
  16. * RX-free queue 26 27 28
  17. * TX-done queue is always 31, per-port RX and TX-ready queues are configurable
  18. *
  19. *
  20. * Queue entries:
  21. * bits 0 -> 1 - NPE ID (RX and TX-done)
  22. * bits 0 -> 2 - priority (TX, per 802.1D)
  23. * bits 3 -> 4 - port ID (user-set?)
  24. * bits 5 -> 31 - physical descriptor address
  25. */
  26. #include <linux/delay.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/dmapool.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/mii.h>
  33. #include <linux/platform_device.h>
  34. #include <mach/npe.h>
  35. #include <mach/qmgr.h>
  36. #define DEBUG_QUEUES 0
  37. #define DEBUG_DESC 0
  38. #define DEBUG_RX 0
  39. #define DEBUG_TX 0
  40. #define DEBUG_PKT_BYTES 0
  41. #define DEBUG_MDIO 0
  42. #define DEBUG_CLOSE 0
  43. #define DRV_NAME "ixp4xx_eth"
  44. #define MAX_NPES 3
  45. #define RX_DESCS 64 /* also length of all RX queues */
  46. #define TX_DESCS 16 /* also length of all TX queues */
  47. #define TXDONE_QUEUE_LEN 64 /* dwords */
  48. #define POOL_ALLOC_SIZE (sizeof(struct desc) * (RX_DESCS + TX_DESCS))
  49. #define REGS_SIZE 0x1000
  50. #define MAX_MRU 1536 /* 0x600 */
  51. #define RX_BUFF_SIZE ALIGN((NET_IP_ALIGN) + MAX_MRU, 4)
  52. #define NAPI_WEIGHT 16
  53. #define MDIO_INTERVAL (3 * HZ)
  54. #define MAX_MDIO_RETRIES 100 /* microseconds, typically 30 cycles */
  55. #define MAX_MII_RESET_RETRIES 100 /* mdio_read() cycles, typically 4 */
  56. #define MAX_CLOSE_WAIT 1000 /* microseconds, typically 2-3 cycles */
  57. #define NPE_ID(port_id) ((port_id) >> 4)
  58. #define PHYSICAL_ID(port_id) ((NPE_ID(port_id) + 2) % 3)
  59. #define TX_QUEUE(port_id) (NPE_ID(port_id) + 23)
  60. #define RXFREE_QUEUE(port_id) (NPE_ID(port_id) + 26)
  61. #define TXDONE_QUEUE 31
  62. /* TX Control Registers */
  63. #define TX_CNTRL0_TX_EN 0x01
  64. #define TX_CNTRL0_HALFDUPLEX 0x02
  65. #define TX_CNTRL0_RETRY 0x04
  66. #define TX_CNTRL0_PAD_EN 0x08
  67. #define TX_CNTRL0_APPEND_FCS 0x10
  68. #define TX_CNTRL0_2DEFER 0x20
  69. #define TX_CNTRL0_RMII 0x40 /* reduced MII */
  70. #define TX_CNTRL1_RETRIES 0x0F /* 4 bits */
  71. /* RX Control Registers */
  72. #define RX_CNTRL0_RX_EN 0x01
  73. #define RX_CNTRL0_PADSTRIP_EN 0x02
  74. #define RX_CNTRL0_SEND_FCS 0x04
  75. #define RX_CNTRL0_PAUSE_EN 0x08
  76. #define RX_CNTRL0_LOOP_EN 0x10
  77. #define RX_CNTRL0_ADDR_FLTR_EN 0x20
  78. #define RX_CNTRL0_RX_RUNT_EN 0x40
  79. #define RX_CNTRL0_BCAST_DIS 0x80
  80. #define RX_CNTRL1_DEFER_EN 0x01
  81. /* Core Control Register */
  82. #define CORE_RESET 0x01
  83. #define CORE_RX_FIFO_FLUSH 0x02
  84. #define CORE_TX_FIFO_FLUSH 0x04
  85. #define CORE_SEND_JAM 0x08
  86. #define CORE_MDC_EN 0x10 /* MDIO using NPE-B ETH-0 only */
  87. #define DEFAULT_TX_CNTRL0 (TX_CNTRL0_TX_EN | TX_CNTRL0_RETRY | \
  88. TX_CNTRL0_PAD_EN | TX_CNTRL0_APPEND_FCS | \
  89. TX_CNTRL0_2DEFER)
  90. #define DEFAULT_RX_CNTRL0 RX_CNTRL0_RX_EN
  91. #define DEFAULT_CORE_CNTRL CORE_MDC_EN
  92. /* NPE message codes */
  93. #define NPE_GETSTATUS 0x00
  94. #define NPE_EDB_SETPORTADDRESS 0x01
  95. #define NPE_EDB_GETMACADDRESSDATABASE 0x02
  96. #define NPE_EDB_SETMACADDRESSSDATABASE 0x03
  97. #define NPE_GETSTATS 0x04
  98. #define NPE_RESETSTATS 0x05
  99. #define NPE_SETMAXFRAMELENGTHS 0x06
  100. #define NPE_VLAN_SETRXTAGMODE 0x07
  101. #define NPE_VLAN_SETDEFAULTRXVID 0x08
  102. #define NPE_VLAN_SETPORTVLANTABLEENTRY 0x09
  103. #define NPE_VLAN_SETPORTVLANTABLERANGE 0x0A
  104. #define NPE_VLAN_SETRXQOSENTRY 0x0B
  105. #define NPE_VLAN_SETPORTIDEXTRACTIONMODE 0x0C
  106. #define NPE_STP_SETBLOCKINGSTATE 0x0D
  107. #define NPE_FW_SETFIREWALLMODE 0x0E
  108. #define NPE_PC_SETFRAMECONTROLDURATIONID 0x0F
  109. #define NPE_PC_SETAPMACTABLE 0x11
  110. #define NPE_SETLOOPBACK_MODE 0x12
  111. #define NPE_PC_SETBSSIDTABLE 0x13
  112. #define NPE_ADDRESS_FILTER_CONFIG 0x14
  113. #define NPE_APPENDFCSCONFIG 0x15
  114. #define NPE_NOTIFY_MAC_RECOVERY_DONE 0x16
  115. #define NPE_MAC_RECOVERY_START 0x17
  116. #ifdef __ARMEB__
  117. typedef struct sk_buff buffer_t;
  118. #define free_buffer dev_kfree_skb
  119. #define free_buffer_irq dev_kfree_skb_irq
  120. #else
  121. typedef void buffer_t;
  122. #define free_buffer kfree
  123. #define free_buffer_irq kfree
  124. #endif
  125. struct eth_regs {
  126. u32 tx_control[2], __res1[2]; /* 000 */
  127. u32 rx_control[2], __res2[2]; /* 010 */
  128. u32 random_seed, __res3[3]; /* 020 */
  129. u32 partial_empty_threshold, __res4; /* 030 */
  130. u32 partial_full_threshold, __res5; /* 038 */
  131. u32 tx_start_bytes, __res6[3]; /* 040 */
  132. u32 tx_deferral, rx_deferral, __res7[2];/* 050 */
  133. u32 tx_2part_deferral[2], __res8[2]; /* 060 */
  134. u32 slot_time, __res9[3]; /* 070 */
  135. u32 mdio_command[4]; /* 080 */
  136. u32 mdio_status[4]; /* 090 */
  137. u32 mcast_mask[6], __res10[2]; /* 0A0 */
  138. u32 mcast_addr[6], __res11[2]; /* 0C0 */
  139. u32 int_clock_threshold, __res12[3]; /* 0E0 */
  140. u32 hw_addr[6], __res13[61]; /* 0F0 */
  141. u32 core_control; /* 1FC */
  142. };
  143. struct port {
  144. struct resource *mem_res;
  145. struct eth_regs __iomem *regs;
  146. struct npe *npe;
  147. struct net_device *netdev;
  148. struct napi_struct napi;
  149. struct net_device_stats stat;
  150. struct mii_if_info mii;
  151. struct delayed_work mdio_thread;
  152. struct eth_plat_info *plat;
  153. buffer_t *rx_buff_tab[RX_DESCS], *tx_buff_tab[TX_DESCS];
  154. struct desc *desc_tab; /* coherent */
  155. u32 desc_tab_phys;
  156. int id; /* logical port ID */
  157. u16 mii_bmcr;
  158. };
  159. /* NPE message structure */
  160. struct msg {
  161. #ifdef __ARMEB__
  162. u8 cmd, eth_id, byte2, byte3;
  163. u8 byte4, byte5, byte6, byte7;
  164. #else
  165. u8 byte3, byte2, eth_id, cmd;
  166. u8 byte7, byte6, byte5, byte4;
  167. #endif
  168. };
  169. /* Ethernet packet descriptor */
  170. struct desc {
  171. u32 next; /* pointer to next buffer, unused */
  172. #ifdef __ARMEB__
  173. u16 buf_len; /* buffer length */
  174. u16 pkt_len; /* packet length */
  175. u32 data; /* pointer to data buffer in RAM */
  176. u8 dest_id;
  177. u8 src_id;
  178. u16 flags;
  179. u8 qos;
  180. u8 padlen;
  181. u16 vlan_tci;
  182. #else
  183. u16 pkt_len; /* packet length */
  184. u16 buf_len; /* buffer length */
  185. u32 data; /* pointer to data buffer in RAM */
  186. u16 flags;
  187. u8 src_id;
  188. u8 dest_id;
  189. u16 vlan_tci;
  190. u8 padlen;
  191. u8 qos;
  192. #endif
  193. #ifdef __ARMEB__
  194. u8 dst_mac_0, dst_mac_1, dst_mac_2, dst_mac_3;
  195. u8 dst_mac_4, dst_mac_5, src_mac_0, src_mac_1;
  196. u8 src_mac_2, src_mac_3, src_mac_4, src_mac_5;
  197. #else
  198. u8 dst_mac_3, dst_mac_2, dst_mac_1, dst_mac_0;
  199. u8 src_mac_1, src_mac_0, dst_mac_5, dst_mac_4;
  200. u8 src_mac_5, src_mac_4, src_mac_3, src_mac_2;
  201. #endif
  202. };
  203. #define rx_desc_phys(port, n) ((port)->desc_tab_phys + \
  204. (n) * sizeof(struct desc))
  205. #define rx_desc_ptr(port, n) (&(port)->desc_tab[n])
  206. #define tx_desc_phys(port, n) ((port)->desc_tab_phys + \
  207. ((n) + RX_DESCS) * sizeof(struct desc))
  208. #define tx_desc_ptr(port, n) (&(port)->desc_tab[(n) + RX_DESCS])
  209. #ifndef __ARMEB__
  210. static inline void memcpy_swab32(u32 *dest, u32 *src, int cnt)
  211. {
  212. int i;
  213. for (i = 0; i < cnt; i++)
  214. dest[i] = swab32(src[i]);
  215. }
  216. #endif
  217. static spinlock_t mdio_lock;
  218. static struct eth_regs __iomem *mdio_regs; /* mdio command and status only */
  219. static int ports_open;
  220. static struct port *npe_port_tab[MAX_NPES];
  221. static struct dma_pool *dma_pool;
  222. static u16 mdio_cmd(struct net_device *dev, int phy_id, int location,
  223. int write, u16 cmd)
  224. {
  225. int cycles = 0;
  226. if (__raw_readl(&mdio_regs->mdio_command[3]) & 0x80) {
  227. printk(KERN_ERR "%s: MII not ready to transmit\n", dev->name);
  228. return 0;
  229. }
  230. if (write) {
  231. __raw_writel(cmd & 0xFF, &mdio_regs->mdio_command[0]);
  232. __raw_writel(cmd >> 8, &mdio_regs->mdio_command[1]);
  233. }
  234. __raw_writel(((phy_id << 5) | location) & 0xFF,
  235. &mdio_regs->mdio_command[2]);
  236. __raw_writel((phy_id >> 3) | (write << 2) | 0x80 /* GO */,
  237. &mdio_regs->mdio_command[3]);
  238. while ((cycles < MAX_MDIO_RETRIES) &&
  239. (__raw_readl(&mdio_regs->mdio_command[3]) & 0x80)) {
  240. udelay(1);
  241. cycles++;
  242. }
  243. if (cycles == MAX_MDIO_RETRIES) {
  244. printk(KERN_ERR "%s: MII write failed\n", dev->name);
  245. return 0;
  246. }
  247. #if DEBUG_MDIO
  248. printk(KERN_DEBUG "%s: mdio_cmd() took %i cycles\n", dev->name,
  249. cycles);
  250. #endif
  251. if (write)
  252. return 0;
  253. if (__raw_readl(&mdio_regs->mdio_status[3]) & 0x80) {
  254. printk(KERN_ERR "%s: MII read failed\n", dev->name);
  255. return 0;
  256. }
  257. return (__raw_readl(&mdio_regs->mdio_status[0]) & 0xFF) |
  258. (__raw_readl(&mdio_regs->mdio_status[1]) << 8);
  259. }
  260. static int mdio_read(struct net_device *dev, int phy_id, int location)
  261. {
  262. unsigned long flags;
  263. u16 val;
  264. spin_lock_irqsave(&mdio_lock, flags);
  265. val = mdio_cmd(dev, phy_id, location, 0, 0);
  266. spin_unlock_irqrestore(&mdio_lock, flags);
  267. return val;
  268. }
  269. static void mdio_write(struct net_device *dev, int phy_id, int location,
  270. int val)
  271. {
  272. unsigned long flags;
  273. spin_lock_irqsave(&mdio_lock, flags);
  274. mdio_cmd(dev, phy_id, location, 1, val);
  275. spin_unlock_irqrestore(&mdio_lock, flags);
  276. }
  277. static void phy_reset(struct net_device *dev, int phy_id)
  278. {
  279. struct port *port = netdev_priv(dev);
  280. int cycles = 0;
  281. mdio_write(dev, phy_id, MII_BMCR, port->mii_bmcr | BMCR_RESET);
  282. while (cycles < MAX_MII_RESET_RETRIES) {
  283. if (!(mdio_read(dev, phy_id, MII_BMCR) & BMCR_RESET)) {
  284. #if DEBUG_MDIO
  285. printk(KERN_DEBUG "%s: phy_reset() took %i cycles\n",
  286. dev->name, cycles);
  287. #endif
  288. return;
  289. }
  290. udelay(1);
  291. cycles++;
  292. }
  293. printk(KERN_ERR "%s: MII reset failed\n", dev->name);
  294. }
  295. static void eth_set_duplex(struct port *port)
  296. {
  297. if (port->mii.full_duplex)
  298. __raw_writel(DEFAULT_TX_CNTRL0 & ~TX_CNTRL0_HALFDUPLEX,
  299. &port->regs->tx_control[0]);
  300. else
  301. __raw_writel(DEFAULT_TX_CNTRL0 | TX_CNTRL0_HALFDUPLEX,
  302. &port->regs->tx_control[0]);
  303. }
  304. static void phy_check_media(struct port *port, int init)
  305. {
  306. if (mii_check_media(&port->mii, 1, init))
  307. eth_set_duplex(port);
  308. if (port->mii.force_media) { /* mii_check_media() doesn't work */
  309. struct net_device *dev = port->netdev;
  310. int cur_link = mii_link_ok(&port->mii);
  311. int prev_link = netif_carrier_ok(dev);
  312. if (!prev_link && cur_link) {
  313. printk(KERN_INFO "%s: link up\n", dev->name);
  314. netif_carrier_on(dev);
  315. } else if (prev_link && !cur_link) {
  316. printk(KERN_INFO "%s: link down\n", dev->name);
  317. netif_carrier_off(dev);
  318. }
  319. }
  320. }
  321. static void mdio_thread(struct work_struct *work)
  322. {
  323. struct port *port = container_of(work, struct port, mdio_thread.work);
  324. phy_check_media(port, 0);
  325. schedule_delayed_work(&port->mdio_thread, MDIO_INTERVAL);
  326. }
  327. static inline void debug_pkt(struct net_device *dev, const char *func,
  328. u8 *data, int len)
  329. {
  330. #if DEBUG_PKT_BYTES
  331. int i;
  332. printk(KERN_DEBUG "%s: %s(%i) ", dev->name, func, len);
  333. for (i = 0; i < len; i++) {
  334. if (i >= DEBUG_PKT_BYTES)
  335. break;
  336. printk("%s%02X",
  337. ((i == 6) || (i == 12) || (i >= 14)) ? " " : "",
  338. data[i]);
  339. }
  340. printk("\n");
  341. #endif
  342. }
  343. static inline void debug_desc(u32 phys, struct desc *desc)
  344. {
  345. #if DEBUG_DESC
  346. printk(KERN_DEBUG "%X: %X %3X %3X %08X %2X < %2X %4X %X"
  347. " %X %X %02X%02X%02X%02X%02X%02X < %02X%02X%02X%02X%02X%02X\n",
  348. phys, desc->next, desc->buf_len, desc->pkt_len,
  349. desc->data, desc->dest_id, desc->src_id, desc->flags,
  350. desc->qos, desc->padlen, desc->vlan_tci,
  351. desc->dst_mac_0, desc->dst_mac_1, desc->dst_mac_2,
  352. desc->dst_mac_3, desc->dst_mac_4, desc->dst_mac_5,
  353. desc->src_mac_0, desc->src_mac_1, desc->src_mac_2,
  354. desc->src_mac_3, desc->src_mac_4, desc->src_mac_5);
  355. #endif
  356. }
  357. static inline void debug_queue(unsigned int queue, int is_get, u32 phys)
  358. {
  359. #if DEBUG_QUEUES
  360. static struct {
  361. int queue;
  362. char *name;
  363. } names[] = {
  364. { TX_QUEUE(0x10), "TX#0 " },
  365. { TX_QUEUE(0x20), "TX#1 " },
  366. { TX_QUEUE(0x00), "TX#2 " },
  367. { RXFREE_QUEUE(0x10), "RX-free#0 " },
  368. { RXFREE_QUEUE(0x20), "RX-free#1 " },
  369. { RXFREE_QUEUE(0x00), "RX-free#2 " },
  370. { TXDONE_QUEUE, "TX-done " },
  371. };
  372. int i;
  373. for (i = 0; i < ARRAY_SIZE(names); i++)
  374. if (names[i].queue == queue)
  375. break;
  376. printk(KERN_DEBUG "Queue %i %s%s %X\n", queue,
  377. i < ARRAY_SIZE(names) ? names[i].name : "",
  378. is_get ? "->" : "<-", phys);
  379. #endif
  380. }
  381. static inline u32 queue_get_entry(unsigned int queue)
  382. {
  383. u32 phys = qmgr_get_entry(queue);
  384. debug_queue(queue, 1, phys);
  385. return phys;
  386. }
  387. static inline int queue_get_desc(unsigned int queue, struct port *port,
  388. int is_tx)
  389. {
  390. u32 phys, tab_phys, n_desc;
  391. struct desc *tab;
  392. if (!(phys = queue_get_entry(queue)))
  393. return -1;
  394. phys &= ~0x1F; /* mask out non-address bits */
  395. tab_phys = is_tx ? tx_desc_phys(port, 0) : rx_desc_phys(port, 0);
  396. tab = is_tx ? tx_desc_ptr(port, 0) : rx_desc_ptr(port, 0);
  397. n_desc = (phys - tab_phys) / sizeof(struct desc);
  398. BUG_ON(n_desc >= (is_tx ? TX_DESCS : RX_DESCS));
  399. debug_desc(phys, &tab[n_desc]);
  400. BUG_ON(tab[n_desc].next);
  401. return n_desc;
  402. }
  403. static inline void queue_put_desc(unsigned int queue, u32 phys,
  404. struct desc *desc)
  405. {
  406. debug_queue(queue, 0, phys);
  407. debug_desc(phys, desc);
  408. BUG_ON(phys & 0x1F);
  409. qmgr_put_entry(queue, phys);
  410. BUG_ON(qmgr_stat_overflow(queue));
  411. }
  412. static inline void dma_unmap_tx(struct port *port, struct desc *desc)
  413. {
  414. #ifdef __ARMEB__
  415. dma_unmap_single(&port->netdev->dev, desc->data,
  416. desc->buf_len, DMA_TO_DEVICE);
  417. #else
  418. dma_unmap_single(&port->netdev->dev, desc->data & ~3,
  419. ALIGN((desc->data & 3) + desc->buf_len, 4),
  420. DMA_TO_DEVICE);
  421. #endif
  422. }
  423. static void eth_rx_irq(void *pdev)
  424. {
  425. struct net_device *dev = pdev;
  426. struct port *port = netdev_priv(dev);
  427. #if DEBUG_RX
  428. printk(KERN_DEBUG "%s: eth_rx_irq\n", dev->name);
  429. #endif
  430. qmgr_disable_irq(port->plat->rxq);
  431. netif_rx_schedule(dev, &port->napi);
  432. }
  433. static int eth_poll(struct napi_struct *napi, int budget)
  434. {
  435. struct port *port = container_of(napi, struct port, napi);
  436. struct net_device *dev = port->netdev;
  437. unsigned int rxq = port->plat->rxq, rxfreeq = RXFREE_QUEUE(port->id);
  438. int received = 0;
  439. #if DEBUG_RX
  440. printk(KERN_DEBUG "%s: eth_poll\n", dev->name);
  441. #endif
  442. while (received < budget) {
  443. struct sk_buff *skb;
  444. struct desc *desc;
  445. int n;
  446. #ifdef __ARMEB__
  447. struct sk_buff *temp;
  448. u32 phys;
  449. #endif
  450. if ((n = queue_get_desc(rxq, port, 0)) < 0) {
  451. #if DEBUG_RX
  452. printk(KERN_DEBUG "%s: eth_poll netif_rx_complete\n",
  453. dev->name);
  454. #endif
  455. netif_rx_complete(dev, napi);
  456. qmgr_enable_irq(rxq);
  457. if (!qmgr_stat_empty(rxq) &&
  458. netif_rx_reschedule(dev, napi)) {
  459. #if DEBUG_RX
  460. printk(KERN_DEBUG "%s: eth_poll"
  461. " netif_rx_reschedule successed\n",
  462. dev->name);
  463. #endif
  464. qmgr_disable_irq(rxq);
  465. continue;
  466. }
  467. #if DEBUG_RX
  468. printk(KERN_DEBUG "%s: eth_poll all done\n",
  469. dev->name);
  470. #endif
  471. return received; /* all work done */
  472. }
  473. desc = rx_desc_ptr(port, n);
  474. #ifdef __ARMEB__
  475. if ((skb = netdev_alloc_skb(dev, RX_BUFF_SIZE))) {
  476. phys = dma_map_single(&dev->dev, skb->data,
  477. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  478. if (dma_mapping_error(&dev->dev, phys)) {
  479. dev_kfree_skb(skb);
  480. skb = NULL;
  481. }
  482. }
  483. #else
  484. skb = netdev_alloc_skb(dev,
  485. ALIGN(NET_IP_ALIGN + desc->pkt_len, 4));
  486. #endif
  487. if (!skb) {
  488. port->stat.rx_dropped++;
  489. /* put the desc back on RX-ready queue */
  490. desc->buf_len = MAX_MRU;
  491. desc->pkt_len = 0;
  492. queue_put_desc(rxfreeq, rx_desc_phys(port, n), desc);
  493. continue;
  494. }
  495. /* process received frame */
  496. #ifdef __ARMEB__
  497. temp = skb;
  498. skb = port->rx_buff_tab[n];
  499. dma_unmap_single(&dev->dev, desc->data - NET_IP_ALIGN,
  500. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  501. #else
  502. dma_sync_single(&dev->dev, desc->data - NET_IP_ALIGN,
  503. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  504. memcpy_swab32((u32 *)skb->data, (u32 *)port->rx_buff_tab[n],
  505. ALIGN(NET_IP_ALIGN + desc->pkt_len, 4) / 4);
  506. #endif
  507. skb_reserve(skb, NET_IP_ALIGN);
  508. skb_put(skb, desc->pkt_len);
  509. debug_pkt(dev, "eth_poll", skb->data, skb->len);
  510. skb->protocol = eth_type_trans(skb, dev);
  511. dev->last_rx = jiffies;
  512. port->stat.rx_packets++;
  513. port->stat.rx_bytes += skb->len;
  514. netif_receive_skb(skb);
  515. /* put the new buffer on RX-free queue */
  516. #ifdef __ARMEB__
  517. port->rx_buff_tab[n] = temp;
  518. desc->data = phys + NET_IP_ALIGN;
  519. #endif
  520. desc->buf_len = MAX_MRU;
  521. desc->pkt_len = 0;
  522. queue_put_desc(rxfreeq, rx_desc_phys(port, n), desc);
  523. received++;
  524. }
  525. #if DEBUG_RX
  526. printk(KERN_DEBUG "eth_poll(): end, not all work done\n");
  527. #endif
  528. return received; /* not all work done */
  529. }
  530. static void eth_txdone_irq(void *unused)
  531. {
  532. u32 phys;
  533. #if DEBUG_TX
  534. printk(KERN_DEBUG DRV_NAME ": eth_txdone_irq\n");
  535. #endif
  536. while ((phys = queue_get_entry(TXDONE_QUEUE)) != 0) {
  537. u32 npe_id, n_desc;
  538. struct port *port;
  539. struct desc *desc;
  540. int start;
  541. npe_id = phys & 3;
  542. BUG_ON(npe_id >= MAX_NPES);
  543. port = npe_port_tab[npe_id];
  544. BUG_ON(!port);
  545. phys &= ~0x1F; /* mask out non-address bits */
  546. n_desc = (phys - tx_desc_phys(port, 0)) / sizeof(struct desc);
  547. BUG_ON(n_desc >= TX_DESCS);
  548. desc = tx_desc_ptr(port, n_desc);
  549. debug_desc(phys, desc);
  550. if (port->tx_buff_tab[n_desc]) { /* not the draining packet */
  551. port->stat.tx_packets++;
  552. port->stat.tx_bytes += desc->pkt_len;
  553. dma_unmap_tx(port, desc);
  554. #if DEBUG_TX
  555. printk(KERN_DEBUG "%s: eth_txdone_irq free %p\n",
  556. port->netdev->name, port->tx_buff_tab[n_desc]);
  557. #endif
  558. free_buffer_irq(port->tx_buff_tab[n_desc]);
  559. port->tx_buff_tab[n_desc] = NULL;
  560. }
  561. start = qmgr_stat_empty(port->plat->txreadyq);
  562. queue_put_desc(port->plat->txreadyq, phys, desc);
  563. if (start) {
  564. #if DEBUG_TX
  565. printk(KERN_DEBUG "%s: eth_txdone_irq xmit ready\n",
  566. port->netdev->name);
  567. #endif
  568. netif_wake_queue(port->netdev);
  569. }
  570. }
  571. }
  572. static int eth_xmit(struct sk_buff *skb, struct net_device *dev)
  573. {
  574. struct port *port = netdev_priv(dev);
  575. unsigned int txreadyq = port->plat->txreadyq;
  576. int len, offset, bytes, n;
  577. void *mem;
  578. u32 phys;
  579. struct desc *desc;
  580. #if DEBUG_TX
  581. printk(KERN_DEBUG "%s: eth_xmit\n", dev->name);
  582. #endif
  583. if (unlikely(skb->len > MAX_MRU)) {
  584. dev_kfree_skb(skb);
  585. port->stat.tx_errors++;
  586. return NETDEV_TX_OK;
  587. }
  588. debug_pkt(dev, "eth_xmit", skb->data, skb->len);
  589. len = skb->len;
  590. #ifdef __ARMEB__
  591. offset = 0; /* no need to keep alignment */
  592. bytes = len;
  593. mem = skb->data;
  594. #else
  595. offset = (int)skb->data & 3; /* keep 32-bit alignment */
  596. bytes = ALIGN(offset + len, 4);
  597. if (!(mem = kmalloc(bytes, GFP_ATOMIC))) {
  598. dev_kfree_skb(skb);
  599. port->stat.tx_dropped++;
  600. return NETDEV_TX_OK;
  601. }
  602. memcpy_swab32(mem, (u32 *)((int)skb->data & ~3), bytes / 4);
  603. dev_kfree_skb(skb);
  604. #endif
  605. phys = dma_map_single(&dev->dev, mem, bytes, DMA_TO_DEVICE);
  606. if (dma_mapping_error(&dev->dev, phys)) {
  607. #ifdef __ARMEB__
  608. dev_kfree_skb(skb);
  609. #else
  610. kfree(mem);
  611. #endif
  612. port->stat.tx_dropped++;
  613. return NETDEV_TX_OK;
  614. }
  615. n = queue_get_desc(txreadyq, port, 1);
  616. BUG_ON(n < 0);
  617. desc = tx_desc_ptr(port, n);
  618. #ifdef __ARMEB__
  619. port->tx_buff_tab[n] = skb;
  620. #else
  621. port->tx_buff_tab[n] = mem;
  622. #endif
  623. desc->data = phys + offset;
  624. desc->buf_len = desc->pkt_len = len;
  625. /* NPE firmware pads short frames with zeros internally */
  626. wmb();
  627. queue_put_desc(TX_QUEUE(port->id), tx_desc_phys(port, n), desc);
  628. dev->trans_start = jiffies;
  629. if (qmgr_stat_empty(txreadyq)) {
  630. #if DEBUG_TX
  631. printk(KERN_DEBUG "%s: eth_xmit queue full\n", dev->name);
  632. #endif
  633. netif_stop_queue(dev);
  634. /* we could miss TX ready interrupt */
  635. if (!qmgr_stat_empty(txreadyq)) {
  636. #if DEBUG_TX
  637. printk(KERN_DEBUG "%s: eth_xmit ready again\n",
  638. dev->name);
  639. #endif
  640. netif_wake_queue(dev);
  641. }
  642. }
  643. #if DEBUG_TX
  644. printk(KERN_DEBUG "%s: eth_xmit end\n", dev->name);
  645. #endif
  646. return NETDEV_TX_OK;
  647. }
  648. static struct net_device_stats *eth_stats(struct net_device *dev)
  649. {
  650. struct port *port = netdev_priv(dev);
  651. return &port->stat;
  652. }
  653. static void eth_set_mcast_list(struct net_device *dev)
  654. {
  655. struct port *port = netdev_priv(dev);
  656. struct dev_mc_list *mclist = dev->mc_list;
  657. u8 diffs[ETH_ALEN], *addr;
  658. int cnt = dev->mc_count, i;
  659. if ((dev->flags & IFF_PROMISC) || !mclist || !cnt) {
  660. __raw_writel(DEFAULT_RX_CNTRL0 & ~RX_CNTRL0_ADDR_FLTR_EN,
  661. &port->regs->rx_control[0]);
  662. return;
  663. }
  664. memset(diffs, 0, ETH_ALEN);
  665. addr = mclist->dmi_addr; /* first MAC address */
  666. while (--cnt && (mclist = mclist->next))
  667. for (i = 0; i < ETH_ALEN; i++)
  668. diffs[i] |= addr[i] ^ mclist->dmi_addr[i];
  669. for (i = 0; i < ETH_ALEN; i++) {
  670. __raw_writel(addr[i], &port->regs->mcast_addr[i]);
  671. __raw_writel(~diffs[i], &port->regs->mcast_mask[i]);
  672. }
  673. __raw_writel(DEFAULT_RX_CNTRL0 | RX_CNTRL0_ADDR_FLTR_EN,
  674. &port->regs->rx_control[0]);
  675. }
  676. static int eth_ioctl(struct net_device *dev, struct ifreq *req, int cmd)
  677. {
  678. struct port *port = netdev_priv(dev);
  679. unsigned int duplex_chg;
  680. int err;
  681. if (!netif_running(dev))
  682. return -EINVAL;
  683. err = generic_mii_ioctl(&port->mii, if_mii(req), cmd, &duplex_chg);
  684. if (duplex_chg)
  685. eth_set_duplex(port);
  686. return err;
  687. }
  688. static int request_queues(struct port *port)
  689. {
  690. int err;
  691. err = qmgr_request_queue(RXFREE_QUEUE(port->id), RX_DESCS, 0, 0);
  692. if (err)
  693. return err;
  694. err = qmgr_request_queue(port->plat->rxq, RX_DESCS, 0, 0);
  695. if (err)
  696. goto rel_rxfree;
  697. err = qmgr_request_queue(TX_QUEUE(port->id), TX_DESCS, 0, 0);
  698. if (err)
  699. goto rel_rx;
  700. err = qmgr_request_queue(port->plat->txreadyq, TX_DESCS, 0, 0);
  701. if (err)
  702. goto rel_tx;
  703. /* TX-done queue handles skbs sent out by the NPEs */
  704. if (!ports_open) {
  705. err = qmgr_request_queue(TXDONE_QUEUE, TXDONE_QUEUE_LEN, 0, 0);
  706. if (err)
  707. goto rel_txready;
  708. }
  709. return 0;
  710. rel_txready:
  711. qmgr_release_queue(port->plat->txreadyq);
  712. rel_tx:
  713. qmgr_release_queue(TX_QUEUE(port->id));
  714. rel_rx:
  715. qmgr_release_queue(port->plat->rxq);
  716. rel_rxfree:
  717. qmgr_release_queue(RXFREE_QUEUE(port->id));
  718. printk(KERN_DEBUG "%s: unable to request hardware queues\n",
  719. port->netdev->name);
  720. return err;
  721. }
  722. static void release_queues(struct port *port)
  723. {
  724. qmgr_release_queue(RXFREE_QUEUE(port->id));
  725. qmgr_release_queue(port->plat->rxq);
  726. qmgr_release_queue(TX_QUEUE(port->id));
  727. qmgr_release_queue(port->plat->txreadyq);
  728. if (!ports_open)
  729. qmgr_release_queue(TXDONE_QUEUE);
  730. }
  731. static int init_queues(struct port *port)
  732. {
  733. int i;
  734. if (!ports_open)
  735. if (!(dma_pool = dma_pool_create(DRV_NAME, NULL,
  736. POOL_ALLOC_SIZE, 32, 0)))
  737. return -ENOMEM;
  738. if (!(port->desc_tab = dma_pool_alloc(dma_pool, GFP_KERNEL,
  739. &port->desc_tab_phys)))
  740. return -ENOMEM;
  741. memset(port->desc_tab, 0, POOL_ALLOC_SIZE);
  742. memset(port->rx_buff_tab, 0, sizeof(port->rx_buff_tab)); /* tables */
  743. memset(port->tx_buff_tab, 0, sizeof(port->tx_buff_tab));
  744. /* Setup RX buffers */
  745. for (i = 0; i < RX_DESCS; i++) {
  746. struct desc *desc = rx_desc_ptr(port, i);
  747. buffer_t *buff; /* skb or kmalloc()ated memory */
  748. void *data;
  749. #ifdef __ARMEB__
  750. if (!(buff = netdev_alloc_skb(port->netdev, RX_BUFF_SIZE)))
  751. return -ENOMEM;
  752. data = buff->data;
  753. #else
  754. if (!(buff = kmalloc(RX_BUFF_SIZE, GFP_KERNEL)))
  755. return -ENOMEM;
  756. data = buff;
  757. #endif
  758. desc->buf_len = MAX_MRU;
  759. desc->data = dma_map_single(&port->netdev->dev, data,
  760. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  761. if (dma_mapping_error(&port->netdev->dev, desc->data)) {
  762. free_buffer(buff);
  763. return -EIO;
  764. }
  765. desc->data += NET_IP_ALIGN;
  766. port->rx_buff_tab[i] = buff;
  767. }
  768. return 0;
  769. }
  770. static void destroy_queues(struct port *port)
  771. {
  772. int i;
  773. if (port->desc_tab) {
  774. for (i = 0; i < RX_DESCS; i++) {
  775. struct desc *desc = rx_desc_ptr(port, i);
  776. buffer_t *buff = port->rx_buff_tab[i];
  777. if (buff) {
  778. dma_unmap_single(&port->netdev->dev,
  779. desc->data - NET_IP_ALIGN,
  780. RX_BUFF_SIZE, DMA_FROM_DEVICE);
  781. free_buffer(buff);
  782. }
  783. }
  784. for (i = 0; i < TX_DESCS; i++) {
  785. struct desc *desc = tx_desc_ptr(port, i);
  786. buffer_t *buff = port->tx_buff_tab[i];
  787. if (buff) {
  788. dma_unmap_tx(port, desc);
  789. free_buffer(buff);
  790. }
  791. }
  792. dma_pool_free(dma_pool, port->desc_tab, port->desc_tab_phys);
  793. port->desc_tab = NULL;
  794. }
  795. if (!ports_open && dma_pool) {
  796. dma_pool_destroy(dma_pool);
  797. dma_pool = NULL;
  798. }
  799. }
  800. static int eth_open(struct net_device *dev)
  801. {
  802. struct port *port = netdev_priv(dev);
  803. struct npe *npe = port->npe;
  804. struct msg msg;
  805. int i, err;
  806. if (!npe_running(npe)) {
  807. err = npe_load_firmware(npe, npe_name(npe), &dev->dev);
  808. if (err)
  809. return err;
  810. if (npe_recv_message(npe, &msg, "ETH_GET_STATUS")) {
  811. printk(KERN_ERR "%s: %s not responding\n", dev->name,
  812. npe_name(npe));
  813. return -EIO;
  814. }
  815. }
  816. mdio_write(dev, port->plat->phy, MII_BMCR, port->mii_bmcr);
  817. memset(&msg, 0, sizeof(msg));
  818. msg.cmd = NPE_VLAN_SETRXQOSENTRY;
  819. msg.eth_id = port->id;
  820. msg.byte5 = port->plat->rxq | 0x80;
  821. msg.byte7 = port->plat->rxq << 4;
  822. for (i = 0; i < 8; i++) {
  823. msg.byte3 = i;
  824. if (npe_send_recv_message(port->npe, &msg, "ETH_SET_RXQ"))
  825. return -EIO;
  826. }
  827. msg.cmd = NPE_EDB_SETPORTADDRESS;
  828. msg.eth_id = PHYSICAL_ID(port->id);
  829. msg.byte2 = dev->dev_addr[0];
  830. msg.byte3 = dev->dev_addr[1];
  831. msg.byte4 = dev->dev_addr[2];
  832. msg.byte5 = dev->dev_addr[3];
  833. msg.byte6 = dev->dev_addr[4];
  834. msg.byte7 = dev->dev_addr[5];
  835. if (npe_send_recv_message(port->npe, &msg, "ETH_SET_MAC"))
  836. return -EIO;
  837. memset(&msg, 0, sizeof(msg));
  838. msg.cmd = NPE_FW_SETFIREWALLMODE;
  839. msg.eth_id = port->id;
  840. if (npe_send_recv_message(port->npe, &msg, "ETH_SET_FIREWALL_MODE"))
  841. return -EIO;
  842. if ((err = request_queues(port)) != 0)
  843. return err;
  844. if ((err = init_queues(port)) != 0) {
  845. destroy_queues(port);
  846. release_queues(port);
  847. return err;
  848. }
  849. for (i = 0; i < ETH_ALEN; i++)
  850. __raw_writel(dev->dev_addr[i], &port->regs->hw_addr[i]);
  851. __raw_writel(0x08, &port->regs->random_seed);
  852. __raw_writel(0x12, &port->regs->partial_empty_threshold);
  853. __raw_writel(0x30, &port->regs->partial_full_threshold);
  854. __raw_writel(0x08, &port->regs->tx_start_bytes);
  855. __raw_writel(0x15, &port->regs->tx_deferral);
  856. __raw_writel(0x08, &port->regs->tx_2part_deferral[0]);
  857. __raw_writel(0x07, &port->regs->tx_2part_deferral[1]);
  858. __raw_writel(0x80, &port->regs->slot_time);
  859. __raw_writel(0x01, &port->regs->int_clock_threshold);
  860. /* Populate queues with buffers, no failure after this point */
  861. for (i = 0; i < TX_DESCS; i++)
  862. queue_put_desc(port->plat->txreadyq,
  863. tx_desc_phys(port, i), tx_desc_ptr(port, i));
  864. for (i = 0; i < RX_DESCS; i++)
  865. queue_put_desc(RXFREE_QUEUE(port->id),
  866. rx_desc_phys(port, i), rx_desc_ptr(port, i));
  867. __raw_writel(TX_CNTRL1_RETRIES, &port->regs->tx_control[1]);
  868. __raw_writel(DEFAULT_TX_CNTRL0, &port->regs->tx_control[0]);
  869. __raw_writel(0, &port->regs->rx_control[1]);
  870. __raw_writel(DEFAULT_RX_CNTRL0, &port->regs->rx_control[0]);
  871. napi_enable(&port->napi);
  872. phy_check_media(port, 1);
  873. eth_set_mcast_list(dev);
  874. netif_start_queue(dev);
  875. schedule_delayed_work(&port->mdio_thread, MDIO_INTERVAL);
  876. qmgr_set_irq(port->plat->rxq, QUEUE_IRQ_SRC_NOT_EMPTY,
  877. eth_rx_irq, dev);
  878. if (!ports_open) {
  879. qmgr_set_irq(TXDONE_QUEUE, QUEUE_IRQ_SRC_NOT_EMPTY,
  880. eth_txdone_irq, NULL);
  881. qmgr_enable_irq(TXDONE_QUEUE);
  882. }
  883. ports_open++;
  884. /* we may already have RX data, enables IRQ */
  885. netif_rx_schedule(dev, &port->napi);
  886. return 0;
  887. }
  888. static int eth_close(struct net_device *dev)
  889. {
  890. struct port *port = netdev_priv(dev);
  891. struct msg msg;
  892. int buffs = RX_DESCS; /* allocated RX buffers */
  893. int i;
  894. ports_open--;
  895. qmgr_disable_irq(port->plat->rxq);
  896. napi_disable(&port->napi);
  897. netif_stop_queue(dev);
  898. while (queue_get_desc(RXFREE_QUEUE(port->id), port, 0) >= 0)
  899. buffs--;
  900. memset(&msg, 0, sizeof(msg));
  901. msg.cmd = NPE_SETLOOPBACK_MODE;
  902. msg.eth_id = port->id;
  903. msg.byte3 = 1;
  904. if (npe_send_recv_message(port->npe, &msg, "ETH_ENABLE_LOOPBACK"))
  905. printk(KERN_CRIT "%s: unable to enable loopback\n", dev->name);
  906. i = 0;
  907. do { /* drain RX buffers */
  908. while (queue_get_desc(port->plat->rxq, port, 0) >= 0)
  909. buffs--;
  910. if (!buffs)
  911. break;
  912. if (qmgr_stat_empty(TX_QUEUE(port->id))) {
  913. /* we have to inject some packet */
  914. struct desc *desc;
  915. u32 phys;
  916. int n = queue_get_desc(port->plat->txreadyq, port, 1);
  917. BUG_ON(n < 0);
  918. desc = tx_desc_ptr(port, n);
  919. phys = tx_desc_phys(port, n);
  920. desc->buf_len = desc->pkt_len = 1;
  921. wmb();
  922. queue_put_desc(TX_QUEUE(port->id), phys, desc);
  923. }
  924. udelay(1);
  925. } while (++i < MAX_CLOSE_WAIT);
  926. if (buffs)
  927. printk(KERN_CRIT "%s: unable to drain RX queue, %i buffer(s)"
  928. " left in NPE\n", dev->name, buffs);
  929. #if DEBUG_CLOSE
  930. if (!buffs)
  931. printk(KERN_DEBUG "Draining RX queue took %i cycles\n", i);
  932. #endif
  933. buffs = TX_DESCS;
  934. while (queue_get_desc(TX_QUEUE(port->id), port, 1) >= 0)
  935. buffs--; /* cancel TX */
  936. i = 0;
  937. do {
  938. while (queue_get_desc(port->plat->txreadyq, port, 1) >= 0)
  939. buffs--;
  940. if (!buffs)
  941. break;
  942. } while (++i < MAX_CLOSE_WAIT);
  943. if (buffs)
  944. printk(KERN_CRIT "%s: unable to drain TX queue, %i buffer(s) "
  945. "left in NPE\n", dev->name, buffs);
  946. #if DEBUG_CLOSE
  947. if (!buffs)
  948. printk(KERN_DEBUG "Draining TX queues took %i cycles\n", i);
  949. #endif
  950. msg.byte3 = 0;
  951. if (npe_send_recv_message(port->npe, &msg, "ETH_DISABLE_LOOPBACK"))
  952. printk(KERN_CRIT "%s: unable to disable loopback\n",
  953. dev->name);
  954. port->mii_bmcr = mdio_read(dev, port->plat->phy, MII_BMCR) &
  955. ~(BMCR_RESET | BMCR_PDOWN); /* may have been altered */
  956. mdio_write(dev, port->plat->phy, MII_BMCR,
  957. port->mii_bmcr | BMCR_PDOWN);
  958. if (!ports_open)
  959. qmgr_disable_irq(TXDONE_QUEUE);
  960. cancel_rearming_delayed_work(&port->mdio_thread);
  961. destroy_queues(port);
  962. release_queues(port);
  963. return 0;
  964. }
  965. static int __devinit eth_init_one(struct platform_device *pdev)
  966. {
  967. struct port *port;
  968. struct net_device *dev;
  969. struct eth_plat_info *plat = pdev->dev.platform_data;
  970. u32 regs_phys;
  971. int err;
  972. if (!(dev = alloc_etherdev(sizeof(struct port))))
  973. return -ENOMEM;
  974. SET_NETDEV_DEV(dev, &pdev->dev);
  975. port = netdev_priv(dev);
  976. port->netdev = dev;
  977. port->id = pdev->id;
  978. switch (port->id) {
  979. case IXP4XX_ETH_NPEA:
  980. port->regs = (struct eth_regs __iomem *)IXP4XX_EthA_BASE_VIRT;
  981. regs_phys = IXP4XX_EthA_BASE_PHYS;
  982. break;
  983. case IXP4XX_ETH_NPEB:
  984. port->regs = (struct eth_regs __iomem *)IXP4XX_EthB_BASE_VIRT;
  985. regs_phys = IXP4XX_EthB_BASE_PHYS;
  986. break;
  987. case IXP4XX_ETH_NPEC:
  988. port->regs = (struct eth_regs __iomem *)IXP4XX_EthC_BASE_VIRT;
  989. regs_phys = IXP4XX_EthC_BASE_PHYS;
  990. break;
  991. default:
  992. err = -ENOSYS;
  993. goto err_free;
  994. }
  995. dev->open = eth_open;
  996. dev->hard_start_xmit = eth_xmit;
  997. dev->stop = eth_close;
  998. dev->get_stats = eth_stats;
  999. dev->do_ioctl = eth_ioctl;
  1000. dev->set_multicast_list = eth_set_mcast_list;
  1001. dev->tx_queue_len = 100;
  1002. netif_napi_add(dev, &port->napi, eth_poll, NAPI_WEIGHT);
  1003. if (!(port->npe = npe_request(NPE_ID(port->id)))) {
  1004. err = -EIO;
  1005. goto err_free;
  1006. }
  1007. if (register_netdev(dev)) {
  1008. err = -EIO;
  1009. goto err_npe_rel;
  1010. }
  1011. port->mem_res = request_mem_region(regs_phys, REGS_SIZE, dev->name);
  1012. if (!port->mem_res) {
  1013. err = -EBUSY;
  1014. goto err_unreg;
  1015. }
  1016. port->plat = plat;
  1017. npe_port_tab[NPE_ID(port->id)] = port;
  1018. memcpy(dev->dev_addr, plat->hwaddr, ETH_ALEN);
  1019. platform_set_drvdata(pdev, dev);
  1020. __raw_writel(DEFAULT_CORE_CNTRL | CORE_RESET,
  1021. &port->regs->core_control);
  1022. udelay(50);
  1023. __raw_writel(DEFAULT_CORE_CNTRL, &port->regs->core_control);
  1024. udelay(50);
  1025. port->mii.dev = dev;
  1026. port->mii.mdio_read = mdio_read;
  1027. port->mii.mdio_write = mdio_write;
  1028. port->mii.phy_id = plat->phy;
  1029. port->mii.phy_id_mask = 0x1F;
  1030. port->mii.reg_num_mask = 0x1F;
  1031. printk(KERN_INFO "%s: MII PHY %i on %s\n", dev->name, plat->phy,
  1032. npe_name(port->npe));
  1033. phy_reset(dev, plat->phy);
  1034. port->mii_bmcr = mdio_read(dev, plat->phy, MII_BMCR) &
  1035. ~(BMCR_RESET | BMCR_PDOWN);
  1036. mdio_write(dev, plat->phy, MII_BMCR, port->mii_bmcr | BMCR_PDOWN);
  1037. INIT_DELAYED_WORK(&port->mdio_thread, mdio_thread);
  1038. return 0;
  1039. err_unreg:
  1040. unregister_netdev(dev);
  1041. err_npe_rel:
  1042. npe_release(port->npe);
  1043. err_free:
  1044. free_netdev(dev);
  1045. return err;
  1046. }
  1047. static int __devexit eth_remove_one(struct platform_device *pdev)
  1048. {
  1049. struct net_device *dev = platform_get_drvdata(pdev);
  1050. struct port *port = netdev_priv(dev);
  1051. unregister_netdev(dev);
  1052. npe_port_tab[NPE_ID(port->id)] = NULL;
  1053. platform_set_drvdata(pdev, NULL);
  1054. npe_release(port->npe);
  1055. release_resource(port->mem_res);
  1056. free_netdev(dev);
  1057. return 0;
  1058. }
  1059. static struct platform_driver drv = {
  1060. .driver.name = DRV_NAME,
  1061. .probe = eth_init_one,
  1062. .remove = eth_remove_one,
  1063. };
  1064. static int __init eth_init_module(void)
  1065. {
  1066. if (!(ixp4xx_read_feature_bits() & IXP4XX_FEATURE_NPEB_ETH0))
  1067. return -ENOSYS;
  1068. /* All MII PHY accesses use NPE-B Ethernet registers */
  1069. spin_lock_init(&mdio_lock);
  1070. mdio_regs = (struct eth_regs __iomem *)IXP4XX_EthB_BASE_VIRT;
  1071. __raw_writel(DEFAULT_CORE_CNTRL, &mdio_regs->core_control);
  1072. return platform_driver_register(&drv);
  1073. }
  1074. static void __exit eth_cleanup_module(void)
  1075. {
  1076. platform_driver_unregister(&drv);
  1077. }
  1078. MODULE_AUTHOR("Krzysztof Halasa");
  1079. MODULE_DESCRIPTION("Intel IXP4xx Ethernet driver");
  1080. MODULE_LICENSE("GPL v2");
  1081. MODULE_ALIAS("platform:ixp4xx_eth");
  1082. module_init(eth_init_module);
  1083. module_exit(eth_cleanup_module);