xsysace.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283
  1. /*
  2. * Xilinx SystemACE device driver
  3. *
  4. * Copyright 2007 Secret Lab Technologies Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation.
  9. */
  10. /*
  11. * The SystemACE chip is designed to configure FPGAs by loading an FPGA
  12. * bitstream from a file on a CF card and squirting it into FPGAs connected
  13. * to the SystemACE JTAG chain. It also has the advantage of providing an
  14. * MPU interface which can be used to control the FPGA configuration process
  15. * and to use the attached CF card for general purpose storage.
  16. *
  17. * This driver is a block device driver for the SystemACE.
  18. *
  19. * Initialization:
  20. * The driver registers itself as a platform_device driver at module
  21. * load time. The platform bus will take care of calling the
  22. * ace_probe() method for all SystemACE instances in the system. Any
  23. * number of SystemACE instances are supported. ace_probe() calls
  24. * ace_setup() which initialized all data structures, reads the CF
  25. * id structure and registers the device.
  26. *
  27. * Processing:
  28. * Just about all of the heavy lifting in this driver is performed by
  29. * a Finite State Machine (FSM). The driver needs to wait on a number
  30. * of events; some raised by interrupts, some which need to be polled
  31. * for. Describing all of the behaviour in a FSM seems to be the
  32. * easiest way to keep the complexity low and make it easy to
  33. * understand what the driver is doing. If the block ops or the
  34. * request function need to interact with the hardware, then they
  35. * simply need to flag the request and kick of FSM processing.
  36. *
  37. * The FSM itself is atomic-safe code which can be run from any
  38. * context. The general process flow is:
  39. * 1. obtain the ace->lock spinlock.
  40. * 2. loop on ace_fsm_dostate() until the ace->fsm_continue flag is
  41. * cleared.
  42. * 3. release the lock.
  43. *
  44. * Individual states do not sleep in any way. If a condition needs to
  45. * be waited for then the state much clear the fsm_continue flag and
  46. * either schedule the FSM to be run again at a later time, or expect
  47. * an interrupt to call the FSM when the desired condition is met.
  48. *
  49. * In normal operation, the FSM is processed at interrupt context
  50. * either when the driver's tasklet is scheduled, or when an irq is
  51. * raised by the hardware. The tasklet can be scheduled at any time.
  52. * The request method in particular schedules the tasklet when a new
  53. * request has been indicated by the block layer. Once started, the
  54. * FSM proceeds as far as it can processing the request until it
  55. * needs on a hardware event. At this point, it must yield execution.
  56. *
  57. * A state has two options when yielding execution:
  58. * 1. ace_fsm_yield()
  59. * - Call if need to poll for event.
  60. * - clears the fsm_continue flag to exit the processing loop
  61. * - reschedules the tasklet to run again as soon as possible
  62. * 2. ace_fsm_yieldirq()
  63. * - Call if an irq is expected from the HW
  64. * - clears the fsm_continue flag to exit the processing loop
  65. * - does not reschedule the tasklet so the FSM will not be processed
  66. * again until an irq is received.
  67. * After calling a yield function, the state must return control back
  68. * to the FSM main loop.
  69. *
  70. * Additionally, the driver maintains a kernel timer which can process
  71. * the FSM. If the FSM gets stalled, typically due to a missed
  72. * interrupt, then the kernel timer will expire and the driver can
  73. * continue where it left off.
  74. *
  75. * To Do:
  76. * - Add FPGA configuration control interface.
  77. * - Request major number from lanana
  78. */
  79. #undef DEBUG
  80. #include <linux/module.h>
  81. #include <linux/ctype.h>
  82. #include <linux/init.h>
  83. #include <linux/interrupt.h>
  84. #include <linux/errno.h>
  85. #include <linux/kernel.h>
  86. #include <linux/delay.h>
  87. #include <linux/slab.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/hdreg.h>
  90. #include <linux/platform_device.h>
  91. #if defined(CONFIG_OF)
  92. #include <linux/of_device.h>
  93. #include <linux/of_platform.h>
  94. #endif
  95. MODULE_AUTHOR("Grant Likely <grant.likely@secretlab.ca>");
  96. MODULE_DESCRIPTION("Xilinx SystemACE device driver");
  97. MODULE_LICENSE("GPL");
  98. /* SystemACE register definitions */
  99. #define ACE_BUSMODE (0x00)
  100. #define ACE_STATUS (0x04)
  101. #define ACE_STATUS_CFGLOCK (0x00000001)
  102. #define ACE_STATUS_MPULOCK (0x00000002)
  103. #define ACE_STATUS_CFGERROR (0x00000004) /* config controller error */
  104. #define ACE_STATUS_CFCERROR (0x00000008) /* CF controller error */
  105. #define ACE_STATUS_CFDETECT (0x00000010)
  106. #define ACE_STATUS_DATABUFRDY (0x00000020)
  107. #define ACE_STATUS_DATABUFMODE (0x00000040)
  108. #define ACE_STATUS_CFGDONE (0x00000080)
  109. #define ACE_STATUS_RDYFORCFCMD (0x00000100)
  110. #define ACE_STATUS_CFGMODEPIN (0x00000200)
  111. #define ACE_STATUS_CFGADDR_MASK (0x0000e000)
  112. #define ACE_STATUS_CFBSY (0x00020000)
  113. #define ACE_STATUS_CFRDY (0x00040000)
  114. #define ACE_STATUS_CFDWF (0x00080000)
  115. #define ACE_STATUS_CFDSC (0x00100000)
  116. #define ACE_STATUS_CFDRQ (0x00200000)
  117. #define ACE_STATUS_CFCORR (0x00400000)
  118. #define ACE_STATUS_CFERR (0x00800000)
  119. #define ACE_ERROR (0x08)
  120. #define ACE_CFGLBA (0x0c)
  121. #define ACE_MPULBA (0x10)
  122. #define ACE_SECCNTCMD (0x14)
  123. #define ACE_SECCNTCMD_RESET (0x0100)
  124. #define ACE_SECCNTCMD_IDENTIFY (0x0200)
  125. #define ACE_SECCNTCMD_READ_DATA (0x0300)
  126. #define ACE_SECCNTCMD_WRITE_DATA (0x0400)
  127. #define ACE_SECCNTCMD_ABORT (0x0600)
  128. #define ACE_VERSION (0x16)
  129. #define ACE_VERSION_REVISION_MASK (0x00FF)
  130. #define ACE_VERSION_MINOR_MASK (0x0F00)
  131. #define ACE_VERSION_MAJOR_MASK (0xF000)
  132. #define ACE_CTRL (0x18)
  133. #define ACE_CTRL_FORCELOCKREQ (0x0001)
  134. #define ACE_CTRL_LOCKREQ (0x0002)
  135. #define ACE_CTRL_FORCECFGADDR (0x0004)
  136. #define ACE_CTRL_FORCECFGMODE (0x0008)
  137. #define ACE_CTRL_CFGMODE (0x0010)
  138. #define ACE_CTRL_CFGSTART (0x0020)
  139. #define ACE_CTRL_CFGSEL (0x0040)
  140. #define ACE_CTRL_CFGRESET (0x0080)
  141. #define ACE_CTRL_DATABUFRDYIRQ (0x0100)
  142. #define ACE_CTRL_ERRORIRQ (0x0200)
  143. #define ACE_CTRL_CFGDONEIRQ (0x0400)
  144. #define ACE_CTRL_RESETIRQ (0x0800)
  145. #define ACE_CTRL_CFGPROG (0x1000)
  146. #define ACE_CTRL_CFGADDR_MASK (0xe000)
  147. #define ACE_FATSTAT (0x1c)
  148. #define ACE_NUM_MINORS 16
  149. #define ACE_SECTOR_SIZE (512)
  150. #define ACE_FIFO_SIZE (32)
  151. #define ACE_BUF_PER_SECTOR (ACE_SECTOR_SIZE / ACE_FIFO_SIZE)
  152. #define ACE_BUS_WIDTH_8 0
  153. #define ACE_BUS_WIDTH_16 1
  154. struct ace_reg_ops;
  155. struct ace_device {
  156. /* driver state data */
  157. int id;
  158. int media_change;
  159. int users;
  160. struct list_head list;
  161. /* finite state machine data */
  162. struct tasklet_struct fsm_tasklet;
  163. uint fsm_task; /* Current activity (ACE_TASK_*) */
  164. uint fsm_state; /* Current state (ACE_FSM_STATE_*) */
  165. uint fsm_continue_flag; /* cleared to exit FSM mainloop */
  166. uint fsm_iter_num;
  167. struct timer_list stall_timer;
  168. /* Transfer state/result, use for both id and block request */
  169. struct request *req; /* request being processed */
  170. void *data_ptr; /* pointer to I/O buffer */
  171. int data_count; /* number of buffers remaining */
  172. int data_result; /* Result of transfer; 0 := success */
  173. int id_req_count; /* count of id requests */
  174. int id_result;
  175. struct completion id_completion; /* used when id req finishes */
  176. int in_irq;
  177. /* Details of hardware device */
  178. unsigned long physaddr;
  179. void __iomem *baseaddr;
  180. int irq;
  181. int bus_width; /* 0 := 8 bit; 1 := 16 bit */
  182. struct ace_reg_ops *reg_ops;
  183. int lock_count;
  184. /* Block device data structures */
  185. spinlock_t lock;
  186. struct device *dev;
  187. struct request_queue *queue;
  188. struct gendisk *gd;
  189. /* Inserted CF card parameters */
  190. struct hd_driveid cf_id;
  191. };
  192. static int ace_major;
  193. /* ---------------------------------------------------------------------
  194. * Low level register access
  195. */
  196. struct ace_reg_ops {
  197. u16(*in) (struct ace_device * ace, int reg);
  198. void (*out) (struct ace_device * ace, int reg, u16 val);
  199. void (*datain) (struct ace_device * ace);
  200. void (*dataout) (struct ace_device * ace);
  201. };
  202. /* 8 Bit bus width */
  203. static u16 ace_in_8(struct ace_device *ace, int reg)
  204. {
  205. void __iomem *r = ace->baseaddr + reg;
  206. return in_8(r) | (in_8(r + 1) << 8);
  207. }
  208. static void ace_out_8(struct ace_device *ace, int reg, u16 val)
  209. {
  210. void __iomem *r = ace->baseaddr + reg;
  211. out_8(r, val);
  212. out_8(r + 1, val >> 8);
  213. }
  214. static void ace_datain_8(struct ace_device *ace)
  215. {
  216. void __iomem *r = ace->baseaddr + 0x40;
  217. u8 *dst = ace->data_ptr;
  218. int i = ACE_FIFO_SIZE;
  219. while (i--)
  220. *dst++ = in_8(r++);
  221. ace->data_ptr = dst;
  222. }
  223. static void ace_dataout_8(struct ace_device *ace)
  224. {
  225. void __iomem *r = ace->baseaddr + 0x40;
  226. u8 *src = ace->data_ptr;
  227. int i = ACE_FIFO_SIZE;
  228. while (i--)
  229. out_8(r++, *src++);
  230. ace->data_ptr = src;
  231. }
  232. static struct ace_reg_ops ace_reg_8_ops = {
  233. .in = ace_in_8,
  234. .out = ace_out_8,
  235. .datain = ace_datain_8,
  236. .dataout = ace_dataout_8,
  237. };
  238. /* 16 bit big endian bus attachment */
  239. static u16 ace_in_be16(struct ace_device *ace, int reg)
  240. {
  241. return in_be16(ace->baseaddr + reg);
  242. }
  243. static void ace_out_be16(struct ace_device *ace, int reg, u16 val)
  244. {
  245. out_be16(ace->baseaddr + reg, val);
  246. }
  247. static void ace_datain_be16(struct ace_device *ace)
  248. {
  249. int i = ACE_FIFO_SIZE / 2;
  250. u16 *dst = ace->data_ptr;
  251. while (i--)
  252. *dst++ = in_le16(ace->baseaddr + 0x40);
  253. ace->data_ptr = dst;
  254. }
  255. static void ace_dataout_be16(struct ace_device *ace)
  256. {
  257. int i = ACE_FIFO_SIZE / 2;
  258. u16 *src = ace->data_ptr;
  259. while (i--)
  260. out_le16(ace->baseaddr + 0x40, *src++);
  261. ace->data_ptr = src;
  262. }
  263. /* 16 bit little endian bus attachment */
  264. static u16 ace_in_le16(struct ace_device *ace, int reg)
  265. {
  266. return in_le16(ace->baseaddr + reg);
  267. }
  268. static void ace_out_le16(struct ace_device *ace, int reg, u16 val)
  269. {
  270. out_le16(ace->baseaddr + reg, val);
  271. }
  272. static void ace_datain_le16(struct ace_device *ace)
  273. {
  274. int i = ACE_FIFO_SIZE / 2;
  275. u16 *dst = ace->data_ptr;
  276. while (i--)
  277. *dst++ = in_be16(ace->baseaddr + 0x40);
  278. ace->data_ptr = dst;
  279. }
  280. static void ace_dataout_le16(struct ace_device *ace)
  281. {
  282. int i = ACE_FIFO_SIZE / 2;
  283. u16 *src = ace->data_ptr;
  284. while (i--)
  285. out_be16(ace->baseaddr + 0x40, *src++);
  286. ace->data_ptr = src;
  287. }
  288. static struct ace_reg_ops ace_reg_be16_ops = {
  289. .in = ace_in_be16,
  290. .out = ace_out_be16,
  291. .datain = ace_datain_be16,
  292. .dataout = ace_dataout_be16,
  293. };
  294. static struct ace_reg_ops ace_reg_le16_ops = {
  295. .in = ace_in_le16,
  296. .out = ace_out_le16,
  297. .datain = ace_datain_le16,
  298. .dataout = ace_dataout_le16,
  299. };
  300. static inline u16 ace_in(struct ace_device *ace, int reg)
  301. {
  302. return ace->reg_ops->in(ace, reg);
  303. }
  304. static inline u32 ace_in32(struct ace_device *ace, int reg)
  305. {
  306. return ace_in(ace, reg) | (ace_in(ace, reg + 2) << 16);
  307. }
  308. static inline void ace_out(struct ace_device *ace, int reg, u16 val)
  309. {
  310. ace->reg_ops->out(ace, reg, val);
  311. }
  312. static inline void ace_out32(struct ace_device *ace, int reg, u32 val)
  313. {
  314. ace_out(ace, reg, val);
  315. ace_out(ace, reg + 2, val >> 16);
  316. }
  317. /* ---------------------------------------------------------------------
  318. * Debug support functions
  319. */
  320. #if defined(DEBUG)
  321. static void ace_dump_mem(void *base, int len)
  322. {
  323. const char *ptr = base;
  324. int i, j;
  325. for (i = 0; i < len; i += 16) {
  326. printk(KERN_INFO "%.8x:", i);
  327. for (j = 0; j < 16; j++) {
  328. if (!(j % 4))
  329. printk(" ");
  330. printk("%.2x", ptr[i + j]);
  331. }
  332. printk(" ");
  333. for (j = 0; j < 16; j++)
  334. printk("%c", isprint(ptr[i + j]) ? ptr[i + j] : '.');
  335. printk("\n");
  336. }
  337. }
  338. #else
  339. static inline void ace_dump_mem(void *base, int len)
  340. {
  341. }
  342. #endif
  343. static void ace_dump_regs(struct ace_device *ace)
  344. {
  345. dev_info(ace->dev, " ctrl: %.8x seccnt/cmd: %.4x ver:%.4x\n"
  346. KERN_INFO " status:%.8x mpu_lba:%.8x busmode:%4x\n"
  347. KERN_INFO " error: %.8x cfg_lba:%.8x fatstat:%.4x\n",
  348. ace_in32(ace, ACE_CTRL),
  349. ace_in(ace, ACE_SECCNTCMD),
  350. ace_in(ace, ACE_VERSION),
  351. ace_in32(ace, ACE_STATUS),
  352. ace_in32(ace, ACE_MPULBA),
  353. ace_in(ace, ACE_BUSMODE),
  354. ace_in32(ace, ACE_ERROR),
  355. ace_in32(ace, ACE_CFGLBA), ace_in(ace, ACE_FATSTAT));
  356. }
  357. void ace_fix_driveid(struct hd_driveid *id)
  358. {
  359. #if defined(__BIG_ENDIAN)
  360. u16 *buf = (void *)id;
  361. int i;
  362. /* All half words have wrong byte order; swap the bytes */
  363. for (i = 0; i < sizeof(struct hd_driveid); i += 2, buf++)
  364. *buf = le16_to_cpu(*buf);
  365. /* Some of the data values are 32bit; swap the half words */
  366. id->lba_capacity = ((id->lba_capacity >> 16) & 0x0000FFFF) |
  367. ((id->lba_capacity << 16) & 0xFFFF0000);
  368. id->spg = ((id->spg >> 16) & 0x0000FFFF) |
  369. ((id->spg << 16) & 0xFFFF0000);
  370. #endif
  371. }
  372. /* ---------------------------------------------------------------------
  373. * Finite State Machine (FSM) implementation
  374. */
  375. /* FSM tasks; used to direct state transitions */
  376. #define ACE_TASK_IDLE 0
  377. #define ACE_TASK_IDENTIFY 1
  378. #define ACE_TASK_READ 2
  379. #define ACE_TASK_WRITE 3
  380. #define ACE_FSM_NUM_TASKS 4
  381. /* FSM state definitions */
  382. #define ACE_FSM_STATE_IDLE 0
  383. #define ACE_FSM_STATE_REQ_LOCK 1
  384. #define ACE_FSM_STATE_WAIT_LOCK 2
  385. #define ACE_FSM_STATE_WAIT_CFREADY 3
  386. #define ACE_FSM_STATE_IDENTIFY_PREPARE 4
  387. #define ACE_FSM_STATE_IDENTIFY_TRANSFER 5
  388. #define ACE_FSM_STATE_IDENTIFY_COMPLETE 6
  389. #define ACE_FSM_STATE_REQ_PREPARE 7
  390. #define ACE_FSM_STATE_REQ_TRANSFER 8
  391. #define ACE_FSM_STATE_REQ_COMPLETE 9
  392. #define ACE_FSM_STATE_ERROR 10
  393. #define ACE_FSM_NUM_STATES 11
  394. /* Set flag to exit FSM loop and reschedule tasklet */
  395. static inline void ace_fsm_yield(struct ace_device *ace)
  396. {
  397. dev_dbg(ace->dev, "ace_fsm_yield()\n");
  398. tasklet_schedule(&ace->fsm_tasklet);
  399. ace->fsm_continue_flag = 0;
  400. }
  401. /* Set flag to exit FSM loop and wait for IRQ to reschedule tasklet */
  402. static inline void ace_fsm_yieldirq(struct ace_device *ace)
  403. {
  404. dev_dbg(ace->dev, "ace_fsm_yieldirq()\n");
  405. if (ace->irq == NO_IRQ)
  406. /* No IRQ assigned, so need to poll */
  407. tasklet_schedule(&ace->fsm_tasklet);
  408. ace->fsm_continue_flag = 0;
  409. }
  410. /* Get the next read/write request; ending requests that we don't handle */
  411. struct request *ace_get_next_request(struct request_queue * q)
  412. {
  413. struct request *req;
  414. while ((req = elv_next_request(q)) != NULL) {
  415. if (blk_fs_request(req))
  416. break;
  417. end_request(req, 0);
  418. }
  419. return req;
  420. }
  421. static void ace_fsm_dostate(struct ace_device *ace)
  422. {
  423. struct request *req;
  424. u32 status;
  425. u16 val;
  426. int count;
  427. #if defined(DEBUG)
  428. dev_dbg(ace->dev, "fsm_state=%i, id_req_count=%i\n",
  429. ace->fsm_state, ace->id_req_count);
  430. #endif
  431. switch (ace->fsm_state) {
  432. case ACE_FSM_STATE_IDLE:
  433. /* See if there is anything to do */
  434. if (ace->id_req_count || ace_get_next_request(ace->queue)) {
  435. ace->fsm_iter_num++;
  436. ace->fsm_state = ACE_FSM_STATE_REQ_LOCK;
  437. mod_timer(&ace->stall_timer, jiffies + HZ);
  438. if (!timer_pending(&ace->stall_timer))
  439. add_timer(&ace->stall_timer);
  440. break;
  441. }
  442. del_timer(&ace->stall_timer);
  443. ace->fsm_continue_flag = 0;
  444. break;
  445. case ACE_FSM_STATE_REQ_LOCK:
  446. if (ace_in(ace, ACE_STATUS) & ACE_STATUS_MPULOCK) {
  447. /* Already have the lock, jump to next state */
  448. ace->fsm_state = ACE_FSM_STATE_WAIT_CFREADY;
  449. break;
  450. }
  451. /* Request the lock */
  452. val = ace_in(ace, ACE_CTRL);
  453. ace_out(ace, ACE_CTRL, val | ACE_CTRL_LOCKREQ);
  454. ace->fsm_state = ACE_FSM_STATE_WAIT_LOCK;
  455. break;
  456. case ACE_FSM_STATE_WAIT_LOCK:
  457. if (ace_in(ace, ACE_STATUS) & ACE_STATUS_MPULOCK) {
  458. /* got the lock; move to next state */
  459. ace->fsm_state = ACE_FSM_STATE_WAIT_CFREADY;
  460. break;
  461. }
  462. /* wait a bit for the lock */
  463. ace_fsm_yield(ace);
  464. break;
  465. case ACE_FSM_STATE_WAIT_CFREADY:
  466. status = ace_in32(ace, ACE_STATUS);
  467. if (!(status & ACE_STATUS_RDYFORCFCMD) ||
  468. (status & ACE_STATUS_CFBSY)) {
  469. /* CF card isn't ready; it needs to be polled */
  470. ace_fsm_yield(ace);
  471. break;
  472. }
  473. /* Device is ready for command; determine what to do next */
  474. if (ace->id_req_count)
  475. ace->fsm_state = ACE_FSM_STATE_IDENTIFY_PREPARE;
  476. else
  477. ace->fsm_state = ACE_FSM_STATE_REQ_PREPARE;
  478. break;
  479. case ACE_FSM_STATE_IDENTIFY_PREPARE:
  480. /* Send identify command */
  481. ace->fsm_task = ACE_TASK_IDENTIFY;
  482. ace->data_ptr = &ace->cf_id;
  483. ace->data_count = ACE_BUF_PER_SECTOR;
  484. ace_out(ace, ACE_SECCNTCMD, ACE_SECCNTCMD_IDENTIFY);
  485. /* As per datasheet, put config controller in reset */
  486. val = ace_in(ace, ACE_CTRL);
  487. ace_out(ace, ACE_CTRL, val | ACE_CTRL_CFGRESET);
  488. /* irq handler takes over from this point; wait for the
  489. * transfer to complete */
  490. ace->fsm_state = ACE_FSM_STATE_IDENTIFY_TRANSFER;
  491. ace_fsm_yieldirq(ace);
  492. break;
  493. case ACE_FSM_STATE_IDENTIFY_TRANSFER:
  494. /* Check that the sysace is ready to receive data */
  495. status = ace_in32(ace, ACE_STATUS);
  496. if (status & ACE_STATUS_CFBSY) {
  497. dev_dbg(ace->dev, "CFBSY set; t=%i iter=%i dc=%i\n",
  498. ace->fsm_task, ace->fsm_iter_num,
  499. ace->data_count);
  500. ace_fsm_yield(ace);
  501. break;
  502. }
  503. if (!(status & ACE_STATUS_DATABUFRDY)) {
  504. ace_fsm_yield(ace);
  505. break;
  506. }
  507. /* Transfer the next buffer */
  508. ace->reg_ops->datain(ace);
  509. ace->data_count--;
  510. /* If there are still buffers to be transfers; jump out here */
  511. if (ace->data_count != 0) {
  512. ace_fsm_yieldirq(ace);
  513. break;
  514. }
  515. /* transfer finished; kick state machine */
  516. dev_dbg(ace->dev, "identify finished\n");
  517. ace->fsm_state = ACE_FSM_STATE_IDENTIFY_COMPLETE;
  518. break;
  519. case ACE_FSM_STATE_IDENTIFY_COMPLETE:
  520. ace_fix_driveid(&ace->cf_id);
  521. ace_dump_mem(&ace->cf_id, 512); /* Debug: Dump out disk ID */
  522. if (ace->data_result) {
  523. /* Error occured, disable the disk */
  524. ace->media_change = 1;
  525. set_capacity(ace->gd, 0);
  526. dev_err(ace->dev, "error fetching CF id (%i)\n",
  527. ace->data_result);
  528. } else {
  529. ace->media_change = 0;
  530. /* Record disk parameters */
  531. set_capacity(ace->gd, ace->cf_id.lba_capacity);
  532. dev_info(ace->dev, "capacity: %i sectors\n",
  533. ace->cf_id.lba_capacity);
  534. }
  535. /* We're done, drop to IDLE state and notify waiters */
  536. ace->fsm_state = ACE_FSM_STATE_IDLE;
  537. ace->id_result = ace->data_result;
  538. while (ace->id_req_count) {
  539. complete(&ace->id_completion);
  540. ace->id_req_count--;
  541. }
  542. break;
  543. case ACE_FSM_STATE_REQ_PREPARE:
  544. req = ace_get_next_request(ace->queue);
  545. if (!req) {
  546. ace->fsm_state = ACE_FSM_STATE_IDLE;
  547. break;
  548. }
  549. /* Okay, it's a data request, set it up for transfer */
  550. dev_dbg(ace->dev,
  551. "request: sec=%lx hcnt=%lx, ccnt=%x, dir=%i\n",
  552. req->sector, req->hard_nr_sectors,
  553. req->current_nr_sectors, rq_data_dir(req));
  554. ace->req = req;
  555. ace->data_ptr = req->buffer;
  556. ace->data_count = req->current_nr_sectors * ACE_BUF_PER_SECTOR;
  557. ace_out32(ace, ACE_MPULBA, req->sector & 0x0FFFFFFF);
  558. count = req->hard_nr_sectors;
  559. if (rq_data_dir(req)) {
  560. /* Kick off write request */
  561. dev_dbg(ace->dev, "write data\n");
  562. ace->fsm_task = ACE_TASK_WRITE;
  563. ace_out(ace, ACE_SECCNTCMD,
  564. count | ACE_SECCNTCMD_WRITE_DATA);
  565. } else {
  566. /* Kick off read request */
  567. dev_dbg(ace->dev, "read data\n");
  568. ace->fsm_task = ACE_TASK_READ;
  569. ace_out(ace, ACE_SECCNTCMD,
  570. count | ACE_SECCNTCMD_READ_DATA);
  571. }
  572. /* As per datasheet, put config controller in reset */
  573. val = ace_in(ace, ACE_CTRL);
  574. ace_out(ace, ACE_CTRL, val | ACE_CTRL_CFGRESET);
  575. /* Move to the transfer state. The systemace will raise
  576. * an interrupt once there is something to do
  577. */
  578. ace->fsm_state = ACE_FSM_STATE_REQ_TRANSFER;
  579. if (ace->fsm_task == ACE_TASK_READ)
  580. ace_fsm_yieldirq(ace); /* wait for data ready */
  581. break;
  582. case ACE_FSM_STATE_REQ_TRANSFER:
  583. /* Check that the sysace is ready to receive data */
  584. status = ace_in32(ace, ACE_STATUS);
  585. if (status & ACE_STATUS_CFBSY) {
  586. dev_dbg(ace->dev,
  587. "CFBSY set; t=%i iter=%i c=%i dc=%i irq=%i\n",
  588. ace->fsm_task, ace->fsm_iter_num,
  589. ace->req->current_nr_sectors * 16,
  590. ace->data_count, ace->in_irq);
  591. ace_fsm_yield(ace); /* need to poll CFBSY bit */
  592. break;
  593. }
  594. if (!(status & ACE_STATUS_DATABUFRDY)) {
  595. dev_dbg(ace->dev,
  596. "DATABUF not set; t=%i iter=%i c=%i dc=%i irq=%i\n",
  597. ace->fsm_task, ace->fsm_iter_num,
  598. ace->req->current_nr_sectors * 16,
  599. ace->data_count, ace->in_irq);
  600. ace_fsm_yieldirq(ace);
  601. break;
  602. }
  603. /* Transfer the next buffer */
  604. if (ace->fsm_task == ACE_TASK_WRITE)
  605. ace->reg_ops->dataout(ace);
  606. else
  607. ace->reg_ops->datain(ace);
  608. ace->data_count--;
  609. /* If there are still buffers to be transfers; jump out here */
  610. if (ace->data_count != 0) {
  611. ace_fsm_yieldirq(ace);
  612. break;
  613. }
  614. /* bio finished; is there another one? */
  615. if (__blk_end_request(ace->req, 0,
  616. blk_rq_cur_bytes(ace->req))) {
  617. /* dev_dbg(ace->dev, "next block; h=%li c=%i\n",
  618. * ace->req->hard_nr_sectors,
  619. * ace->req->current_nr_sectors);
  620. */
  621. ace->data_ptr = ace->req->buffer;
  622. ace->data_count = ace->req->current_nr_sectors * 16;
  623. ace_fsm_yieldirq(ace);
  624. break;
  625. }
  626. ace->fsm_state = ACE_FSM_STATE_REQ_COMPLETE;
  627. break;
  628. case ACE_FSM_STATE_REQ_COMPLETE:
  629. ace->req = NULL;
  630. /* Finished request; go to idle state */
  631. ace->fsm_state = ACE_FSM_STATE_IDLE;
  632. break;
  633. default:
  634. ace->fsm_state = ACE_FSM_STATE_IDLE;
  635. break;
  636. }
  637. }
  638. static void ace_fsm_tasklet(unsigned long data)
  639. {
  640. struct ace_device *ace = (void *)data;
  641. unsigned long flags;
  642. spin_lock_irqsave(&ace->lock, flags);
  643. /* Loop over state machine until told to stop */
  644. ace->fsm_continue_flag = 1;
  645. while (ace->fsm_continue_flag)
  646. ace_fsm_dostate(ace);
  647. spin_unlock_irqrestore(&ace->lock, flags);
  648. }
  649. static void ace_stall_timer(unsigned long data)
  650. {
  651. struct ace_device *ace = (void *)data;
  652. unsigned long flags;
  653. dev_warn(ace->dev,
  654. "kicking stalled fsm; state=%i task=%i iter=%i dc=%i\n",
  655. ace->fsm_state, ace->fsm_task, ace->fsm_iter_num,
  656. ace->data_count);
  657. spin_lock_irqsave(&ace->lock, flags);
  658. /* Rearm the stall timer *before* entering FSM (which may then
  659. * delete the timer) */
  660. mod_timer(&ace->stall_timer, jiffies + HZ);
  661. /* Loop over state machine until told to stop */
  662. ace->fsm_continue_flag = 1;
  663. while (ace->fsm_continue_flag)
  664. ace_fsm_dostate(ace);
  665. spin_unlock_irqrestore(&ace->lock, flags);
  666. }
  667. /* ---------------------------------------------------------------------
  668. * Interrupt handling routines
  669. */
  670. static int ace_interrupt_checkstate(struct ace_device *ace)
  671. {
  672. u32 sreg = ace_in32(ace, ACE_STATUS);
  673. u16 creg = ace_in(ace, ACE_CTRL);
  674. /* Check for error occurance */
  675. if ((sreg & (ACE_STATUS_CFGERROR | ACE_STATUS_CFCERROR)) &&
  676. (creg & ACE_CTRL_ERRORIRQ)) {
  677. dev_err(ace->dev, "transfer failure\n");
  678. ace_dump_regs(ace);
  679. return -EIO;
  680. }
  681. return 0;
  682. }
  683. static irqreturn_t ace_interrupt(int irq, void *dev_id)
  684. {
  685. u16 creg;
  686. struct ace_device *ace = dev_id;
  687. /* be safe and get the lock */
  688. spin_lock(&ace->lock);
  689. ace->in_irq = 1;
  690. /* clear the interrupt */
  691. creg = ace_in(ace, ACE_CTRL);
  692. ace_out(ace, ACE_CTRL, creg | ACE_CTRL_RESETIRQ);
  693. ace_out(ace, ACE_CTRL, creg);
  694. /* check for IO failures */
  695. if (ace_interrupt_checkstate(ace))
  696. ace->data_result = -EIO;
  697. if (ace->fsm_task == 0) {
  698. dev_err(ace->dev,
  699. "spurious irq; stat=%.8x ctrl=%.8x cmd=%.4x\n",
  700. ace_in32(ace, ACE_STATUS), ace_in32(ace, ACE_CTRL),
  701. ace_in(ace, ACE_SECCNTCMD));
  702. dev_err(ace->dev, "fsm_task=%i fsm_state=%i data_count=%i\n",
  703. ace->fsm_task, ace->fsm_state, ace->data_count);
  704. }
  705. /* Loop over state machine until told to stop */
  706. ace->fsm_continue_flag = 1;
  707. while (ace->fsm_continue_flag)
  708. ace_fsm_dostate(ace);
  709. /* done with interrupt; drop the lock */
  710. ace->in_irq = 0;
  711. spin_unlock(&ace->lock);
  712. return IRQ_HANDLED;
  713. }
  714. /* ---------------------------------------------------------------------
  715. * Block ops
  716. */
  717. static void ace_request(struct request_queue * q)
  718. {
  719. struct request *req;
  720. struct ace_device *ace;
  721. req = ace_get_next_request(q);
  722. if (req) {
  723. ace = req->rq_disk->private_data;
  724. tasklet_schedule(&ace->fsm_tasklet);
  725. }
  726. }
  727. static int ace_media_changed(struct gendisk *gd)
  728. {
  729. struct ace_device *ace = gd->private_data;
  730. dev_dbg(ace->dev, "ace_media_changed(): %i\n", ace->media_change);
  731. return ace->media_change;
  732. }
  733. static int ace_revalidate_disk(struct gendisk *gd)
  734. {
  735. struct ace_device *ace = gd->private_data;
  736. unsigned long flags;
  737. dev_dbg(ace->dev, "ace_revalidate_disk()\n");
  738. if (ace->media_change) {
  739. dev_dbg(ace->dev, "requesting cf id and scheduling tasklet\n");
  740. spin_lock_irqsave(&ace->lock, flags);
  741. ace->id_req_count++;
  742. spin_unlock_irqrestore(&ace->lock, flags);
  743. tasklet_schedule(&ace->fsm_tasklet);
  744. wait_for_completion(&ace->id_completion);
  745. }
  746. dev_dbg(ace->dev, "revalidate complete\n");
  747. return ace->id_result;
  748. }
  749. static int ace_open(struct block_device *bdev, fmode_t mode)
  750. {
  751. struct ace_device *ace = bdev->bd_disk->private_data;
  752. unsigned long flags;
  753. dev_dbg(ace->dev, "ace_open() users=%i\n", ace->users + 1);
  754. spin_lock_irqsave(&ace->lock, flags);
  755. ace->users++;
  756. spin_unlock_irqrestore(&ace->lock, flags);
  757. check_disk_change(bdev);
  758. return 0;
  759. }
  760. static int ace_release(struct gendisk *disk, fmode_t mode)
  761. {
  762. struct ace_device *ace = disk->private_data;
  763. unsigned long flags;
  764. u16 val;
  765. dev_dbg(ace->dev, "ace_release() users=%i\n", ace->users - 1);
  766. spin_lock_irqsave(&ace->lock, flags);
  767. ace->users--;
  768. if (ace->users == 0) {
  769. val = ace_in(ace, ACE_CTRL);
  770. ace_out(ace, ACE_CTRL, val & ~ACE_CTRL_LOCKREQ);
  771. }
  772. spin_unlock_irqrestore(&ace->lock, flags);
  773. return 0;
  774. }
  775. static int ace_getgeo(struct block_device *bdev, struct hd_geometry *geo)
  776. {
  777. struct ace_device *ace = bdev->bd_disk->private_data;
  778. dev_dbg(ace->dev, "ace_getgeo()\n");
  779. geo->heads = ace->cf_id.heads;
  780. geo->sectors = ace->cf_id.sectors;
  781. geo->cylinders = ace->cf_id.cyls;
  782. return 0;
  783. }
  784. static struct block_device_operations ace_fops = {
  785. .owner = THIS_MODULE,
  786. .open = ace_open,
  787. .release = ace_release,
  788. .media_changed = ace_media_changed,
  789. .revalidate_disk = ace_revalidate_disk,
  790. .getgeo = ace_getgeo,
  791. };
  792. /* --------------------------------------------------------------------
  793. * SystemACE device setup/teardown code
  794. */
  795. static int __devinit ace_setup(struct ace_device *ace)
  796. {
  797. u16 version;
  798. u16 val;
  799. int rc;
  800. dev_dbg(ace->dev, "ace_setup(ace=0x%p)\n", ace);
  801. dev_dbg(ace->dev, "physaddr=0x%lx irq=%i\n", ace->physaddr, ace->irq);
  802. spin_lock_init(&ace->lock);
  803. init_completion(&ace->id_completion);
  804. /*
  805. * Map the device
  806. */
  807. ace->baseaddr = ioremap(ace->physaddr, 0x80);
  808. if (!ace->baseaddr)
  809. goto err_ioremap;
  810. /*
  811. * Initialize the state machine tasklet and stall timer
  812. */
  813. tasklet_init(&ace->fsm_tasklet, ace_fsm_tasklet, (unsigned long)ace);
  814. setup_timer(&ace->stall_timer, ace_stall_timer, (unsigned long)ace);
  815. /*
  816. * Initialize the request queue
  817. */
  818. ace->queue = blk_init_queue(ace_request, &ace->lock);
  819. if (ace->queue == NULL)
  820. goto err_blk_initq;
  821. blk_queue_hardsect_size(ace->queue, 512);
  822. /*
  823. * Allocate and initialize GD structure
  824. */
  825. ace->gd = alloc_disk(ACE_NUM_MINORS);
  826. if (!ace->gd)
  827. goto err_alloc_disk;
  828. ace->gd->major = ace_major;
  829. ace->gd->first_minor = ace->id * ACE_NUM_MINORS;
  830. ace->gd->fops = &ace_fops;
  831. ace->gd->queue = ace->queue;
  832. ace->gd->private_data = ace;
  833. snprintf(ace->gd->disk_name, 32, "xs%c", ace->id + 'a');
  834. /* set bus width */
  835. if (ace->bus_width == ACE_BUS_WIDTH_16) {
  836. /* 0x0101 should work regardless of endianess */
  837. ace_out_le16(ace, ACE_BUSMODE, 0x0101);
  838. /* read it back to determine endianess */
  839. if (ace_in_le16(ace, ACE_BUSMODE) == 0x0001)
  840. ace->reg_ops = &ace_reg_le16_ops;
  841. else
  842. ace->reg_ops = &ace_reg_be16_ops;
  843. } else {
  844. ace_out_8(ace, ACE_BUSMODE, 0x00);
  845. ace->reg_ops = &ace_reg_8_ops;
  846. }
  847. /* Make sure version register is sane */
  848. version = ace_in(ace, ACE_VERSION);
  849. if ((version == 0) || (version == 0xFFFF))
  850. goto err_read;
  851. /* Put sysace in a sane state by clearing most control reg bits */
  852. ace_out(ace, ACE_CTRL, ACE_CTRL_FORCECFGMODE |
  853. ACE_CTRL_DATABUFRDYIRQ | ACE_CTRL_ERRORIRQ);
  854. /* Now we can hook up the irq handler */
  855. if (ace->irq != NO_IRQ) {
  856. rc = request_irq(ace->irq, ace_interrupt, 0, "systemace", ace);
  857. if (rc) {
  858. /* Failure - fall back to polled mode */
  859. dev_err(ace->dev, "request_irq failed\n");
  860. ace->irq = NO_IRQ;
  861. }
  862. }
  863. /* Enable interrupts */
  864. val = ace_in(ace, ACE_CTRL);
  865. val |= ACE_CTRL_DATABUFRDYIRQ | ACE_CTRL_ERRORIRQ;
  866. ace_out(ace, ACE_CTRL, val);
  867. /* Print the identification */
  868. dev_info(ace->dev, "Xilinx SystemACE revision %i.%i.%i\n",
  869. (version >> 12) & 0xf, (version >> 8) & 0x0f, version & 0xff);
  870. dev_dbg(ace->dev, "physaddr 0x%lx, mapped to 0x%p, irq=%i\n",
  871. ace->physaddr, ace->baseaddr, ace->irq);
  872. ace->media_change = 1;
  873. ace_revalidate_disk(ace->gd);
  874. /* Make the sysace device 'live' */
  875. add_disk(ace->gd);
  876. return 0;
  877. err_read:
  878. put_disk(ace->gd);
  879. err_alloc_disk:
  880. blk_cleanup_queue(ace->queue);
  881. err_blk_initq:
  882. iounmap(ace->baseaddr);
  883. err_ioremap:
  884. dev_info(ace->dev, "xsysace: error initializing device at 0x%lx\n",
  885. ace->physaddr);
  886. return -ENOMEM;
  887. }
  888. static void __devexit ace_teardown(struct ace_device *ace)
  889. {
  890. if (ace->gd) {
  891. del_gendisk(ace->gd);
  892. put_disk(ace->gd);
  893. }
  894. if (ace->queue)
  895. blk_cleanup_queue(ace->queue);
  896. tasklet_kill(&ace->fsm_tasklet);
  897. if (ace->irq != NO_IRQ)
  898. free_irq(ace->irq, ace);
  899. iounmap(ace->baseaddr);
  900. }
  901. static int __devinit
  902. ace_alloc(struct device *dev, int id, unsigned long physaddr,
  903. int irq, int bus_width)
  904. {
  905. struct ace_device *ace;
  906. int rc;
  907. dev_dbg(dev, "ace_alloc(%p)\n", dev);
  908. if (!physaddr) {
  909. rc = -ENODEV;
  910. goto err_noreg;
  911. }
  912. /* Allocate and initialize the ace device structure */
  913. ace = kzalloc(sizeof(struct ace_device), GFP_KERNEL);
  914. if (!ace) {
  915. rc = -ENOMEM;
  916. goto err_alloc;
  917. }
  918. ace->dev = dev;
  919. ace->id = id;
  920. ace->physaddr = physaddr;
  921. ace->irq = irq;
  922. ace->bus_width = bus_width;
  923. /* Call the setup code */
  924. rc = ace_setup(ace);
  925. if (rc)
  926. goto err_setup;
  927. dev_set_drvdata(dev, ace);
  928. return 0;
  929. err_setup:
  930. dev_set_drvdata(dev, NULL);
  931. kfree(ace);
  932. err_alloc:
  933. err_noreg:
  934. dev_err(dev, "could not initialize device, err=%i\n", rc);
  935. return rc;
  936. }
  937. static void __devexit ace_free(struct device *dev)
  938. {
  939. struct ace_device *ace = dev_get_drvdata(dev);
  940. dev_dbg(dev, "ace_free(%p)\n", dev);
  941. if (ace) {
  942. ace_teardown(ace);
  943. dev_set_drvdata(dev, NULL);
  944. kfree(ace);
  945. }
  946. }
  947. /* ---------------------------------------------------------------------
  948. * Platform Bus Support
  949. */
  950. static int __devinit ace_probe(struct platform_device *dev)
  951. {
  952. unsigned long physaddr = 0;
  953. int bus_width = ACE_BUS_WIDTH_16; /* FIXME: should not be hard coded */
  954. int id = dev->id;
  955. int irq = NO_IRQ;
  956. int i;
  957. dev_dbg(&dev->dev, "ace_probe(%p)\n", dev);
  958. for (i = 0; i < dev->num_resources; i++) {
  959. if (dev->resource[i].flags & IORESOURCE_MEM)
  960. physaddr = dev->resource[i].start;
  961. if (dev->resource[i].flags & IORESOURCE_IRQ)
  962. irq = dev->resource[i].start;
  963. }
  964. /* Call the bus-independant setup code */
  965. return ace_alloc(&dev->dev, id, physaddr, irq, bus_width);
  966. }
  967. /*
  968. * Platform bus remove() method
  969. */
  970. static int __devexit ace_remove(struct platform_device *dev)
  971. {
  972. ace_free(&dev->dev);
  973. return 0;
  974. }
  975. static struct platform_driver ace_platform_driver = {
  976. .probe = ace_probe,
  977. .remove = __devexit_p(ace_remove),
  978. .driver = {
  979. .owner = THIS_MODULE,
  980. .name = "xsysace",
  981. },
  982. };
  983. /* ---------------------------------------------------------------------
  984. * OF_Platform Bus Support
  985. */
  986. #if defined(CONFIG_OF)
  987. static int __devinit
  988. ace_of_probe(struct of_device *op, const struct of_device_id *match)
  989. {
  990. struct resource res;
  991. unsigned long physaddr;
  992. const u32 *id;
  993. int irq, bus_width, rc;
  994. dev_dbg(&op->dev, "ace_of_probe(%p, %p)\n", op, match);
  995. /* device id */
  996. id = of_get_property(op->node, "port-number", NULL);
  997. /* physaddr */
  998. rc = of_address_to_resource(op->node, 0, &res);
  999. if (rc) {
  1000. dev_err(&op->dev, "invalid address\n");
  1001. return rc;
  1002. }
  1003. physaddr = res.start;
  1004. /* irq */
  1005. irq = irq_of_parse_and_map(op->node, 0);
  1006. /* bus width */
  1007. bus_width = ACE_BUS_WIDTH_16;
  1008. if (of_find_property(op->node, "8-bit", NULL))
  1009. bus_width = ACE_BUS_WIDTH_8;
  1010. /* Call the bus-independant setup code */
  1011. return ace_alloc(&op->dev, id ? *id : 0, physaddr, irq, bus_width);
  1012. }
  1013. static int __devexit ace_of_remove(struct of_device *op)
  1014. {
  1015. ace_free(&op->dev);
  1016. return 0;
  1017. }
  1018. /* Match table for of_platform binding */
  1019. static struct of_device_id ace_of_match[] __devinitdata = {
  1020. { .compatible = "xlnx,opb-sysace-1.00.b", },
  1021. { .compatible = "xlnx,opb-sysace-1.00.c", },
  1022. { .compatible = "xlnx,xps-sysace-1.00.a", },
  1023. {},
  1024. };
  1025. MODULE_DEVICE_TABLE(of, ace_of_match);
  1026. static struct of_platform_driver ace_of_driver = {
  1027. .owner = THIS_MODULE,
  1028. .name = "xsysace",
  1029. .match_table = ace_of_match,
  1030. .probe = ace_of_probe,
  1031. .remove = __devexit_p(ace_of_remove),
  1032. .driver = {
  1033. .name = "xsysace",
  1034. },
  1035. };
  1036. /* Registration helpers to keep the number of #ifdefs to a minimum */
  1037. static inline int __init ace_of_register(void)
  1038. {
  1039. pr_debug("xsysace: registering OF binding\n");
  1040. return of_register_platform_driver(&ace_of_driver);
  1041. }
  1042. static inline void __exit ace_of_unregister(void)
  1043. {
  1044. of_unregister_platform_driver(&ace_of_driver);
  1045. }
  1046. #else /* CONFIG_OF */
  1047. /* CONFIG_OF not enabled; do nothing helpers */
  1048. static inline int __init ace_of_register(void) { return 0; }
  1049. static inline void __exit ace_of_unregister(void) { }
  1050. #endif /* CONFIG_OF */
  1051. /* ---------------------------------------------------------------------
  1052. * Module init/exit routines
  1053. */
  1054. static int __init ace_init(void)
  1055. {
  1056. int rc;
  1057. ace_major = register_blkdev(ace_major, "xsysace");
  1058. if (ace_major <= 0) {
  1059. rc = -ENOMEM;
  1060. goto err_blk;
  1061. }
  1062. rc = ace_of_register();
  1063. if (rc)
  1064. goto err_of;
  1065. pr_debug("xsysace: registering platform binding\n");
  1066. rc = platform_driver_register(&ace_platform_driver);
  1067. if (rc)
  1068. goto err_plat;
  1069. pr_info("Xilinx SystemACE device driver, major=%i\n", ace_major);
  1070. return 0;
  1071. err_plat:
  1072. ace_of_unregister();
  1073. err_of:
  1074. unregister_blkdev(ace_major, "xsysace");
  1075. err_blk:
  1076. printk(KERN_ERR "xsysace: registration failed; err=%i\n", rc);
  1077. return rc;
  1078. }
  1079. static void __exit ace_exit(void)
  1080. {
  1081. pr_debug("Unregistering Xilinx SystemACE driver\n");
  1082. platform_driver_unregister(&ace_platform_driver);
  1083. ace_of_unregister();
  1084. unregister_blkdev(ace_major, "xsysace");
  1085. }
  1086. module_init(ace_init);
  1087. module_exit(ace_exit);