i8259.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * 8259 interrupt controller emulation
  3. *
  4. * Copyright (c) 2003-2004 Fabrice Bellard
  5. * Copyright (c) 2007 Intel Corporation
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a copy
  8. * of this software and associated documentation files (the "Software"), to deal
  9. * in the Software without restriction, including without limitation the rights
  10. * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11. * copies of the Software, and to permit persons to whom the Software is
  12. * furnished to do so, subject to the following conditions:
  13. *
  14. * The above copyright notice and this permission notice shall be included in
  15. * all copies or substantial portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23. * THE SOFTWARE.
  24. * Authors:
  25. * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
  26. * Port from Qemu.
  27. */
  28. #include <linux/mm.h>
  29. #include "irq.h"
  30. #include <linux/kvm_host.h>
  31. static void pic_clear_isr(struct kvm_kpic_state *s, int irq)
  32. {
  33. s->isr &= ~(1 << irq);
  34. s->isr_ack |= (1 << irq);
  35. }
  36. void kvm_pic_clear_isr_ack(struct kvm *kvm)
  37. {
  38. struct kvm_pic *s = pic_irqchip(kvm);
  39. s->pics[0].isr_ack = 0xff;
  40. s->pics[1].isr_ack = 0xff;
  41. }
  42. /*
  43. * set irq level. If an edge is detected, then the IRR is set to 1
  44. */
  45. static inline void pic_set_irq1(struct kvm_kpic_state *s, int irq, int level)
  46. {
  47. int mask;
  48. mask = 1 << irq;
  49. if (s->elcr & mask) /* level triggered */
  50. if (level) {
  51. s->irr |= mask;
  52. s->last_irr |= mask;
  53. } else {
  54. s->irr &= ~mask;
  55. s->last_irr &= ~mask;
  56. }
  57. else /* edge triggered */
  58. if (level) {
  59. if ((s->last_irr & mask) == 0)
  60. s->irr |= mask;
  61. s->last_irr |= mask;
  62. } else
  63. s->last_irr &= ~mask;
  64. }
  65. /*
  66. * return the highest priority found in mask (highest = smallest
  67. * number). Return 8 if no irq
  68. */
  69. static inline int get_priority(struct kvm_kpic_state *s, int mask)
  70. {
  71. int priority;
  72. if (mask == 0)
  73. return 8;
  74. priority = 0;
  75. while ((mask & (1 << ((priority + s->priority_add) & 7))) == 0)
  76. priority++;
  77. return priority;
  78. }
  79. /*
  80. * return the pic wanted interrupt. return -1 if none
  81. */
  82. static int pic_get_irq(struct kvm_kpic_state *s)
  83. {
  84. int mask, cur_priority, priority;
  85. mask = s->irr & ~s->imr;
  86. priority = get_priority(s, mask);
  87. if (priority == 8)
  88. return -1;
  89. /*
  90. * compute current priority. If special fully nested mode on the
  91. * master, the IRQ coming from the slave is not taken into account
  92. * for the priority computation.
  93. */
  94. mask = s->isr;
  95. if (s->special_fully_nested_mode && s == &s->pics_state->pics[0])
  96. mask &= ~(1 << 2);
  97. cur_priority = get_priority(s, mask);
  98. if (priority < cur_priority)
  99. /*
  100. * higher priority found: an irq should be generated
  101. */
  102. return (priority + s->priority_add) & 7;
  103. else
  104. return -1;
  105. }
  106. /*
  107. * raise irq to CPU if necessary. must be called every time the active
  108. * irq may change
  109. */
  110. static void pic_update_irq(struct kvm_pic *s)
  111. {
  112. int irq2, irq;
  113. irq2 = pic_get_irq(&s->pics[1]);
  114. if (irq2 >= 0) {
  115. /*
  116. * if irq request by slave pic, signal master PIC
  117. */
  118. pic_set_irq1(&s->pics[0], 2, 1);
  119. pic_set_irq1(&s->pics[0], 2, 0);
  120. }
  121. irq = pic_get_irq(&s->pics[0]);
  122. if (irq >= 0)
  123. s->irq_request(s->irq_request_opaque, 1);
  124. else
  125. s->irq_request(s->irq_request_opaque, 0);
  126. }
  127. void kvm_pic_update_irq(struct kvm_pic *s)
  128. {
  129. pic_update_irq(s);
  130. }
  131. void kvm_pic_set_irq(void *opaque, int irq, int level)
  132. {
  133. struct kvm_pic *s = opaque;
  134. if (irq >= 0 && irq < PIC_NUM_PINS) {
  135. pic_set_irq1(&s->pics[irq >> 3], irq & 7, level);
  136. pic_update_irq(s);
  137. }
  138. }
  139. /*
  140. * acknowledge interrupt 'irq'
  141. */
  142. static inline void pic_intack(struct kvm_kpic_state *s, int irq)
  143. {
  144. s->isr |= 1 << irq;
  145. if (s->auto_eoi) {
  146. if (s->rotate_on_auto_eoi)
  147. s->priority_add = (irq + 1) & 7;
  148. pic_clear_isr(s, irq);
  149. }
  150. /*
  151. * We don't clear a level sensitive interrupt here
  152. */
  153. if (!(s->elcr & (1 << irq)))
  154. s->irr &= ~(1 << irq);
  155. }
  156. int kvm_pic_read_irq(struct kvm *kvm)
  157. {
  158. int irq, irq2, intno;
  159. struct kvm_pic *s = pic_irqchip(kvm);
  160. irq = pic_get_irq(&s->pics[0]);
  161. if (irq >= 0) {
  162. pic_intack(&s->pics[0], irq);
  163. if (irq == 2) {
  164. irq2 = pic_get_irq(&s->pics[1]);
  165. if (irq2 >= 0)
  166. pic_intack(&s->pics[1], irq2);
  167. else
  168. /*
  169. * spurious IRQ on slave controller
  170. */
  171. irq2 = 7;
  172. intno = s->pics[1].irq_base + irq2;
  173. irq = irq2 + 8;
  174. } else
  175. intno = s->pics[0].irq_base + irq;
  176. } else {
  177. /*
  178. * spurious IRQ on host controller
  179. */
  180. irq = 7;
  181. intno = s->pics[0].irq_base + irq;
  182. }
  183. pic_update_irq(s);
  184. kvm_notify_acked_irq(kvm, irq);
  185. return intno;
  186. }
  187. void kvm_pic_reset(struct kvm_kpic_state *s)
  188. {
  189. int irq, irqbase;
  190. struct kvm *kvm = s->pics_state->irq_request_opaque;
  191. struct kvm_vcpu *vcpu0 = kvm->vcpus[0];
  192. if (s == &s->pics_state->pics[0])
  193. irqbase = 0;
  194. else
  195. irqbase = 8;
  196. for (irq = 0; irq < PIC_NUM_PINS/2; irq++) {
  197. if (vcpu0 && kvm_apic_accept_pic_intr(vcpu0))
  198. if (s->irr & (1 << irq) || s->isr & (1 << irq))
  199. kvm_notify_acked_irq(kvm, irq+irqbase);
  200. }
  201. s->last_irr = 0;
  202. s->irr = 0;
  203. s->imr = 0;
  204. s->isr = 0;
  205. s->isr_ack = 0xff;
  206. s->priority_add = 0;
  207. s->irq_base = 0;
  208. s->read_reg_select = 0;
  209. s->poll = 0;
  210. s->special_mask = 0;
  211. s->init_state = 0;
  212. s->auto_eoi = 0;
  213. s->rotate_on_auto_eoi = 0;
  214. s->special_fully_nested_mode = 0;
  215. s->init4 = 0;
  216. }
  217. static void pic_ioport_write(void *opaque, u32 addr, u32 val)
  218. {
  219. struct kvm_kpic_state *s = opaque;
  220. int priority, cmd, irq;
  221. addr &= 1;
  222. if (addr == 0) {
  223. if (val & 0x10) {
  224. kvm_pic_reset(s); /* init */
  225. /*
  226. * deassert a pending interrupt
  227. */
  228. s->pics_state->irq_request(s->pics_state->
  229. irq_request_opaque, 0);
  230. s->init_state = 1;
  231. s->init4 = val & 1;
  232. if (val & 0x02)
  233. printk(KERN_ERR "single mode not supported");
  234. if (val & 0x08)
  235. printk(KERN_ERR
  236. "level sensitive irq not supported");
  237. } else if (val & 0x08) {
  238. if (val & 0x04)
  239. s->poll = 1;
  240. if (val & 0x02)
  241. s->read_reg_select = val & 1;
  242. if (val & 0x40)
  243. s->special_mask = (val >> 5) & 1;
  244. } else {
  245. cmd = val >> 5;
  246. switch (cmd) {
  247. case 0:
  248. case 4:
  249. s->rotate_on_auto_eoi = cmd >> 2;
  250. break;
  251. case 1: /* end of interrupt */
  252. case 5:
  253. priority = get_priority(s, s->isr);
  254. if (priority != 8) {
  255. irq = (priority + s->priority_add) & 7;
  256. pic_clear_isr(s, irq);
  257. if (cmd == 5)
  258. s->priority_add = (irq + 1) & 7;
  259. pic_update_irq(s->pics_state);
  260. }
  261. break;
  262. case 3:
  263. irq = val & 7;
  264. pic_clear_isr(s, irq);
  265. pic_update_irq(s->pics_state);
  266. break;
  267. case 6:
  268. s->priority_add = (val + 1) & 7;
  269. pic_update_irq(s->pics_state);
  270. break;
  271. case 7:
  272. irq = val & 7;
  273. s->priority_add = (irq + 1) & 7;
  274. pic_clear_isr(s, irq);
  275. pic_update_irq(s->pics_state);
  276. break;
  277. default:
  278. break; /* no operation */
  279. }
  280. }
  281. } else
  282. switch (s->init_state) {
  283. case 0: /* normal mode */
  284. s->imr = val;
  285. pic_update_irq(s->pics_state);
  286. break;
  287. case 1:
  288. s->irq_base = val & 0xf8;
  289. s->init_state = 2;
  290. break;
  291. case 2:
  292. if (s->init4)
  293. s->init_state = 3;
  294. else
  295. s->init_state = 0;
  296. break;
  297. case 3:
  298. s->special_fully_nested_mode = (val >> 4) & 1;
  299. s->auto_eoi = (val >> 1) & 1;
  300. s->init_state = 0;
  301. break;
  302. }
  303. }
  304. static u32 pic_poll_read(struct kvm_kpic_state *s, u32 addr1)
  305. {
  306. int ret;
  307. ret = pic_get_irq(s);
  308. if (ret >= 0) {
  309. if (addr1 >> 7) {
  310. s->pics_state->pics[0].isr &= ~(1 << 2);
  311. s->pics_state->pics[0].irr &= ~(1 << 2);
  312. }
  313. s->irr &= ~(1 << ret);
  314. pic_clear_isr(s, ret);
  315. if (addr1 >> 7 || ret != 2)
  316. pic_update_irq(s->pics_state);
  317. } else {
  318. ret = 0x07;
  319. pic_update_irq(s->pics_state);
  320. }
  321. return ret;
  322. }
  323. static u32 pic_ioport_read(void *opaque, u32 addr1)
  324. {
  325. struct kvm_kpic_state *s = opaque;
  326. unsigned int addr;
  327. int ret;
  328. addr = addr1;
  329. addr &= 1;
  330. if (s->poll) {
  331. ret = pic_poll_read(s, addr1);
  332. s->poll = 0;
  333. } else
  334. if (addr == 0)
  335. if (s->read_reg_select)
  336. ret = s->isr;
  337. else
  338. ret = s->irr;
  339. else
  340. ret = s->imr;
  341. return ret;
  342. }
  343. static void elcr_ioport_write(void *opaque, u32 addr, u32 val)
  344. {
  345. struct kvm_kpic_state *s = opaque;
  346. s->elcr = val & s->elcr_mask;
  347. }
  348. static u32 elcr_ioport_read(void *opaque, u32 addr1)
  349. {
  350. struct kvm_kpic_state *s = opaque;
  351. return s->elcr;
  352. }
  353. static int picdev_in_range(struct kvm_io_device *this, gpa_t addr,
  354. int len, int is_write)
  355. {
  356. switch (addr) {
  357. case 0x20:
  358. case 0x21:
  359. case 0xa0:
  360. case 0xa1:
  361. case 0x4d0:
  362. case 0x4d1:
  363. return 1;
  364. default:
  365. return 0;
  366. }
  367. }
  368. static void picdev_write(struct kvm_io_device *this,
  369. gpa_t addr, int len, const void *val)
  370. {
  371. struct kvm_pic *s = this->private;
  372. unsigned char data = *(unsigned char *)val;
  373. if (len != 1) {
  374. if (printk_ratelimit())
  375. printk(KERN_ERR "PIC: non byte write\n");
  376. return;
  377. }
  378. switch (addr) {
  379. case 0x20:
  380. case 0x21:
  381. case 0xa0:
  382. case 0xa1:
  383. pic_ioport_write(&s->pics[addr >> 7], addr, data);
  384. break;
  385. case 0x4d0:
  386. case 0x4d1:
  387. elcr_ioport_write(&s->pics[addr & 1], addr, data);
  388. break;
  389. }
  390. }
  391. static void picdev_read(struct kvm_io_device *this,
  392. gpa_t addr, int len, void *val)
  393. {
  394. struct kvm_pic *s = this->private;
  395. unsigned char data = 0;
  396. if (len != 1) {
  397. if (printk_ratelimit())
  398. printk(KERN_ERR "PIC: non byte read\n");
  399. return;
  400. }
  401. switch (addr) {
  402. case 0x20:
  403. case 0x21:
  404. case 0xa0:
  405. case 0xa1:
  406. data = pic_ioport_read(&s->pics[addr >> 7], addr);
  407. break;
  408. case 0x4d0:
  409. case 0x4d1:
  410. data = elcr_ioport_read(&s->pics[addr & 1], addr);
  411. break;
  412. }
  413. *(unsigned char *)val = data;
  414. }
  415. /*
  416. * callback when PIC0 irq status changed
  417. */
  418. static void pic_irq_request(void *opaque, int level)
  419. {
  420. struct kvm *kvm = opaque;
  421. struct kvm_vcpu *vcpu = kvm->vcpus[0];
  422. struct kvm_pic *s = pic_irqchip(kvm);
  423. int irq = pic_get_irq(&s->pics[0]);
  424. s->output = level;
  425. if (vcpu && level && (s->pics[0].isr_ack & (1 << irq))) {
  426. s->pics[0].isr_ack &= ~(1 << irq);
  427. kvm_vcpu_kick(vcpu);
  428. }
  429. }
  430. struct kvm_pic *kvm_create_pic(struct kvm *kvm)
  431. {
  432. struct kvm_pic *s;
  433. s = kzalloc(sizeof(struct kvm_pic), GFP_KERNEL);
  434. if (!s)
  435. return NULL;
  436. s->pics[0].elcr_mask = 0xf8;
  437. s->pics[1].elcr_mask = 0xde;
  438. s->irq_request = pic_irq_request;
  439. s->irq_request_opaque = kvm;
  440. s->pics[0].pics_state = s;
  441. s->pics[1].pics_state = s;
  442. /*
  443. * Initialize PIO device
  444. */
  445. s->dev.read = picdev_read;
  446. s->dev.write = picdev_write;
  447. s->dev.in_range = picdev_in_range;
  448. s->dev.private = s;
  449. kvm_io_bus_register_dev(&kvm->pio_bus, &s->dev);
  450. return s;
  451. }