amd.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. #include <linux/init.h>
  2. #include <linux/bitops.h>
  3. #include <linux/mm.h>
  4. #include <asm/io.h>
  5. #include <asm/processor.h>
  6. #include <asm/apic.h>
  7. #ifdef CONFIG_X86_64
  8. # include <asm/numa_64.h>
  9. # include <asm/mmconfig.h>
  10. # include <asm/cacheflush.h>
  11. #endif
  12. #include <mach_apic.h>
  13. #include "cpu.h"
  14. #ifdef CONFIG_X86_32
  15. /*
  16. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  17. * misexecution of code under Linux. Owners of such processors should
  18. * contact AMD for precise details and a CPU swap.
  19. *
  20. * See http://www.multimania.com/poulot/k6bug.html
  21. * http://www.amd.com/K6/k6docs/revgd.html
  22. *
  23. * The following test is erm.. interesting. AMD neglected to up
  24. * the chip setting when fixing the bug but they also tweaked some
  25. * performance at the same time..
  26. */
  27. extern void vide(void);
  28. __asm__(".align 4\nvide: ret");
  29. static void __cpuinit init_amd_k5(struct cpuinfo_x86 *c)
  30. {
  31. /*
  32. * General Systems BIOSen alias the cpu frequency registers
  33. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  34. * drivers subsequently pokes it, and changes the CPU speed.
  35. * Workaround : Remove the unneeded alias.
  36. */
  37. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  38. #define CBAR_ENB (0x80000000)
  39. #define CBAR_KEY (0X000000CB)
  40. if (c->x86_model == 9 || c->x86_model == 10) {
  41. if (inl (CBAR) & CBAR_ENB)
  42. outl (0 | CBAR_KEY, CBAR);
  43. }
  44. }
  45. static void __cpuinit init_amd_k6(struct cpuinfo_x86 *c)
  46. {
  47. u32 l, h;
  48. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  49. if (c->x86_model < 6) {
  50. /* Based on AMD doc 20734R - June 2000 */
  51. if (c->x86_model == 0) {
  52. clear_cpu_cap(c, X86_FEATURE_APIC);
  53. set_cpu_cap(c, X86_FEATURE_PGE);
  54. }
  55. return;
  56. }
  57. if (c->x86_model == 6 && c->x86_mask == 1) {
  58. const int K6_BUG_LOOP = 1000000;
  59. int n;
  60. void (*f_vide)(void);
  61. unsigned long d, d2;
  62. printk(KERN_INFO "AMD K6 stepping B detected - ");
  63. /*
  64. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  65. * calls at the same time.
  66. */
  67. n = K6_BUG_LOOP;
  68. f_vide = vide;
  69. rdtscl(d);
  70. while (n--)
  71. f_vide();
  72. rdtscl(d2);
  73. d = d2-d;
  74. if (d > 20*K6_BUG_LOOP)
  75. printk("system stability may be impaired when more than 32 MB are used.\n");
  76. else
  77. printk("probably OK (after B9730xxxx).\n");
  78. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  79. }
  80. /* K6 with old style WHCR */
  81. if (c->x86_model < 8 ||
  82. (c->x86_model == 8 && c->x86_mask < 8)) {
  83. /* We can only write allocate on the low 508Mb */
  84. if (mbytes > 508)
  85. mbytes = 508;
  86. rdmsr(MSR_K6_WHCR, l, h);
  87. if ((l&0x0000FFFF) == 0) {
  88. unsigned long flags;
  89. l = (1<<0)|((mbytes/4)<<1);
  90. local_irq_save(flags);
  91. wbinvd();
  92. wrmsr(MSR_K6_WHCR, l, h);
  93. local_irq_restore(flags);
  94. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  95. mbytes);
  96. }
  97. return;
  98. }
  99. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  100. c->x86_model == 9 || c->x86_model == 13) {
  101. /* The more serious chips .. */
  102. if (mbytes > 4092)
  103. mbytes = 4092;
  104. rdmsr(MSR_K6_WHCR, l, h);
  105. if ((l&0xFFFF0000) == 0) {
  106. unsigned long flags;
  107. l = ((mbytes>>2)<<22)|(1<<16);
  108. local_irq_save(flags);
  109. wbinvd();
  110. wrmsr(MSR_K6_WHCR, l, h);
  111. local_irq_restore(flags);
  112. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  113. mbytes);
  114. }
  115. return;
  116. }
  117. if (c->x86_model == 10) {
  118. /* AMD Geode LX is model 10 */
  119. /* placeholder for any needed mods */
  120. return;
  121. }
  122. }
  123. static void __cpuinit init_amd_k7(struct cpuinfo_x86 *c)
  124. {
  125. u32 l, h;
  126. /*
  127. * Bit 15 of Athlon specific MSR 15, needs to be 0
  128. * to enable SSE on Palomino/Morgan/Barton CPU's.
  129. * If the BIOS didn't enable it already, enable it here.
  130. */
  131. if (c->x86_model >= 6 && c->x86_model <= 10) {
  132. if (!cpu_has(c, X86_FEATURE_XMM)) {
  133. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  134. rdmsr(MSR_K7_HWCR, l, h);
  135. l &= ~0x00008000;
  136. wrmsr(MSR_K7_HWCR, l, h);
  137. set_cpu_cap(c, X86_FEATURE_XMM);
  138. }
  139. }
  140. /*
  141. * It's been determined by AMD that Athlons since model 8 stepping 1
  142. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  143. * As per AMD technical note 27212 0.2
  144. */
  145. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  146. rdmsr(MSR_K7_CLK_CTL, l, h);
  147. if ((l & 0xfff00000) != 0x20000000) {
  148. printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
  149. ((l & 0x000fffff)|0x20000000));
  150. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  151. }
  152. }
  153. set_cpu_cap(c, X86_FEATURE_K7);
  154. }
  155. #endif
  156. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  157. static int __cpuinit nearby_node(int apicid)
  158. {
  159. int i, node;
  160. for (i = apicid - 1; i >= 0; i--) {
  161. node = apicid_to_node[i];
  162. if (node != NUMA_NO_NODE && node_online(node))
  163. return node;
  164. }
  165. for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
  166. node = apicid_to_node[i];
  167. if (node != NUMA_NO_NODE && node_online(node))
  168. return node;
  169. }
  170. return first_node(node_online_map); /* Shouldn't happen */
  171. }
  172. #endif
  173. /*
  174. * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
  175. * Assumes number of cores is a power of two.
  176. */
  177. static void __cpuinit amd_detect_cmp(struct cpuinfo_x86 *c)
  178. {
  179. #ifdef CONFIG_X86_HT
  180. unsigned bits;
  181. bits = c->x86_coreid_bits;
  182. /* Low order bits define the core id (index of core in socket) */
  183. c->cpu_core_id = c->initial_apicid & ((1 << bits)-1);
  184. /* Convert the initial APIC ID into the socket ID */
  185. c->phys_proc_id = c->initial_apicid >> bits;
  186. #endif
  187. }
  188. static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
  189. {
  190. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  191. int cpu = smp_processor_id();
  192. int node;
  193. unsigned apicid = hard_smp_processor_id();
  194. node = c->phys_proc_id;
  195. if (apicid_to_node[apicid] != NUMA_NO_NODE)
  196. node = apicid_to_node[apicid];
  197. if (!node_online(node)) {
  198. /* Two possibilities here:
  199. - The CPU is missing memory and no node was created.
  200. In that case try picking one from a nearby CPU
  201. - The APIC IDs differ from the HyperTransport node IDs
  202. which the K8 northbridge parsing fills in.
  203. Assume they are all increased by a constant offset,
  204. but in the same order as the HT nodeids.
  205. If that doesn't result in a usable node fall back to the
  206. path for the previous case. */
  207. int ht_nodeid = c->initial_apicid;
  208. if (ht_nodeid >= 0 &&
  209. apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
  210. node = apicid_to_node[ht_nodeid];
  211. /* Pick a nearby node */
  212. if (!node_online(node))
  213. node = nearby_node(apicid);
  214. }
  215. numa_set_node(cpu, node);
  216. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  217. #endif
  218. }
  219. static void __cpuinit early_init_amd_mc(struct cpuinfo_x86 *c)
  220. {
  221. #ifdef CONFIG_X86_HT
  222. unsigned bits, ecx;
  223. /* Multi core CPU? */
  224. if (c->extended_cpuid_level < 0x80000008)
  225. return;
  226. ecx = cpuid_ecx(0x80000008);
  227. c->x86_max_cores = (ecx & 0xff) + 1;
  228. /* CPU telling us the core id bits shift? */
  229. bits = (ecx >> 12) & 0xF;
  230. /* Otherwise recompute */
  231. if (bits == 0) {
  232. while ((1 << bits) < c->x86_max_cores)
  233. bits++;
  234. }
  235. c->x86_coreid_bits = bits;
  236. #endif
  237. }
  238. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  239. {
  240. early_init_amd_mc(c);
  241. /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
  242. if (c->x86_power & (1<<8))
  243. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  244. #ifdef CONFIG_X86_64
  245. set_cpu_cap(c, X86_FEATURE_SYSCALL32);
  246. #else
  247. /* Set MTRR capability flag if appropriate */
  248. if (c->x86 == 5)
  249. if (c->x86_model == 13 || c->x86_model == 9 ||
  250. (c->x86_model == 8 && c->x86_mask >= 8))
  251. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  252. #endif
  253. }
  254. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  255. {
  256. #ifdef CONFIG_SMP
  257. unsigned long long value;
  258. /*
  259. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  260. * bit 6 of msr C001_0015
  261. *
  262. * Errata 63 for SH-B3 steppings
  263. * Errata 122 for all steppings (F+ have it disabled by default)
  264. */
  265. if (c->x86 == 0xf) {
  266. rdmsrl(MSR_K7_HWCR, value);
  267. value |= 1 << 6;
  268. wrmsrl(MSR_K7_HWCR, value);
  269. }
  270. #endif
  271. early_init_amd(c);
  272. /*
  273. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  274. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  275. */
  276. clear_cpu_cap(c, 0*32+31);
  277. #ifdef CONFIG_X86_64
  278. /* On C+ stepping K8 rep microcode works well for copy/memset */
  279. if (c->x86 == 0xf) {
  280. u32 level;
  281. level = cpuid_eax(1);
  282. if((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58)
  283. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  284. }
  285. if (c->x86 == 0x10 || c->x86 == 0x11)
  286. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  287. #else
  288. /*
  289. * FIXME: We should handle the K5 here. Set up the write
  290. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  291. * no bus pipeline)
  292. */
  293. switch (c->x86) {
  294. case 4:
  295. init_amd_k5(c);
  296. break;
  297. case 5:
  298. init_amd_k6(c);
  299. break;
  300. case 6: /* An Athlon/Duron */
  301. init_amd_k7(c);
  302. break;
  303. }
  304. /* K6s reports MCEs but don't actually have all the MSRs */
  305. if (c->x86 < 6)
  306. clear_cpu_cap(c, X86_FEATURE_MCE);
  307. #endif
  308. /* Enable workaround for FXSAVE leak */
  309. if (c->x86 >= 6)
  310. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  311. if (!c->x86_model_id[0]) {
  312. switch (c->x86) {
  313. case 0xf:
  314. /* Should distinguish Models here, but this is only
  315. a fallback anyways. */
  316. strcpy(c->x86_model_id, "Hammer");
  317. break;
  318. }
  319. }
  320. display_cacheinfo(c);
  321. /* Multi core CPU? */
  322. if (c->extended_cpuid_level >= 0x80000008) {
  323. amd_detect_cmp(c);
  324. srat_detect_node(c);
  325. }
  326. #ifdef CONFIG_X86_32
  327. detect_ht(c);
  328. #endif
  329. if (c->extended_cpuid_level >= 0x80000006) {
  330. if ((c->x86 >= 0x0f) && (cpuid_edx(0x80000006) & 0xf000))
  331. num_cache_leaves = 4;
  332. else
  333. num_cache_leaves = 3;
  334. }
  335. if (c->x86 >= 0xf && c->x86 <= 0x11)
  336. set_cpu_cap(c, X86_FEATURE_K8);
  337. if (cpu_has_xmm2) {
  338. /* MFENCE stops RDTSC speculation */
  339. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  340. }
  341. #ifdef CONFIG_X86_64
  342. if (c->x86 == 0x10) {
  343. /* do this for boot cpu */
  344. if (c == &boot_cpu_data)
  345. check_enable_amd_mmconf_dmi();
  346. fam10h_check_enable_mmcfg();
  347. }
  348. if (c == &boot_cpu_data && c->x86 >= 0xf && c->x86 <= 0x11) {
  349. unsigned long long tseg;
  350. /*
  351. * Split up direct mapping around the TSEG SMM area.
  352. * Don't do it for gbpages because there seems very little
  353. * benefit in doing so.
  354. */
  355. if (!rdmsrl_safe(MSR_K8_TSEG_ADDR, &tseg)) {
  356. printk(KERN_DEBUG "tseg: %010llx\n", tseg);
  357. if ((tseg>>PMD_SHIFT) <
  358. (max_low_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) ||
  359. ((tseg>>PMD_SHIFT) <
  360. (max_pfn_mapped>>(PMD_SHIFT-PAGE_SHIFT)) &&
  361. (tseg>>PMD_SHIFT) >= (1ULL<<(32 - PMD_SHIFT))))
  362. set_memory_4k((unsigned long)__va(tseg), 1);
  363. }
  364. }
  365. #endif
  366. }
  367. #ifdef CONFIG_X86_32
  368. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  369. {
  370. /* AMD errata T13 (order #21922) */
  371. if ((c->x86 == 6)) {
  372. if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
  373. size = 64;
  374. if (c->x86_model == 4 &&
  375. (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
  376. size = 256;
  377. }
  378. return size;
  379. }
  380. #endif
  381. static struct cpu_dev amd_cpu_dev __cpuinitdata = {
  382. .c_vendor = "AMD",
  383. .c_ident = { "AuthenticAMD" },
  384. #ifdef CONFIG_X86_32
  385. .c_models = {
  386. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  387. {
  388. [3] = "486 DX/2",
  389. [7] = "486 DX/2-WB",
  390. [8] = "486 DX/4",
  391. [9] = "486 DX/4-WB",
  392. [14] = "Am5x86-WT",
  393. [15] = "Am5x86-WB"
  394. }
  395. },
  396. },
  397. .c_size_cache = amd_size_cache,
  398. #endif
  399. .c_early_init = early_init_amd,
  400. .c_init = init_amd,
  401. .c_x86_vendor = X86_VENDOR_AMD,
  402. };
  403. cpu_dev_register(amd_cpu_dev);