apic.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. #ifndef __ASM_SUMMIT_APIC_H
  2. #define __ASM_SUMMIT_APIC_H
  3. #include <asm/smp.h>
  4. #define esr_disable (1)
  5. #define NO_BALANCE_IRQ (0)
  6. /* In clustered mode, the high nibble of APIC ID is a cluster number.
  7. * The low nibble is a 4-bit bitmap. */
  8. #define XAPIC_DEST_CPUS_SHIFT 4
  9. #define XAPIC_DEST_CPUS_MASK ((1u << XAPIC_DEST_CPUS_SHIFT) - 1)
  10. #define XAPIC_DEST_CLUSTER_MASK (XAPIC_DEST_CPUS_MASK << XAPIC_DEST_CPUS_SHIFT)
  11. #define APIC_DFR_VALUE (APIC_DFR_CLUSTER)
  12. static inline cpumask_t target_cpus(void)
  13. {
  14. /* CPU_MASK_ALL (0xff) has undefined behaviour with
  15. * dest_LowestPrio mode logical clustered apic interrupt routing
  16. * Just start on cpu 0. IRQ balancing will spread load
  17. */
  18. return cpumask_of_cpu(0);
  19. }
  20. #define INT_DELIVERY_MODE (dest_LowestPrio)
  21. #define INT_DEST_MODE 1 /* logical delivery broadcast to all procs */
  22. static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
  23. {
  24. return 0;
  25. }
  26. /* we don't use the phys_cpu_present_map to indicate apicid presence */
  27. static inline unsigned long check_apicid_present(int bit)
  28. {
  29. return 1;
  30. }
  31. #define apicid_cluster(apicid) ((apicid) & XAPIC_DEST_CLUSTER_MASK)
  32. extern u8 cpu_2_logical_apicid[];
  33. static inline void init_apic_ldr(void)
  34. {
  35. unsigned long val, id;
  36. int count = 0;
  37. u8 my_id = (u8)hard_smp_processor_id();
  38. u8 my_cluster = (u8)apicid_cluster(my_id);
  39. #ifdef CONFIG_SMP
  40. u8 lid;
  41. int i;
  42. /* Create logical APIC IDs by counting CPUs already in cluster. */
  43. for (count = 0, i = NR_CPUS; --i >= 0; ) {
  44. lid = cpu_2_logical_apicid[i];
  45. if (lid != BAD_APICID && apicid_cluster(lid) == my_cluster)
  46. ++count;
  47. }
  48. #endif
  49. /* We only have a 4 wide bitmap in cluster mode. If a deranged
  50. * BIOS puts 5 CPUs in one APIC cluster, we're hosed. */
  51. BUG_ON(count >= XAPIC_DEST_CPUS_SHIFT);
  52. id = my_cluster | (1UL << count);
  53. apic_write(APIC_DFR, APIC_DFR_VALUE);
  54. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  55. val |= SET_APIC_LOGICAL_ID(id);
  56. apic_write(APIC_LDR, val);
  57. }
  58. static inline int multi_timer_check(int apic, int irq)
  59. {
  60. return 0;
  61. }
  62. static inline int apic_id_registered(void)
  63. {
  64. return 1;
  65. }
  66. static inline void setup_apic_routing(void)
  67. {
  68. printk("Enabling APIC mode: Summit. Using %d I/O APICs\n",
  69. nr_ioapics);
  70. }
  71. static inline int apicid_to_node(int logical_apicid)
  72. {
  73. #ifdef CONFIG_SMP
  74. return apicid_2_node[hard_smp_processor_id()];
  75. #else
  76. return 0;
  77. #endif
  78. }
  79. /* Mapping from cpu number to logical apicid */
  80. static inline int cpu_to_logical_apicid(int cpu)
  81. {
  82. #ifdef CONFIG_SMP
  83. if (cpu >= NR_CPUS)
  84. return BAD_APICID;
  85. return (int)cpu_2_logical_apicid[cpu];
  86. #else
  87. return logical_smp_processor_id();
  88. #endif
  89. }
  90. static inline int cpu_present_to_apicid(int mps_cpu)
  91. {
  92. if (mps_cpu < NR_CPUS)
  93. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  94. else
  95. return BAD_APICID;
  96. }
  97. static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_id_map)
  98. {
  99. /* For clustered we don't have a good way to do this yet - hack */
  100. return physids_promote(0x0F);
  101. }
  102. static inline physid_mask_t apicid_to_cpu_present(int apicid)
  103. {
  104. return physid_mask_of_physid(0);
  105. }
  106. static inline void setup_portio_remap(void)
  107. {
  108. }
  109. static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
  110. {
  111. return 1;
  112. }
  113. static inline void enable_apic_mode(void)
  114. {
  115. }
  116. static inline unsigned int cpu_mask_to_apicid(cpumask_t cpumask)
  117. {
  118. int num_bits_set;
  119. int cpus_found = 0;
  120. int cpu;
  121. int apicid;
  122. num_bits_set = cpus_weight(cpumask);
  123. /* Return id to all */
  124. if (num_bits_set == NR_CPUS)
  125. return (int) 0xFF;
  126. /*
  127. * The cpus in the mask must all be on the apic cluster. If are not
  128. * on the same apicid cluster return default value of TARGET_CPUS.
  129. */
  130. cpu = first_cpu(cpumask);
  131. apicid = cpu_to_logical_apicid(cpu);
  132. while (cpus_found < num_bits_set) {
  133. if (cpu_isset(cpu, cpumask)) {
  134. int new_apicid = cpu_to_logical_apicid(cpu);
  135. if (apicid_cluster(apicid) !=
  136. apicid_cluster(new_apicid)){
  137. printk ("%s: Not a valid mask!\n", __func__);
  138. return 0xFF;
  139. }
  140. apicid = apicid | new_apicid;
  141. cpus_found++;
  142. }
  143. cpu++;
  144. }
  145. return apicid;
  146. }
  147. /* cpuid returns the value latched in the HW at reset, not the APIC ID
  148. * register's value. For any box whose BIOS changes APIC IDs, like
  149. * clustered APIC systems, we must use hard_smp_processor_id.
  150. *
  151. * See Intel's IA-32 SW Dev's Manual Vol2 under CPUID.
  152. */
  153. static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
  154. {
  155. return hard_smp_processor_id() >> index_msb;
  156. }
  157. #endif /* __ASM_SUMMIT_APIC_H */