msr.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. #ifndef _ASM_X86_MSR_H
  2. #define _ASM_X86_MSR_H
  3. #include <asm/msr-index.h>
  4. #ifndef __ASSEMBLY__
  5. # include <linux/types.h>
  6. #endif
  7. #ifdef __KERNEL__
  8. #ifndef __ASSEMBLY__
  9. #include <asm/asm.h>
  10. #include <asm/errno.h>
  11. static inline unsigned long long native_read_tscp(unsigned int *aux)
  12. {
  13. unsigned long low, high;
  14. asm volatile(".byte 0x0f,0x01,0xf9"
  15. : "=a" (low), "=d" (high), "=c" (*aux));
  16. return low | ((u64)high << 32);
  17. }
  18. /*
  19. * i386 calling convention returns 64-bit value in edx:eax, while
  20. * x86_64 returns at rax. Also, the "A" constraint does not really
  21. * mean rdx:rax in x86_64, so we need specialized behaviour for each
  22. * architecture
  23. */
  24. #ifdef CONFIG_X86_64
  25. #define DECLARE_ARGS(val, low, high) unsigned low, high
  26. #define EAX_EDX_VAL(val, low, high) ((low) | ((u64)(high) << 32))
  27. #define EAX_EDX_ARGS(val, low, high) "a" (low), "d" (high)
  28. #define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high)
  29. #else
  30. #define DECLARE_ARGS(val, low, high) unsigned long long val
  31. #define EAX_EDX_VAL(val, low, high) (val)
  32. #define EAX_EDX_ARGS(val, low, high) "A" (val)
  33. #define EAX_EDX_RET(val, low, high) "=A" (val)
  34. #endif
  35. static inline unsigned long long native_read_msr(unsigned int msr)
  36. {
  37. DECLARE_ARGS(val, low, high);
  38. asm volatile("rdmsr" : EAX_EDX_RET(val, low, high) : "c" (msr));
  39. return EAX_EDX_VAL(val, low, high);
  40. }
  41. static inline unsigned long long native_read_msr_safe(unsigned int msr,
  42. int *err)
  43. {
  44. DECLARE_ARGS(val, low, high);
  45. asm volatile("2: rdmsr ; xor %[err],%[err]\n"
  46. "1:\n\t"
  47. ".section .fixup,\"ax\"\n\t"
  48. "3: mov %[fault],%[err] ; jmp 1b\n\t"
  49. ".previous\n\t"
  50. _ASM_EXTABLE(2b, 3b)
  51. : [err] "=r" (*err), EAX_EDX_RET(val, low, high)
  52. : "c" (msr), [fault] "i" (-EFAULT));
  53. return EAX_EDX_VAL(val, low, high);
  54. }
  55. static inline unsigned long long native_read_msr_amd_safe(unsigned int msr,
  56. int *err)
  57. {
  58. DECLARE_ARGS(val, low, high);
  59. asm volatile("2: rdmsr ; xor %0,%0\n"
  60. "1:\n\t"
  61. ".section .fixup,\"ax\"\n\t"
  62. "3: mov %3,%0 ; jmp 1b\n\t"
  63. ".previous\n\t"
  64. _ASM_EXTABLE(2b, 3b)
  65. : "=r" (*err), EAX_EDX_RET(val, low, high)
  66. : "c" (msr), "D" (0x9c5a203a), "i" (-EFAULT));
  67. return EAX_EDX_VAL(val, low, high);
  68. }
  69. static inline void native_write_msr(unsigned int msr,
  70. unsigned low, unsigned high)
  71. {
  72. asm volatile("wrmsr" : : "c" (msr), "a"(low), "d" (high) : "memory");
  73. }
  74. static inline int native_write_msr_safe(unsigned int msr,
  75. unsigned low, unsigned high)
  76. {
  77. int err;
  78. asm volatile("2: wrmsr ; xor %[err],%[err]\n"
  79. "1:\n\t"
  80. ".section .fixup,\"ax\"\n\t"
  81. "3: mov %[fault],%[err] ; jmp 1b\n\t"
  82. ".previous\n\t"
  83. _ASM_EXTABLE(2b, 3b)
  84. : [err] "=a" (err)
  85. : "c" (msr), "0" (low), "d" (high),
  86. [fault] "i" (-EFAULT)
  87. : "memory");
  88. return err;
  89. }
  90. extern unsigned long long native_read_tsc(void);
  91. static __always_inline unsigned long long __native_read_tsc(void)
  92. {
  93. DECLARE_ARGS(val, low, high);
  94. asm volatile("rdtsc" : EAX_EDX_RET(val, low, high));
  95. return EAX_EDX_VAL(val, low, high);
  96. }
  97. static inline unsigned long long native_read_pmc(int counter)
  98. {
  99. DECLARE_ARGS(val, low, high);
  100. asm volatile("rdpmc" : EAX_EDX_RET(val, low, high) : "c" (counter));
  101. return EAX_EDX_VAL(val, low, high);
  102. }
  103. #ifdef CONFIG_PARAVIRT
  104. #include <asm/paravirt.h>
  105. #else
  106. #include <linux/errno.h>
  107. /*
  108. * Access to machine-specific registers (available on 586 and better only)
  109. * Note: the rd* operations modify the parameters directly (without using
  110. * pointer indirection), this allows gcc to optimize better
  111. */
  112. #define rdmsr(msr, val1, val2) \
  113. do { \
  114. u64 __val = native_read_msr((msr)); \
  115. (val1) = (u32)__val; \
  116. (val2) = (u32)(__val >> 32); \
  117. } while (0)
  118. static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
  119. {
  120. native_write_msr(msr, low, high);
  121. }
  122. #define rdmsrl(msr, val) \
  123. ((val) = native_read_msr((msr)))
  124. #define wrmsrl(msr, val) \
  125. native_write_msr((msr), (u32)((u64)(val)), (u32)((u64)(val) >> 32))
  126. /* wrmsr with exception handling */
  127. static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
  128. {
  129. return native_write_msr_safe(msr, low, high);
  130. }
  131. /* rdmsr with exception handling */
  132. #define rdmsr_safe(msr, p1, p2) \
  133. ({ \
  134. int __err; \
  135. u64 __val = native_read_msr_safe((msr), &__err); \
  136. (*p1) = (u32)__val; \
  137. (*p2) = (u32)(__val >> 32); \
  138. __err; \
  139. })
  140. static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
  141. {
  142. int err;
  143. *p = native_read_msr_safe(msr, &err);
  144. return err;
  145. }
  146. static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
  147. {
  148. int err;
  149. *p = native_read_msr_amd_safe(msr, &err);
  150. return err;
  151. }
  152. #define rdtscl(low) \
  153. ((low) = (u32)native_read_tsc())
  154. #define rdtscll(val) \
  155. ((val) = native_read_tsc())
  156. #define rdpmc(counter, low, high) \
  157. do { \
  158. u64 _l = native_read_pmc((counter)); \
  159. (low) = (u32)_l; \
  160. (high) = (u32)(_l >> 32); \
  161. } while (0)
  162. #define rdtscp(low, high, aux) \
  163. do { \
  164. unsigned long long _val = native_read_tscp(&(aux)); \
  165. (low) = (u32)_val; \
  166. (high) = (u32)(_val >> 32); \
  167. } while (0)
  168. #define rdtscpll(val, aux) (val) = native_read_tscp(&(aux))
  169. #endif /* !CONFIG_PARAVIRT */
  170. #define checking_wrmsrl(msr, val) wrmsr_safe((msr), (u32)(val), \
  171. (u32)((val) >> 32))
  172. #define write_tsc(val1, val2) wrmsr(0x10, (val1), (val2))
  173. #define write_rdtscp_aux(val) wrmsr(0xc0000103, (val), 0)
  174. #ifdef CONFIG_SMP
  175. int rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
  176. int wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
  177. int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
  178. int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
  179. #else /* CONFIG_SMP */
  180. static inline int rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
  181. {
  182. rdmsr(msr_no, *l, *h);
  183. return 0;
  184. }
  185. static inline int wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
  186. {
  187. wrmsr(msr_no, l, h);
  188. return 0;
  189. }
  190. static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no,
  191. u32 *l, u32 *h)
  192. {
  193. return rdmsr_safe(msr_no, l, h);
  194. }
  195. static inline int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
  196. {
  197. return wrmsr_safe(msr_no, l, h);
  198. }
  199. #endif /* CONFIG_SMP */
  200. #endif /* __ASSEMBLY__ */
  201. #endif /* __KERNEL__ */
  202. #endif /* _ASM_X86_MSR_H */