apic.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. #ifndef _ASM_X86_APIC_H
  2. #define _ASM_X86_APIC_H
  3. #include <linux/pm.h>
  4. #include <linux/delay.h>
  5. #include <asm/alternative.h>
  6. #include <asm/fixmap.h>
  7. #include <asm/apicdef.h>
  8. #include <asm/processor.h>
  9. #include <asm/system.h>
  10. #include <asm/cpufeature.h>
  11. #include <asm/msr.h>
  12. #define ARCH_APICTIMER_STOPS_ON_C3 1
  13. /*
  14. * Debugging macros
  15. */
  16. #define APIC_QUIET 0
  17. #define APIC_VERBOSE 1
  18. #define APIC_DEBUG 2
  19. /*
  20. * Define the default level of output to be very little
  21. * This can be turned up by using apic=verbose for more
  22. * information and apic=debug for _lots_ of information.
  23. * apic_verbosity is defined in apic.c
  24. */
  25. #define apic_printk(v, s, a...) do { \
  26. if ((v) <= apic_verbosity) \
  27. printk(s, ##a); \
  28. } while (0)
  29. extern void generic_apic_probe(void);
  30. #ifdef CONFIG_X86_LOCAL_APIC
  31. extern unsigned int apic_verbosity;
  32. extern int local_apic_timer_c2_ok;
  33. extern int disable_apic;
  34. /*
  35. * Basic functions accessing APICs.
  36. */
  37. #ifdef CONFIG_PARAVIRT
  38. #include <asm/paravirt.h>
  39. #else
  40. #define setup_boot_clock setup_boot_APIC_clock
  41. #define setup_secondary_clock setup_secondary_APIC_clock
  42. #endif
  43. extern int is_vsmp_box(void);
  44. extern void xapic_wait_icr_idle(void);
  45. extern u32 safe_xapic_wait_icr_idle(void);
  46. extern u64 xapic_icr_read(void);
  47. extern void xapic_icr_write(u32, u32);
  48. extern int setup_profiling_timer(unsigned int);
  49. static inline void native_apic_mem_write(u32 reg, u32 v)
  50. {
  51. volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
  52. alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
  53. ASM_OUTPUT2("=r" (v), "=m" (*addr)),
  54. ASM_OUTPUT2("0" (v), "m" (*addr)));
  55. }
  56. static inline u32 native_apic_mem_read(u32 reg)
  57. {
  58. return *((volatile u32 *)(APIC_BASE + reg));
  59. }
  60. static inline void native_apic_msr_write(u32 reg, u32 v)
  61. {
  62. if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
  63. reg == APIC_LVR)
  64. return;
  65. wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
  66. }
  67. static inline u32 native_apic_msr_read(u32 reg)
  68. {
  69. u32 low, high;
  70. if (reg == APIC_DFR)
  71. return -1;
  72. rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
  73. return low;
  74. }
  75. #ifndef CONFIG_X86_32
  76. extern int x2apic, x2apic_preenabled;
  77. extern void check_x2apic(void);
  78. extern void enable_x2apic(void);
  79. extern void enable_IR_x2apic(void);
  80. extern void x2apic_icr_write(u32 low, u32 id);
  81. static inline int x2apic_enabled(void)
  82. {
  83. int msr, msr2;
  84. if (!cpu_has_x2apic)
  85. return 0;
  86. rdmsr(MSR_IA32_APICBASE, msr, msr2);
  87. if (msr & X2APIC_ENABLE)
  88. return 1;
  89. return 0;
  90. }
  91. #else
  92. #define x2apic_enabled() 0
  93. #endif
  94. struct apic_ops {
  95. u32 (*read)(u32 reg);
  96. void (*write)(u32 reg, u32 v);
  97. u64 (*icr_read)(void);
  98. void (*icr_write)(u32 low, u32 high);
  99. void (*wait_icr_idle)(void);
  100. u32 (*safe_wait_icr_idle)(void);
  101. };
  102. extern struct apic_ops *apic_ops;
  103. #define apic_read (apic_ops->read)
  104. #define apic_write (apic_ops->write)
  105. #define apic_icr_read (apic_ops->icr_read)
  106. #define apic_icr_write (apic_ops->icr_write)
  107. #define apic_wait_icr_idle (apic_ops->wait_icr_idle)
  108. #define safe_apic_wait_icr_idle (apic_ops->safe_wait_icr_idle)
  109. extern int get_physical_broadcast(void);
  110. #ifdef CONFIG_X86_64
  111. static inline void ack_x2APIC_irq(void)
  112. {
  113. /* Docs say use 0 for future compatibility */
  114. native_apic_msr_write(APIC_EOI, 0);
  115. }
  116. #endif
  117. static inline void ack_APIC_irq(void)
  118. {
  119. /*
  120. * ack_APIC_irq() actually gets compiled as a single instruction
  121. * ... yummie.
  122. */
  123. /* Docs say use 0 for future compatibility */
  124. apic_write(APIC_EOI, 0);
  125. }
  126. extern int lapic_get_maxlvt(void);
  127. extern void clear_local_APIC(void);
  128. extern void connect_bsp_APIC(void);
  129. extern void disconnect_bsp_APIC(int virt_wire_setup);
  130. extern void disable_local_APIC(void);
  131. extern void lapic_shutdown(void);
  132. extern int verify_local_APIC(void);
  133. extern void cache_APIC_registers(void);
  134. extern void sync_Arb_IDs(void);
  135. extern void init_bsp_APIC(void);
  136. extern void setup_local_APIC(void);
  137. extern void end_local_APIC_setup(void);
  138. extern void init_apic_mappings(void);
  139. extern void setup_boot_APIC_clock(void);
  140. extern void setup_secondary_APIC_clock(void);
  141. extern int APIC_init_uniprocessor(void);
  142. extern void enable_NMI_through_LVT0(void);
  143. /*
  144. * On 32bit this is mach-xxx local
  145. */
  146. #ifdef CONFIG_X86_64
  147. extern void early_init_lapic_mapping(void);
  148. extern int apic_is_clustered_box(void);
  149. #else
  150. static inline int apic_is_clustered_box(void)
  151. {
  152. return 0;
  153. }
  154. #endif
  155. extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
  156. extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
  157. #else /* !CONFIG_X86_LOCAL_APIC */
  158. static inline void lapic_shutdown(void) { }
  159. #define local_apic_timer_c2_ok 1
  160. static inline void init_apic_mappings(void) { }
  161. #endif /* !CONFIG_X86_LOCAL_APIC */
  162. #endif /* _ASM_X86_APIC_H */