setup-sh7780.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * SH7780 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/io.h>
  14. #include <linux/serial_sci.h>
  15. static struct resource rtc_resources[] = {
  16. [0] = {
  17. .start = 0xffe80000,
  18. .end = 0xffe80000 + 0x58 - 1,
  19. .flags = IORESOURCE_IO,
  20. },
  21. [1] = {
  22. /* Period IRQ */
  23. .start = 21,
  24. .flags = IORESOURCE_IRQ,
  25. },
  26. [2] = {
  27. /* Carry IRQ */
  28. .start = 22,
  29. .flags = IORESOURCE_IRQ,
  30. },
  31. [3] = {
  32. /* Alarm IRQ */
  33. .start = 20,
  34. .flags = IORESOURCE_IRQ,
  35. },
  36. };
  37. static struct platform_device rtc_device = {
  38. .name = "sh-rtc",
  39. .id = -1,
  40. .num_resources = ARRAY_SIZE(rtc_resources),
  41. .resource = rtc_resources,
  42. };
  43. static struct plat_sci_port sci_platform_data[] = {
  44. {
  45. .mapbase = 0xffe00000,
  46. .flags = UPF_BOOT_AUTOCONF,
  47. .type = PORT_SCIF,
  48. .irqs = { 40, 41, 43, 42 },
  49. }, {
  50. .mapbase = 0xffe10000,
  51. .flags = UPF_BOOT_AUTOCONF,
  52. .type = PORT_SCIF,
  53. .irqs = { 76, 77, 79, 78 },
  54. }, {
  55. .flags = 0,
  56. }
  57. };
  58. static struct platform_device sci_device = {
  59. .name = "sh-sci",
  60. .id = -1,
  61. .dev = {
  62. .platform_data = sci_platform_data,
  63. },
  64. };
  65. static struct platform_device *sh7780_devices[] __initdata = {
  66. &rtc_device,
  67. &sci_device,
  68. };
  69. static int __init sh7780_devices_setup(void)
  70. {
  71. return platform_add_devices(sh7780_devices,
  72. ARRAY_SIZE(sh7780_devices));
  73. }
  74. __initcall(sh7780_devices_setup);
  75. enum {
  76. UNUSED = 0,
  77. /* interrupt sources */
  78. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  79. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  80. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  81. IRL_HHLL, IRL_HHLH, IRL_HHHL,
  82. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  83. RTC_ATI, RTC_PRI, RTC_CUI,
  84. WDT,
  85. TMU0, TMU1, TMU2, TMU2_TICPI,
  86. HUDI,
  87. DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2, DMAC0_DMINT3, DMAC0_DMAE,
  88. SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI,
  89. DMAC0_DMINT4, DMAC0_DMINT5, DMAC1_DMINT6, DMAC1_DMINT7,
  90. CMT, HAC,
  91. PCISERR, PCIINTA, PCIINTB, PCIINTC, PCIINTD,
  92. PCIERR, PCIPWD3, PCIPWD2, PCIPWD1, PCIPWD0,
  93. SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI,
  94. SIOF, HSPI,
  95. MMCIF_FSTAT, MMCIF_TRAN, MMCIF_ERR, MMCIF_FRDY,
  96. DMAC1_DMINT8, DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11,
  97. TMU3, TMU4, TMU5,
  98. SSI,
  99. FLCTL_FLSTE, FLCTL_FLEND, FLCTL_FLTRQ0, FLCTL_FLTRQ1,
  100. GPIOI0, GPIOI1, GPIOI2, GPIOI3,
  101. /* interrupt groups */
  102. RTC, TMU012, DMAC0, SCIF0, DMAC45, DMAC1,
  103. PCIC5, SCIF1, MMCIF, TMU345, FLCTL, GPIO,
  104. };
  105. static struct intc_vect vectors[] __initdata = {
  106. INTC_VECT(RTC_ATI, 0x480), INTC_VECT(RTC_PRI, 0x4a0),
  107. INTC_VECT(RTC_CUI, 0x4c0),
  108. INTC_VECT(WDT, 0x560),
  109. INTC_VECT(TMU0, 0x580), INTC_VECT(TMU1, 0x5a0),
  110. INTC_VECT(TMU2, 0x5c0), INTC_VECT(TMU2_TICPI, 0x5e0),
  111. INTC_VECT(HUDI, 0x600),
  112. INTC_VECT(DMAC0_DMINT0, 0x640), INTC_VECT(DMAC0_DMINT1, 0x660),
  113. INTC_VECT(DMAC0_DMINT2, 0x680), INTC_VECT(DMAC0_DMINT3, 0x6a0),
  114. INTC_VECT(DMAC0_DMAE, 0x6c0),
  115. INTC_VECT(SCIF0_ERI, 0x700), INTC_VECT(SCIF0_RXI, 0x720),
  116. INTC_VECT(SCIF0_BRI, 0x740), INTC_VECT(SCIF0_TXI, 0x760),
  117. INTC_VECT(DMAC0_DMINT4, 0x780), INTC_VECT(DMAC0_DMINT5, 0x7a0),
  118. INTC_VECT(DMAC1_DMINT6, 0x7c0), INTC_VECT(DMAC1_DMINT7, 0x7e0),
  119. INTC_VECT(CMT, 0x900), INTC_VECT(HAC, 0x980),
  120. INTC_VECT(PCISERR, 0xa00), INTC_VECT(PCIINTA, 0xa20),
  121. INTC_VECT(PCIINTB, 0xa40), INTC_VECT(PCIINTC, 0xa60),
  122. INTC_VECT(PCIINTD, 0xa80), INTC_VECT(PCIERR, 0xaa0),
  123. INTC_VECT(PCIPWD3, 0xac0), INTC_VECT(PCIPWD2, 0xae0),
  124. INTC_VECT(PCIPWD1, 0xb00), INTC_VECT(PCIPWD0, 0xb20),
  125. INTC_VECT(SCIF1_ERI, 0xb80), INTC_VECT(SCIF1_RXI, 0xba0),
  126. INTC_VECT(SCIF1_BRI, 0xbc0), INTC_VECT(SCIF1_TXI, 0xbe0),
  127. INTC_VECT(SIOF, 0xc00), INTC_VECT(HSPI, 0xc80),
  128. INTC_VECT(MMCIF_FSTAT, 0xd00), INTC_VECT(MMCIF_TRAN, 0xd20),
  129. INTC_VECT(MMCIF_ERR, 0xd40), INTC_VECT(MMCIF_FRDY, 0xd60),
  130. INTC_VECT(DMAC1_DMINT8, 0xd80), INTC_VECT(DMAC1_DMINT9, 0xda0),
  131. INTC_VECT(DMAC1_DMINT10, 0xdc0), INTC_VECT(DMAC1_DMINT11, 0xde0),
  132. INTC_VECT(TMU3, 0xe00), INTC_VECT(TMU4, 0xe20),
  133. INTC_VECT(TMU5, 0xe40),
  134. INTC_VECT(SSI, 0xe80),
  135. INTC_VECT(FLCTL_FLSTE, 0xf00), INTC_VECT(FLCTL_FLEND, 0xf20),
  136. INTC_VECT(FLCTL_FLTRQ0, 0xf40), INTC_VECT(FLCTL_FLTRQ1, 0xf60),
  137. INTC_VECT(GPIOI0, 0xf80), INTC_VECT(GPIOI1, 0xfa0),
  138. INTC_VECT(GPIOI2, 0xfc0), INTC_VECT(GPIOI3, 0xfe0),
  139. };
  140. static struct intc_group groups[] __initdata = {
  141. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  142. INTC_GROUP(TMU012, TMU0, TMU1, TMU2, TMU2_TICPI),
  143. INTC_GROUP(DMAC0, DMAC0_DMINT0, DMAC0_DMINT1, DMAC0_DMINT2,
  144. DMAC0_DMINT3, DMAC0_DMINT4, DMAC0_DMINT5, DMAC0_DMAE),
  145. INTC_GROUP(SCIF0, SCIF0_ERI, SCIF0_RXI, SCIF0_BRI, SCIF0_TXI),
  146. INTC_GROUP(DMAC1, DMAC1_DMINT6, DMAC1_DMINT7, DMAC1_DMINT8,
  147. DMAC1_DMINT9, DMAC1_DMINT10, DMAC1_DMINT11),
  148. INTC_GROUP(PCIC5, PCIERR, PCIPWD3, PCIPWD2, PCIPWD1, PCIPWD0),
  149. INTC_GROUP(SCIF1, SCIF1_ERI, SCIF1_RXI, SCIF1_BRI, SCIF1_TXI),
  150. INTC_GROUP(MMCIF, MMCIF_FSTAT, MMCIF_TRAN, MMCIF_ERR, MMCIF_FRDY),
  151. INTC_GROUP(TMU345, TMU3, TMU4, TMU5),
  152. INTC_GROUP(FLCTL, FLCTL_FLSTE, FLCTL_FLEND,
  153. FLCTL_FLTRQ0, FLCTL_FLTRQ1),
  154. INTC_GROUP(GPIO, GPIOI0, GPIOI1, GPIOI2, GPIOI3),
  155. };
  156. static struct intc_mask_reg mask_registers[] __initdata = {
  157. { 0xffd40038, 0xffd4003c, 32, /* INT2MSKR / INT2MSKCR */
  158. { 0, 0, 0, 0, 0, 0, GPIO, FLCTL,
  159. SSI, MMCIF, HSPI, SIOF, PCIC5, PCIINTD, PCIINTC, PCIINTB,
  160. PCIINTA, PCISERR, HAC, CMT, 0, 0, DMAC1, DMAC0,
  161. HUDI, 0, WDT, SCIF1, SCIF0, RTC, TMU345, TMU012 } },
  162. };
  163. static struct intc_prio_reg prio_registers[] __initdata = {
  164. { 0xffd40000, 0, 32, 8, /* INT2PRI0 */ { TMU0, TMU1,
  165. TMU2, TMU2_TICPI } },
  166. { 0xffd40004, 0, 32, 8, /* INT2PRI1 */ { TMU3, TMU4, TMU5, RTC } },
  167. { 0xffd40008, 0, 32, 8, /* INT2PRI2 */ { SCIF0, SCIF1, WDT } },
  168. { 0xffd4000c, 0, 32, 8, /* INT2PRI3 */ { HUDI, DMAC0, DMAC1 } },
  169. { 0xffd40010, 0, 32, 8, /* INT2PRI4 */ { CMT, HAC,
  170. PCISERR, PCIINTA, } },
  171. { 0xffd40014, 0, 32, 8, /* INT2PRI5 */ { PCIINTB, PCIINTC,
  172. PCIINTD, PCIC5 } },
  173. { 0xffd40018, 0, 32, 8, /* INT2PRI6 */ { SIOF, HSPI, MMCIF, SSI } },
  174. { 0xffd4001c, 0, 32, 8, /* INT2PRI7 */ { FLCTL, GPIO } },
  175. };
  176. static DECLARE_INTC_DESC(intc_desc, "sh7780", vectors, groups,
  177. mask_registers, prio_registers, NULL);
  178. /* Support for external interrupt pins in IRQ mode */
  179. static struct intc_vect irq_vectors[] __initdata = {
  180. INTC_VECT(IRQ0, 0x240), INTC_VECT(IRQ1, 0x280),
  181. INTC_VECT(IRQ2, 0x2c0), INTC_VECT(IRQ3, 0x300),
  182. INTC_VECT(IRQ4, 0x340), INTC_VECT(IRQ5, 0x380),
  183. INTC_VECT(IRQ6, 0x3c0), INTC_VECT(IRQ7, 0x200),
  184. };
  185. static struct intc_mask_reg irq_mask_registers[] __initdata = {
  186. { 0xffd00044, 0xffd00064, 32, /* INTMSK0 / INTMSKCLR0 */
  187. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  188. };
  189. static struct intc_prio_reg irq_prio_registers[] __initdata = {
  190. { 0xffd00010, 0, 32, 4, /* INTPRI */ { IRQ0, IRQ1, IRQ2, IRQ3,
  191. IRQ4, IRQ5, IRQ6, IRQ7 } },
  192. };
  193. static struct intc_sense_reg irq_sense_registers[] __initdata = {
  194. { 0xffd0001c, 32, 2, /* ICR1 */ { IRQ0, IRQ1, IRQ2, IRQ3,
  195. IRQ4, IRQ5, IRQ6, IRQ7 } },
  196. };
  197. static struct intc_mask_reg irq_ack_registers[] __initdata = {
  198. { 0xffd00024, 0, 32, /* INTREQ */
  199. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  200. };
  201. static DECLARE_INTC_DESC_ACK(intc_irq_desc, "sh7780-irq", irq_vectors,
  202. NULL, irq_mask_registers, irq_prio_registers,
  203. irq_sense_registers, irq_ack_registers);
  204. /* External interrupt pins in IRL mode */
  205. static struct intc_vect irl_vectors[] __initdata = {
  206. INTC_VECT(IRL_LLLL, 0x200), INTC_VECT(IRL_LLLH, 0x220),
  207. INTC_VECT(IRL_LLHL, 0x240), INTC_VECT(IRL_LLHH, 0x260),
  208. INTC_VECT(IRL_LHLL, 0x280), INTC_VECT(IRL_LHLH, 0x2a0),
  209. INTC_VECT(IRL_LHHL, 0x2c0), INTC_VECT(IRL_LHHH, 0x2e0),
  210. INTC_VECT(IRL_HLLL, 0x300), INTC_VECT(IRL_HLLH, 0x320),
  211. INTC_VECT(IRL_HLHL, 0x340), INTC_VECT(IRL_HLHH, 0x360),
  212. INTC_VECT(IRL_HHLL, 0x380), INTC_VECT(IRL_HHLH, 0x3a0),
  213. INTC_VECT(IRL_HHHL, 0x3c0),
  214. };
  215. static struct intc_mask_reg irl3210_mask_registers[] __initdata = {
  216. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  217. { IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  218. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  219. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  220. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  221. };
  222. static struct intc_mask_reg irl7654_mask_registers[] __initdata = {
  223. { 0xffd40080, 0xffd40084, 32, /* INTMSK2 / INTMSKCLR2 */
  224. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  225. IRL_LLLL, IRL_LLLH, IRL_LLHL, IRL_LLHH,
  226. IRL_LHLL, IRL_LHLH, IRL_LHHL, IRL_LHHH,
  227. IRL_HLLL, IRL_HLLH, IRL_HLHL, IRL_HLHH,
  228. IRL_HHLL, IRL_HHLH, IRL_HHHL, } },
  229. };
  230. static DECLARE_INTC_DESC(intc_irl7654_desc, "sh7780-irl7654", irl_vectors,
  231. NULL, irl7654_mask_registers, NULL, NULL);
  232. static DECLARE_INTC_DESC(intc_irl3210_desc, "sh7780-irl3210", irl_vectors,
  233. NULL, irl3210_mask_registers, NULL, NULL);
  234. #define INTC_ICR0 0xffd00000
  235. #define INTC_INTMSK0 0xffd00044
  236. #define INTC_INTMSK1 0xffd00048
  237. #define INTC_INTMSK2 0xffd40080
  238. #define INTC_INTMSKCLR1 0xffd00068
  239. #define INTC_INTMSKCLR2 0xffd40084
  240. void __init plat_irq_setup(void)
  241. {
  242. /* disable IRQ7-0 */
  243. ctrl_outl(0xff000000, INTC_INTMSK0);
  244. /* disable IRL3-0 + IRL7-4 */
  245. ctrl_outl(0xc0000000, INTC_INTMSK1);
  246. ctrl_outl(0xfffefffe, INTC_INTMSK2);
  247. /* select IRL mode for IRL3-0 + IRL7-4 */
  248. ctrl_outl(ctrl_inl(INTC_ICR0) & ~0x00c00000, INTC_ICR0);
  249. /* disable holding function, ie enable "SH-4 Mode" */
  250. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00200000, INTC_ICR0);
  251. register_intc_controller(&intc_desc);
  252. }
  253. void __init plat_irq_setup_pins(int mode)
  254. {
  255. switch (mode) {
  256. case IRQ_MODE_IRQ:
  257. /* select IRQ mode for IRL3-0 + IRL7-4 */
  258. ctrl_outl(ctrl_inl(INTC_ICR0) | 0x00c00000, INTC_ICR0);
  259. register_intc_controller(&intc_irq_desc);
  260. break;
  261. case IRQ_MODE_IRL7654:
  262. /* enable IRL7-4 but don't provide any masking */
  263. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  264. ctrl_outl(0x0000fffe, INTC_INTMSKCLR2);
  265. break;
  266. case IRQ_MODE_IRL3210:
  267. /* enable IRL0-3 but don't provide any masking */
  268. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  269. ctrl_outl(0xfffe0000, INTC_INTMSKCLR2);
  270. break;
  271. case IRQ_MODE_IRL7654_MASK:
  272. /* enable IRL7-4 and mask using cpu intc controller */
  273. ctrl_outl(0x40000000, INTC_INTMSKCLR1);
  274. register_intc_controller(&intc_irl7654_desc);
  275. break;
  276. case IRQ_MODE_IRL3210_MASK:
  277. /* enable IRL0-3 and mask using cpu intc controller */
  278. ctrl_outl(0x80000000, INTC_INTMSKCLR1);
  279. register_intc_controller(&intc_irl3210_desc);
  280. break;
  281. default:
  282. BUG();
  283. }
  284. }