setup-sh7366.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * SH7366 Setup
  3. *
  4. * Copyright (C) 2008 Renesas Solutions
  5. *
  6. * Based on linux/arch/sh/kernel/cpu/sh4a/setup-sh7722.c
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/init.h>
  14. #include <linux/serial.h>
  15. #include <linux/serial_sci.h>
  16. #include <linux/uio_driver.h>
  17. #include <asm/clock.h>
  18. static struct resource iic_resources[] = {
  19. [0] = {
  20. .name = "IIC",
  21. .start = 0x04470000,
  22. .end = 0x04470017,
  23. .flags = IORESOURCE_MEM,
  24. },
  25. [1] = {
  26. .start = 96,
  27. .end = 99,
  28. .flags = IORESOURCE_IRQ,
  29. },
  30. };
  31. static struct platform_device iic_device = {
  32. .name = "i2c-sh_mobile",
  33. .num_resources = ARRAY_SIZE(iic_resources),
  34. .resource = iic_resources,
  35. };
  36. static struct resource usb_host_resources[] = {
  37. [0] = {
  38. .name = "r8a66597_hcd",
  39. .start = 0xa4d80000,
  40. .end = 0xa4d800ff,
  41. .flags = IORESOURCE_MEM,
  42. },
  43. [1] = {
  44. .name = "r8a66597_hcd",
  45. .start = 65,
  46. .end = 65,
  47. .flags = IORESOURCE_IRQ,
  48. },
  49. };
  50. static struct platform_device usb_host_device = {
  51. .name = "r8a66597_hcd",
  52. .id = -1,
  53. .dev = {
  54. .dma_mask = NULL,
  55. .coherent_dma_mask = 0xffffffff,
  56. },
  57. .num_resources = ARRAY_SIZE(usb_host_resources),
  58. .resource = usb_host_resources,
  59. };
  60. static struct uio_info vpu_platform_data = {
  61. .name = "VPU5",
  62. .version = "0",
  63. .irq = 60,
  64. };
  65. static struct resource vpu_resources[] = {
  66. [0] = {
  67. .name = "VPU",
  68. .start = 0xfe900000,
  69. .end = 0xfe902807,
  70. .flags = IORESOURCE_MEM,
  71. },
  72. [1] = {
  73. /* place holder for contiguous memory */
  74. },
  75. };
  76. static struct platform_device vpu_device = {
  77. .name = "uio_pdrv_genirq",
  78. .id = 0,
  79. .dev = {
  80. .platform_data = &vpu_platform_data,
  81. },
  82. .resource = vpu_resources,
  83. .num_resources = ARRAY_SIZE(vpu_resources),
  84. };
  85. static struct uio_info veu0_platform_data = {
  86. .name = "VEU",
  87. .version = "0",
  88. .irq = 54,
  89. };
  90. static struct resource veu0_resources[] = {
  91. [0] = {
  92. .name = "VEU(1)",
  93. .start = 0xfe920000,
  94. .end = 0xfe9200b7,
  95. .flags = IORESOURCE_MEM,
  96. },
  97. [1] = {
  98. /* place holder for contiguous memory */
  99. },
  100. };
  101. static struct platform_device veu0_device = {
  102. .name = "uio_pdrv_genirq",
  103. .id = 1,
  104. .dev = {
  105. .platform_data = &veu0_platform_data,
  106. },
  107. .resource = veu0_resources,
  108. .num_resources = ARRAY_SIZE(veu0_resources),
  109. };
  110. static struct uio_info veu1_platform_data = {
  111. .name = "VEU",
  112. .version = "0",
  113. .irq = 27,
  114. };
  115. static struct resource veu1_resources[] = {
  116. [0] = {
  117. .name = "VEU(2)",
  118. .start = 0xfe924000,
  119. .end = 0xfe9240b7,
  120. .flags = IORESOURCE_MEM,
  121. },
  122. [1] = {
  123. /* place holder for contiguous memory */
  124. },
  125. };
  126. static struct platform_device veu1_device = {
  127. .name = "uio_pdrv_genirq",
  128. .id = 2,
  129. .dev = {
  130. .platform_data = &veu1_platform_data,
  131. },
  132. .resource = veu1_resources,
  133. .num_resources = ARRAY_SIZE(veu1_resources),
  134. };
  135. static struct plat_sci_port sci_platform_data[] = {
  136. {
  137. .mapbase = 0xffe00000,
  138. .flags = UPF_BOOT_AUTOCONF,
  139. .type = PORT_SCIF,
  140. .irqs = { 80, 80, 80, 80 },
  141. }, {
  142. .flags = 0,
  143. }
  144. };
  145. static struct platform_device sci_device = {
  146. .name = "sh-sci",
  147. .id = -1,
  148. .dev = {
  149. .platform_data = sci_platform_data,
  150. },
  151. };
  152. static struct platform_device *sh7366_devices[] __initdata = {
  153. &iic_device,
  154. &sci_device,
  155. &usb_host_device,
  156. &vpu_device,
  157. &veu0_device,
  158. &veu1_device,
  159. };
  160. static int __init sh7366_devices_setup(void)
  161. {
  162. clk_always_enable("mstp031"); /* TLB */
  163. clk_always_enable("mstp030"); /* IC */
  164. clk_always_enable("mstp029"); /* OC */
  165. clk_always_enable("mstp028"); /* RSMEM */
  166. clk_always_enable("mstp026"); /* XYMEM */
  167. clk_always_enable("mstp023"); /* INTC3 */
  168. clk_always_enable("mstp022"); /* INTC */
  169. clk_always_enable("mstp020"); /* SuperHyway */
  170. clk_always_enable("mstp109"); /* I2C */
  171. clk_always_enable("mstp211"); /* USB */
  172. clk_always_enable("mstp207"); /* VEU-2 */
  173. clk_always_enable("mstp202"); /* VEU-1 */
  174. clk_always_enable("mstp201"); /* VPU */
  175. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  176. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  177. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  178. return platform_add_devices(sh7366_devices,
  179. ARRAY_SIZE(sh7366_devices));
  180. }
  181. __initcall(sh7366_devices_setup);
  182. enum {
  183. UNUSED=0,
  184. /* interrupt sources */
  185. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  186. ICB,
  187. DMAC0, DMAC1, DMAC2, DMAC3,
  188. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  189. MFI, VPU, USB,
  190. MMC_MMC1I, MMC_MMC2I, MMC_MMC3I,
  191. DMAC4, DMAC5, DMAC_DADERR,
  192. SCIF, SCIFA1, SCIFA2,
  193. DENC, MSIOF,
  194. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  195. I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI,
  196. SDHI0, SDHI1, SDHI2, SDHI3,
  197. CMT, TSIF, SIU,
  198. TMU0, TMU1, TMU2,
  199. VEU2, LCDC,
  200. /* interrupt groups */
  201. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C, SDHI,
  202. };
  203. static struct intc_vect vectors[] __initdata = {
  204. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  205. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  206. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  207. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  208. INTC_VECT(ICB, 0x700),
  209. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  210. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  211. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  212. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  213. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980), INTC_VECT(USB, 0xa20),
  214. INTC_VECT(MMC_MMC1I, 0xb00), INTC_VECT(MMC_MMC2I, 0xb20),
  215. INTC_VECT(MMC_MMC3I, 0xb40),
  216. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  217. INTC_VECT(DMAC_DADERR, 0xbc0),
  218. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIFA1, 0xc20),
  219. INTC_VECT(SCIFA2, 0xc40),
  220. INTC_VECT(DENC, 0xc60), INTC_VECT(MSIOF, 0xc80),
  221. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  222. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  223. INTC_VECT(I2C_ALI, 0xe00), INTC_VECT(I2C_TACKI, 0xe20),
  224. INTC_VECT(I2C_WAITI, 0xe40), INTC_VECT(I2C_DTEI, 0xe60),
  225. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  226. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  227. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  228. INTC_VECT(SIU, 0xf80),
  229. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  230. INTC_VECT(TMU2, 0x440),
  231. INTC_VECT(VEU2, 0x560), INTC_VECT(LCDC, 0x580),
  232. };
  233. static struct intc_group groups[] __initdata = {
  234. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  235. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  236. INTC_GROUP(MMC, MMC_MMC1I, MMC_MMC2I, MMC_MMC3I),
  237. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  238. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  239. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  240. INTC_GROUP(I2C, I2C_ALI, I2C_TACKI, I2C_WAITI, I2C_DTEI),
  241. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  242. };
  243. static struct intc_mask_reg mask_registers[] __initdata = {
  244. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  245. { } },
  246. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  247. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  248. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  249. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  250. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  251. { 0, 0, 0, ICB } },
  252. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  253. { 0, TMU2, TMU1, TMU0, VEU2, 0, 0, LCDC } },
  254. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  255. { 0, DMAC_DADERR, DMAC5, DMAC4, DENC, SCIFA2, SCIFA1, SCIF } },
  256. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  257. { 0, 0, 0, 0, 0, 0, 0, MSIOF } },
  258. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  259. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  260. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  261. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  262. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, 0, SIU } },
  263. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  264. { 0, 0, 0, CMT, 0, USB, } },
  265. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  266. { 0, MMC_MMC3I, MMC_MMC2I, MMC_MMC1I } },
  267. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  268. { 0, 0, 0, 0, 0, 0, 0, TSIF } },
  269. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  270. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  271. };
  272. static struct intc_prio_reg prio_registers[] __initdata = {
  273. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  274. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2, LCDC, ICB } },
  275. { 0xa4080008, 0, 16, 4, /* IPRC */ { } },
  276. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  277. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  278. { 0xa4080014, 0, 16, 4, /* IPRF */ { 0, DMAC45, USB, CMT } },
  279. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIFA1, SCIFA2, DENC } },
  280. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF, 0, FLCTL, I2C } },
  281. { 0xa4080020, 0, 16, 4, /* IPRI */ { 0, 0, TSIF, } },
  282. { 0xa4080024, 0, 16, 4, /* IPRJ */ { 0, 0, SIU } },
  283. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  284. { 0xa408002c, 0, 16, 4, /* IPRL */ { } },
  285. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  286. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  287. };
  288. static struct intc_sense_reg sense_registers[] __initdata = {
  289. { 0xa414001c, 16, 2, /* ICR1 */
  290. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  291. };
  292. static struct intc_mask_reg ack_registers[] __initdata = {
  293. { 0xa4140024, 0, 8, /* INTREQ00 */
  294. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  295. };
  296. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7366", vectors, groups,
  297. mask_registers, prio_registers, sense_registers,
  298. ack_registers);
  299. void __init plat_irq_setup(void)
  300. {
  301. register_intc_controller(&intc_desc);
  302. }
  303. void __init plat_mem_setup(void)
  304. {
  305. /* TODO: Register Node 1 */
  306. }