pci-sh7780.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * Low-Level PCI Support for the SH7780
  3. *
  4. * Dustin McIntire (dustin@sensoria.com)
  5. * Derived from arch/i386/kernel/pci-*.c which bore the message:
  6. * (c) 1999--2000 Martin Mares <mj@ucw.cz>
  7. *
  8. * Ported to the new API by Paul Mundt <lethal@linux-sh.org>
  9. * With cleanup by Paul van Gool <pvangool@mimotech.com>
  10. *
  11. * May be copied or modified under the terms of the GNU General Public
  12. * License. See linux/COPYING for more information.
  13. *
  14. */
  15. #undef DEBUG
  16. #include <linux/types.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/pci.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include "pci-sh4.h"
  23. #define INTC_BASE 0xffd00000
  24. #define INTC_ICR0 (INTC_BASE+0x0)
  25. #define INTC_ICR1 (INTC_BASE+0x1c)
  26. #define INTC_INTPRI (INTC_BASE+0x10)
  27. #define INTC_INTREQ (INTC_BASE+0x24)
  28. #define INTC_INTMSK0 (INTC_BASE+0x44)
  29. #define INTC_INTMSK1 (INTC_BASE+0x48)
  30. #define INTC_INTMSK2 (INTC_BASE+0x40080)
  31. #define INTC_INTMSKCLR0 (INTC_BASE+0x64)
  32. #define INTC_INTMSKCLR1 (INTC_BASE+0x68)
  33. #define INTC_INTMSKCLR2 (INTC_BASE+0x40084)
  34. #define INTC_INT2MSKR (INTC_BASE+0x40038)
  35. #define INTC_INT2MSKCR (INTC_BASE+0x4003c)
  36. /*
  37. * Initialization. Try all known PCI access methods. Note that we support
  38. * using both PCI BIOS and direct access: in such cases, we use I/O ports
  39. * to access config space.
  40. *
  41. * Note that the platform specific initialization (BSC registers, and memory
  42. * space mapping) will be called via the platform defined function
  43. * pcibios_init_platform().
  44. */
  45. static int __init sh7780_pci_init(void)
  46. {
  47. unsigned int id;
  48. int ret, match = 0;
  49. pr_debug("PCI: Starting intialization.\n");
  50. ctrl_outl(0x00000001, SH7780_PCI_VCR2); /* Enable PCIC */
  51. /* check for SH7780/SH7780R hardware */
  52. id = pci_read_reg(SH7780_PCIVID);
  53. if ((id & 0xffff) == SH7780_VENDOR_ID) {
  54. switch ((id >> 16) & 0xffff) {
  55. case SH7763_DEVICE_ID:
  56. case SH7780_DEVICE_ID:
  57. case SH7781_DEVICE_ID:
  58. case SH7785_DEVICE_ID:
  59. match = 1;
  60. break;
  61. }
  62. }
  63. if (unlikely(!match)) {
  64. printk(KERN_ERR "PCI: This is not an SH7780 (%x)\n", id);
  65. return -ENODEV;
  66. }
  67. /* Setup the INTC */
  68. if (mach_is_7780se()) {
  69. /* ICR0: IRL=use separately */
  70. ctrl_outl(0x00C00020, INTC_ICR0);
  71. /* ICR1: detect low level(for 2ndcut) */
  72. ctrl_outl(0xAAAA0000, INTC_ICR1);
  73. /* INTPRI: priority=3(all) */
  74. ctrl_outl(0x33333333, INTC_INTPRI);
  75. }
  76. if ((ret = sh4_pci_check_direct()) != 0)
  77. return ret;
  78. return pcibios_init_platform();
  79. }
  80. core_initcall(sh7780_pci_init);
  81. int __init sh7780_pcic_init(struct sh4_pci_address_map *map)
  82. {
  83. u32 word;
  84. /*
  85. * This code is unused for some boards as it is done in the
  86. * bootloader and doing it here means the MAC addresses loaded
  87. * by the bootloader get lost.
  88. */
  89. if (!(map->flags & SH4_PCIC_NO_RESET)) {
  90. /* toggle PCI reset pin */
  91. word = SH4_PCICR_PREFIX | SH4_PCICR_PRST;
  92. pci_write_reg(word, SH4_PCICR);
  93. /* Wait for a long time... not 1 sec. but long enough */
  94. mdelay(100);
  95. word = SH4_PCICR_PREFIX;
  96. pci_write_reg(word, SH4_PCICR);
  97. }
  98. /* set the command/status bits to:
  99. * Wait Cycle Control + Parity Enable + Bus Master +
  100. * Mem space enable
  101. */
  102. pci_write_reg(0x00000046, SH7780_PCICMD);
  103. /* define this host as the host bridge */
  104. word = PCI_BASE_CLASS_BRIDGE << 24;
  105. pci_write_reg(word, SH7780_PCIRID);
  106. /* Set IO and Mem windows to local address
  107. * Make PCI and local address the same for easy 1 to 1 mapping
  108. * Window0 = map->window0.size @ non-cached area base = SDRAM
  109. * Window1 = map->window1.size @ cached area base = SDRAM
  110. */
  111. word = ((map->window0.size - 1) & 0x1ff00001) | 0x01;
  112. pci_write_reg(0x07f00001, SH4_PCILSR0);
  113. word = ((map->window1.size - 1) & 0x1ff00001) | 0x01;
  114. pci_write_reg(0x00000001, SH4_PCILSR1);
  115. /* Set the values on window 0 PCI config registers */
  116. word = P2SEGADDR(map->window0.base);
  117. pci_write_reg(0xa8000000, SH4_PCILAR0);
  118. pci_write_reg(0x08000000, SH7780_PCIMBAR0);
  119. /* Set the values on window 1 PCI config registers */
  120. word = P2SEGADDR(map->window1.base);
  121. pci_write_reg(0x00000000, SH4_PCILAR1);
  122. pci_write_reg(0x00000000, SH7780_PCIMBAR1);
  123. /* Map IO space into PCI IO window
  124. * The IO window is 64K-PCIBIOS_MIN_IO in size
  125. * IO addresses will be translated to the
  126. * PCI IO window base address
  127. */
  128. pr_debug("PCI: Mapping IO address 0x%x - 0x%x to base 0x%x\n",
  129. PCIBIOS_MIN_IO, (64 << 10),
  130. SH7780_PCI_IO_BASE + PCIBIOS_MIN_IO);
  131. /* NOTE: I'm ignoring the PCI error IRQs for now..
  132. * TODO: add support for the internal error interrupts and
  133. * DMA interrupts...
  134. */
  135. /* Apply any last-minute PCIC fixups */
  136. pci_fixup_pcic();
  137. /* SH7780 init done, set central function init complete */
  138. /* use round robin mode to stop a device starving/overruning */
  139. word = SH4_PCICR_PREFIX | SH4_PCICR_CFIN | SH4_PCICR_FTO;
  140. pci_write_reg(word, SH4_PCICR);
  141. return 1;
  142. }