entry64.S 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  50. STACK_SIZE = 1 << STACK_SHIFT
  51. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  53. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  54. _TIF_MCCK_PENDING)
  55. #define BASED(name) name-system_call(%r13)
  56. #ifdef CONFIG_TRACE_IRQFLAGS
  57. .macro TRACE_IRQS_ON
  58. basr %r2,%r0
  59. brasl %r14,trace_hardirqs_on_caller
  60. .endm
  61. .macro TRACE_IRQS_OFF
  62. basr %r2,%r0
  63. brasl %r14,trace_hardirqs_off_caller
  64. .endm
  65. .macro TRACE_IRQS_CHECK
  66. basr %r2,%r0
  67. tm SP_PSW(%r15),0x03 # irqs enabled?
  68. jz 0f
  69. brasl %r14,trace_hardirqs_on_caller
  70. j 1f
  71. 0: brasl %r14,trace_hardirqs_off_caller
  72. 1:
  73. .endm
  74. #else
  75. #define TRACE_IRQS_ON
  76. #define TRACE_IRQS_OFF
  77. #define TRACE_IRQS_CHECK
  78. #endif
  79. #ifdef CONFIG_LOCKDEP
  80. .macro LOCKDEP_SYS_EXIT
  81. tm SP_PSW+1(%r15),0x01 # returning to user ?
  82. jz 0f
  83. brasl %r14,lockdep_sys_exit
  84. 0:
  85. .endm
  86. #else
  87. #define LOCKDEP_SYS_EXIT
  88. #endif
  89. .macro STORE_TIMER lc_offset
  90. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  91. stpt \lc_offset
  92. #endif
  93. .endm
  94. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  95. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  96. lg %r10,\lc_from
  97. slg %r10,\lc_to
  98. alg %r10,\lc_sum
  99. stg %r10,\lc_sum
  100. .endm
  101. #endif
  102. /*
  103. * Register usage in interrupt handlers:
  104. * R9 - pointer to current task structure
  105. * R13 - pointer to literal pool
  106. * R14 - return register for function calls
  107. * R15 - kernel stack pointer
  108. */
  109. .macro SAVE_ALL_BASE savearea
  110. stmg %r12,%r15,\savearea
  111. larl %r13,system_call
  112. .endm
  113. .macro SAVE_ALL_SVC psworg,savearea
  114. la %r12,\psworg
  115. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  116. .endm
  117. .macro SAVE_ALL_SYNC psworg,savearea
  118. la %r12,\psworg
  119. tm \psworg+1,0x01 # test problem state bit
  120. jz 2f # skip stack setup save
  121. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  122. #ifdef CONFIG_CHECK_STACK
  123. j 3f
  124. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  125. jz stack_overflow
  126. 3:
  127. #endif
  128. 2:
  129. .endm
  130. .macro SAVE_ALL_ASYNC psworg,savearea
  131. la %r12,\psworg
  132. tm \psworg+1,0x01 # test problem state bit
  133. jnz 1f # from user -> load kernel stack
  134. clc \psworg+8(8),BASED(.Lcritical_end)
  135. jhe 0f
  136. clc \psworg+8(8),BASED(.Lcritical_start)
  137. jl 0f
  138. brasl %r14,cleanup_critical
  139. tm 1(%r12),0x01 # retest problem state after cleanup
  140. jnz 1f
  141. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  142. slgr %r14,%r15
  143. srag %r14,%r14,STACK_SHIFT
  144. jz 2f
  145. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  146. #ifdef CONFIG_CHECK_STACK
  147. j 3f
  148. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  149. jz stack_overflow
  150. 3:
  151. #endif
  152. 2:
  153. .endm
  154. .macro CREATE_STACK_FRAME psworg,savearea
  155. aghi %r15,-SP_SIZE # make room for registers & psw
  156. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  157. la %r12,\psworg
  158. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  159. icm %r12,12,__LC_SVC_ILC
  160. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  161. st %r12,SP_ILC(%r15)
  162. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  163. la %r12,0
  164. stg %r12,__SF_BACKCHAIN(%r15)
  165. .endm
  166. .macro RESTORE_ALL psworg,sync
  167. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  168. .if !\sync
  169. ni \psworg+1,0xfd # clear wait state bit
  170. .endif
  171. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  172. STORE_TIMER __LC_EXIT_TIMER
  173. lpswe \psworg # back to caller
  174. .endm
  175. /*
  176. * Scheduler resume function, called by switch_to
  177. * gpr2 = (task_struct *) prev
  178. * gpr3 = (task_struct *) next
  179. * Returns:
  180. * gpr2 = prev
  181. */
  182. .globl __switch_to
  183. __switch_to:
  184. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  185. jz __switch_to_noper # if not we're fine
  186. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  187. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  188. je __switch_to_noper # we got away without bashing TLB's
  189. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  190. __switch_to_noper:
  191. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  192. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  193. jz __switch_to_no_mcck
  194. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  195. lg %r4,__THREAD_info(%r3) # get thread_info of next
  196. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  197. __switch_to_no_mcck:
  198. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  199. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  200. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  201. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  202. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  203. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  204. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  205. stg %r3,__LC_THREAD_INFO
  206. aghi %r3,STACK_SIZE
  207. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  208. br %r14
  209. __critical_start:
  210. /*
  211. * SVC interrupt handler routine. System calls are synchronous events and
  212. * are executed with interrupts enabled.
  213. */
  214. .globl system_call
  215. system_call:
  216. STORE_TIMER __LC_SYNC_ENTER_TIMER
  217. sysc_saveall:
  218. SAVE_ALL_BASE __LC_SAVE_AREA
  219. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  220. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  221. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  222. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  223. sysc_vtime:
  224. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  225. sysc_stime:
  226. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  227. sysc_update:
  228. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  229. #endif
  230. sysc_do_svc:
  231. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  232. slag %r7,%r7,2 # *4 and test for svc 0
  233. jnz sysc_nr_ok
  234. # svc 0: system call number in %r1
  235. cl %r1,BASED(.Lnr_syscalls)
  236. jnl sysc_nr_ok
  237. lgfr %r7,%r1 # clear high word in r1
  238. slag %r7,%r7,2 # svc 0: system call number in %r1
  239. sysc_nr_ok:
  240. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  241. sysc_do_restart:
  242. larl %r10,sys_call_table
  243. #ifdef CONFIG_COMPAT
  244. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  245. jno sysc_noemu
  246. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  247. sysc_noemu:
  248. #endif
  249. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  250. lgf %r8,0(%r7,%r10) # load address of system call routine
  251. jnz sysc_tracesys
  252. basr %r14,%r8 # call sys_xxxx
  253. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  254. sysc_return:
  255. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  256. jnz sysc_work # there is work to do (signals etc.)
  257. sysc_restore:
  258. #ifdef CONFIG_TRACE_IRQFLAGS
  259. larl %r1,sysc_restore_trace_psw
  260. lpswe 0(%r1)
  261. sysc_restore_trace:
  262. TRACE_IRQS_CHECK
  263. LOCKDEP_SYS_EXIT
  264. #endif
  265. sysc_leave:
  266. RESTORE_ALL __LC_RETURN_PSW,1
  267. sysc_done:
  268. #ifdef CONFIG_TRACE_IRQFLAGS
  269. .align 8
  270. .globl sysc_restore_trace_psw
  271. sysc_restore_trace_psw:
  272. .quad 0, sysc_restore_trace
  273. #endif
  274. #
  275. # recheck if there is more work to do
  276. #
  277. sysc_work_loop:
  278. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  279. jz sysc_restore # there is no work to do
  280. #
  281. # One of the work bits is on. Find out which one.
  282. #
  283. sysc_work:
  284. tm SP_PSW+1(%r15),0x01 # returning to user ?
  285. jno sysc_restore
  286. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  287. jo sysc_mcck_pending
  288. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  289. jo sysc_reschedule
  290. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  291. jnz sysc_sigpending
  292. tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
  293. jnz sysc_notify_resume
  294. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  295. jo sysc_restart
  296. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  297. jo sysc_singlestep
  298. j sysc_restore
  299. sysc_work_done:
  300. #
  301. # _TIF_NEED_RESCHED is set, call schedule
  302. #
  303. sysc_reschedule:
  304. larl %r14,sysc_work_loop
  305. jg schedule # return point is sysc_return
  306. #
  307. # _TIF_MCCK_PENDING is set, call handler
  308. #
  309. sysc_mcck_pending:
  310. larl %r14,sysc_work_loop
  311. jg s390_handle_mcck # TIF bit will be cleared by handler
  312. #
  313. # _TIF_SIGPENDING is set, call do_signal
  314. #
  315. sysc_sigpending:
  316. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  317. la %r2,SP_PTREGS(%r15) # load pt_regs
  318. brasl %r14,do_signal # call do_signal
  319. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  320. jo sysc_restart
  321. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  322. jo sysc_singlestep
  323. j sysc_work_loop
  324. #
  325. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  326. #
  327. sysc_notify_resume:
  328. la %r2,SP_PTREGS(%r15) # load pt_regs
  329. larl %r14,sysc_work_loop
  330. jg do_notify_resume # call do_notify_resume
  331. #
  332. # _TIF_RESTART_SVC is set, set up registers and restart svc
  333. #
  334. sysc_restart:
  335. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  336. lg %r7,SP_R2(%r15) # load new svc number
  337. slag %r7,%r7,2 # *4
  338. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  339. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  340. j sysc_do_restart # restart svc
  341. #
  342. # _TIF_SINGLE_STEP is set, call do_single_step
  343. #
  344. sysc_singlestep:
  345. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  346. lhi %r0,__LC_PGM_OLD_PSW
  347. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  348. la %r2,SP_PTREGS(%r15) # address of register-save area
  349. larl %r14,sysc_return # load adr. of system return
  350. jg do_single_step # branch to do_sigtrap
  351. #
  352. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  353. # and after the system call
  354. #
  355. sysc_tracesys:
  356. la %r2,SP_PTREGS(%r15) # load pt_regs
  357. la %r3,0
  358. srl %r7,2
  359. stg %r7,SP_R2(%r15)
  360. brasl %r14,do_syscall_trace_enter
  361. lghi %r0,NR_syscalls
  362. clgr %r0,%r2
  363. jnh sysc_tracenogo
  364. slag %r7,%r2,2 # *4
  365. lgf %r8,0(%r7,%r10)
  366. sysc_tracego:
  367. lmg %r3,%r6,SP_R3(%r15)
  368. lg %r2,SP_ORIG_R2(%r15)
  369. basr %r14,%r8 # call sys_xxx
  370. stg %r2,SP_R2(%r15) # store return value
  371. sysc_tracenogo:
  372. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  373. jz sysc_return
  374. la %r2,SP_PTREGS(%r15) # load pt_regs
  375. larl %r14,sysc_return # return point is sysc_return
  376. jg do_syscall_trace_exit
  377. #
  378. # a new process exits the kernel with ret_from_fork
  379. #
  380. .globl ret_from_fork
  381. ret_from_fork:
  382. lg %r13,__LC_SVC_NEW_PSW+8
  383. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  384. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  385. jo 0f
  386. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  387. 0: brasl %r14,schedule_tail
  388. TRACE_IRQS_ON
  389. stosm 24(%r15),0x03 # reenable interrupts
  390. j sysc_return
  391. #
  392. # kernel_execve function needs to deal with pt_regs that is not
  393. # at the usual place
  394. #
  395. .globl kernel_execve
  396. kernel_execve:
  397. stmg %r12,%r15,96(%r15)
  398. lgr %r14,%r15
  399. aghi %r15,-SP_SIZE
  400. stg %r14,__SF_BACKCHAIN(%r15)
  401. la %r12,SP_PTREGS(%r15)
  402. xc 0(__PT_SIZE,%r12),0(%r12)
  403. lgr %r5,%r12
  404. brasl %r14,do_execve
  405. ltgfr %r2,%r2
  406. je 0f
  407. aghi %r15,SP_SIZE
  408. lmg %r12,%r15,96(%r15)
  409. br %r14
  410. # execve succeeded.
  411. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  412. lg %r15,__LC_KERNEL_STACK # load ksp
  413. aghi %r15,-SP_SIZE # make room for registers & psw
  414. lg %r13,__LC_SVC_NEW_PSW+8
  415. lg %r9,__LC_THREAD_INFO
  416. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  417. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  418. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  419. brasl %r14,execve_tail
  420. j sysc_return
  421. /*
  422. * Program check handler routine
  423. */
  424. .globl pgm_check_handler
  425. pgm_check_handler:
  426. /*
  427. * First we need to check for a special case:
  428. * Single stepping an instruction that disables the PER event mask will
  429. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  430. * For a single stepped SVC the program check handler gets control after
  431. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  432. * then handle the PER event. Therefore we update the SVC old PSW to point
  433. * to the pgm_check_handler and branch to the SVC handler after we checked
  434. * if we have to load the kernel stack register.
  435. * For every other possible cause for PER event without the PER mask set
  436. * we just ignore the PER event (FIXME: is there anything we have to do
  437. * for LPSW?).
  438. */
  439. STORE_TIMER __LC_SYNC_ENTER_TIMER
  440. SAVE_ALL_BASE __LC_SAVE_AREA
  441. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  442. jnz pgm_per # got per exception -> special case
  443. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  444. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  445. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  446. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  447. jz pgm_no_vtime
  448. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  449. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  450. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  451. pgm_no_vtime:
  452. #endif
  453. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  454. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  455. TRACE_IRQS_OFF
  456. lgf %r3,__LC_PGM_ILC # load program interruption code
  457. lghi %r8,0x7f
  458. ngr %r8,%r3
  459. pgm_do_call:
  460. sll %r8,3
  461. larl %r1,pgm_check_table
  462. lg %r1,0(%r8,%r1) # load address of handler routine
  463. la %r2,SP_PTREGS(%r15) # address of register-save area
  464. larl %r14,sysc_return
  465. br %r1 # branch to interrupt-handler
  466. #
  467. # handle per exception
  468. #
  469. pgm_per:
  470. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  471. jnz pgm_per_std # ok, normal per event from user space
  472. # ok its one of the special cases, now we need to find out which one
  473. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  474. je pgm_svcper
  475. # no interesting special case, ignore PER event
  476. lmg %r12,%r15,__LC_SAVE_AREA
  477. lpswe __LC_PGM_OLD_PSW
  478. #
  479. # Normal per exception
  480. #
  481. pgm_per_std:
  482. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  483. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  484. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  485. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  486. jz pgm_no_vtime2
  487. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  488. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  489. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  490. pgm_no_vtime2:
  491. #endif
  492. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  493. TRACE_IRQS_OFF
  494. lg %r1,__TI_task(%r9)
  495. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  496. jz kernel_per
  497. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  498. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  499. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  500. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  501. lgf %r3,__LC_PGM_ILC # load program interruption code
  502. lghi %r8,0x7f
  503. ngr %r8,%r3 # clear per-event-bit and ilc
  504. je sysc_return
  505. j pgm_do_call
  506. #
  507. # it was a single stepped SVC that is causing all the trouble
  508. #
  509. pgm_svcper:
  510. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  511. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  512. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  513. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  514. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  515. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  516. #endif
  517. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  518. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  519. lg %r1,__TI_task(%r9)
  520. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  521. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  522. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  523. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  524. TRACE_IRQS_ON
  525. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  526. j sysc_do_svc
  527. #
  528. # per was called from kernel, must be kprobes
  529. #
  530. kernel_per:
  531. lhi %r0,__LC_PGM_OLD_PSW
  532. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  533. la %r2,SP_PTREGS(%r15) # address of register-save area
  534. larl %r14,sysc_restore # load adr. of system ret, no work
  535. jg do_single_step # branch to do_single_step
  536. /*
  537. * IO interrupt handler routine
  538. */
  539. .globl io_int_handler
  540. io_int_handler:
  541. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  542. stck __LC_INT_CLOCK
  543. SAVE_ALL_BASE __LC_SAVE_AREA+32
  544. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  545. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  546. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  547. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  548. jz io_no_vtime
  549. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  550. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  551. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  552. io_no_vtime:
  553. #endif
  554. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  555. TRACE_IRQS_OFF
  556. la %r2,SP_PTREGS(%r15) # address of register-save area
  557. brasl %r14,do_IRQ # call standard irq handler
  558. io_return:
  559. tm __TI_flags+7(%r9),_TIF_WORK_INT
  560. jnz io_work # there is work to do (signals etc.)
  561. io_restore:
  562. #ifdef CONFIG_TRACE_IRQFLAGS
  563. larl %r1,io_restore_trace_psw
  564. lpswe 0(%r1)
  565. io_restore_trace:
  566. TRACE_IRQS_CHECK
  567. LOCKDEP_SYS_EXIT
  568. #endif
  569. io_leave:
  570. RESTORE_ALL __LC_RETURN_PSW,0
  571. io_done:
  572. #ifdef CONFIG_TRACE_IRQFLAGS
  573. .align 8
  574. .globl io_restore_trace_psw
  575. io_restore_trace_psw:
  576. .quad 0, io_restore_trace
  577. #endif
  578. #
  579. # There is work todo, we need to check if we return to userspace, then
  580. # check, if we are in SIE, if yes leave it
  581. #
  582. io_work:
  583. tm SP_PSW+1(%r15),0x01 # returning to user ?
  584. #ifndef CONFIG_PREEMPT
  585. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  586. jnz io_work_user # yes -> no need to check for SIE
  587. la %r1, BASED(sie_opcode) # we return to kernel here
  588. lg %r2, SP_PSW+8(%r15)
  589. clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
  590. jne io_restore # no-> return to kernel
  591. lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
  592. aghi %r1, 4
  593. stg %r1, SP_PSW+8(%r15)
  594. j io_restore # return to kernel
  595. #else
  596. jno io_restore # no-> skip resched & signal
  597. #endif
  598. #else
  599. jnz io_work_user # yes -> do resched & signal
  600. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  601. la %r1, BASED(sie_opcode)
  602. lg %r2, SP_PSW+8(%r15)
  603. clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
  604. jne 0f # no -> leave PSW alone
  605. lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
  606. aghi %r1, 4
  607. stg %r1, SP_PSW+8(%r15)
  608. 0:
  609. #endif
  610. # check for preemptive scheduling
  611. icm %r0,15,__TI_precount(%r9)
  612. jnz io_restore # preemption is disabled
  613. # switch to kernel stack
  614. lg %r1,SP_R15(%r15)
  615. aghi %r1,-SP_SIZE
  616. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  617. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  618. lgr %r15,%r1
  619. io_resume_loop:
  620. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  621. jno io_restore
  622. larl %r14,io_resume_loop
  623. jg preempt_schedule_irq
  624. #endif
  625. io_work_user:
  626. lg %r1,__LC_KERNEL_STACK
  627. aghi %r1,-SP_SIZE
  628. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  629. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  630. lgr %r15,%r1
  631. #
  632. # One of the work bits is on. Find out which one.
  633. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  634. # and _TIF_MCCK_PENDING
  635. #
  636. io_work_loop:
  637. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  638. jo io_mcck_pending
  639. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  640. jo io_reschedule
  641. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  642. jnz io_sigpending
  643. tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
  644. jnz io_notify_resume
  645. j io_restore
  646. io_work_done:
  647. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  648. sie_opcode:
  649. .long 0xb2140000
  650. #endif
  651. #
  652. # _TIF_MCCK_PENDING is set, call handler
  653. #
  654. io_mcck_pending:
  655. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  656. j io_work_loop
  657. #
  658. # _TIF_NEED_RESCHED is set, call schedule
  659. #
  660. io_reschedule:
  661. TRACE_IRQS_ON
  662. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  663. brasl %r14,schedule # call scheduler
  664. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  665. TRACE_IRQS_OFF
  666. tm __TI_flags+7(%r9),_TIF_WORK_INT
  667. jz io_restore # there is no work to do
  668. j io_work_loop
  669. #
  670. # _TIF_SIGPENDING or is set, call do_signal
  671. #
  672. io_sigpending:
  673. TRACE_IRQS_ON
  674. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  675. la %r2,SP_PTREGS(%r15) # load pt_regs
  676. brasl %r14,do_signal # call do_signal
  677. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  678. TRACE_IRQS_OFF
  679. j io_work_loop
  680. #
  681. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  682. #
  683. io_notify_resume:
  684. TRACE_IRQS_ON
  685. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  686. la %r2,SP_PTREGS(%r15) # load pt_regs
  687. brasl %r14,do_notify_resume # call do_notify_resume
  688. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  689. TRACE_IRQS_OFF
  690. j io_work_loop
  691. /*
  692. * External interrupt handler routine
  693. */
  694. .globl ext_int_handler
  695. ext_int_handler:
  696. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  697. stck __LC_INT_CLOCK
  698. SAVE_ALL_BASE __LC_SAVE_AREA+32
  699. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  700. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  701. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  702. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  703. jz ext_no_vtime
  704. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  705. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  706. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  707. ext_no_vtime:
  708. #endif
  709. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  710. TRACE_IRQS_OFF
  711. la %r2,SP_PTREGS(%r15) # address of register-save area
  712. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  713. brasl %r14,do_extint
  714. j io_return
  715. __critical_end:
  716. /*
  717. * Machine check handler routines
  718. */
  719. .globl mcck_int_handler
  720. mcck_int_handler:
  721. la %r1,4095 # revalidate r1
  722. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  723. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  724. SAVE_ALL_BASE __LC_SAVE_AREA+64
  725. la %r12,__LC_MCK_OLD_PSW
  726. tm __LC_MCCK_CODE,0x80 # system damage?
  727. jo mcck_int_main # yes -> rest of mcck code invalid
  728. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  729. la %r14,4095
  730. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  731. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  732. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  733. jo 1f
  734. la %r14,__LC_SYNC_ENTER_TIMER
  735. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  736. jl 0f
  737. la %r14,__LC_ASYNC_ENTER_TIMER
  738. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  739. jl 0f
  740. la %r14,__LC_EXIT_TIMER
  741. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  742. jl 0f
  743. la %r14,__LC_LAST_UPDATE_TIMER
  744. 0: spt 0(%r14)
  745. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  746. 1:
  747. #endif
  748. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  749. jno mcck_int_main # no -> skip cleanup critical
  750. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  751. jnz mcck_int_main # from user -> load kernel stack
  752. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  753. jhe mcck_int_main
  754. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  755. jl mcck_int_main
  756. brasl %r14,cleanup_critical
  757. mcck_int_main:
  758. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  759. slgr %r14,%r15
  760. srag %r14,%r14,PAGE_SHIFT
  761. jz 0f
  762. lg %r15,__LC_PANIC_STACK # load panic stack
  763. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  764. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  765. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  766. jno mcck_no_vtime # no -> no timer update
  767. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  768. jz mcck_no_vtime
  769. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  770. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  771. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  772. mcck_no_vtime:
  773. #endif
  774. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  775. la %r2,SP_PTREGS(%r15) # load pt_regs
  776. brasl %r14,s390_do_machine_check
  777. tm SP_PSW+1(%r15),0x01 # returning to user ?
  778. jno mcck_return
  779. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  780. aghi %r1,-SP_SIZE
  781. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  782. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  783. lgr %r15,%r1
  784. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  785. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  786. jno mcck_return
  787. TRACE_IRQS_OFF
  788. brasl %r14,s390_handle_mcck
  789. TRACE_IRQS_ON
  790. mcck_return:
  791. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  792. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  793. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  794. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  795. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  796. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  797. jno 0f
  798. stpt __LC_EXIT_TIMER
  799. 0:
  800. #endif
  801. lpswe __LC_RETURN_MCCK_PSW # back to caller
  802. /*
  803. * Restart interruption handler, kick starter for additional CPUs
  804. */
  805. #ifdef CONFIG_SMP
  806. __CPUINIT
  807. .globl restart_int_handler
  808. restart_int_handler:
  809. lg %r15,__LC_SAVE_AREA+120 # load ksp
  810. lghi %r10,__LC_CREGS_SAVE_AREA
  811. lctlg %c0,%c15,0(%r10) # get new ctl regs
  812. lghi %r10,__LC_AREGS_SAVE_AREA
  813. lam %a0,%a15,0(%r10)
  814. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  815. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  816. jg start_secondary
  817. .previous
  818. #else
  819. /*
  820. * If we do not run with SMP enabled, let the new CPU crash ...
  821. */
  822. .globl restart_int_handler
  823. restart_int_handler:
  824. basr %r1,0
  825. restart_base:
  826. lpswe restart_crash-restart_base(%r1)
  827. .align 8
  828. restart_crash:
  829. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  830. restart_go:
  831. #endif
  832. #ifdef CONFIG_CHECK_STACK
  833. /*
  834. * The synchronous or the asynchronous stack overflowed. We are dead.
  835. * No need to properly save the registers, we are going to panic anyway.
  836. * Setup a pt_regs so that show_trace can provide a good call trace.
  837. */
  838. stack_overflow:
  839. lg %r15,__LC_PANIC_STACK # change to panic stack
  840. aghi %r15,-SP_SIZE
  841. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  842. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  843. la %r1,__LC_SAVE_AREA
  844. chi %r12,__LC_SVC_OLD_PSW
  845. je 0f
  846. chi %r12,__LC_PGM_OLD_PSW
  847. je 0f
  848. la %r1,__LC_SAVE_AREA+32
  849. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  850. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  851. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  852. la %r2,SP_PTREGS(%r15) # load pt_regs
  853. jg kernel_stack_overflow
  854. #endif
  855. cleanup_table_system_call:
  856. .quad system_call, sysc_do_svc
  857. cleanup_table_sysc_return:
  858. .quad sysc_return, sysc_leave
  859. cleanup_table_sysc_leave:
  860. .quad sysc_leave, sysc_done
  861. cleanup_table_sysc_work_loop:
  862. .quad sysc_work_loop, sysc_work_done
  863. cleanup_table_io_return:
  864. .quad io_return, io_leave
  865. cleanup_table_io_leave:
  866. .quad io_leave, io_done
  867. cleanup_table_io_work_loop:
  868. .quad io_work_loop, io_work_done
  869. cleanup_critical:
  870. clc 8(8,%r12),BASED(cleanup_table_system_call)
  871. jl 0f
  872. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  873. jl cleanup_system_call
  874. 0:
  875. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  876. jl 0f
  877. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  878. jl cleanup_sysc_return
  879. 0:
  880. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  881. jl 0f
  882. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  883. jl cleanup_sysc_leave
  884. 0:
  885. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  886. jl 0f
  887. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  888. jl cleanup_sysc_return
  889. 0:
  890. clc 8(8,%r12),BASED(cleanup_table_io_return)
  891. jl 0f
  892. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  893. jl cleanup_io_return
  894. 0:
  895. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  896. jl 0f
  897. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  898. jl cleanup_io_leave
  899. 0:
  900. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  901. jl 0f
  902. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  903. jl cleanup_io_return
  904. 0:
  905. br %r14
  906. cleanup_system_call:
  907. mvc __LC_RETURN_PSW(16),0(%r12)
  908. cghi %r12,__LC_MCK_OLD_PSW
  909. je 0f
  910. la %r12,__LC_SAVE_AREA+32
  911. j 1f
  912. 0: la %r12,__LC_SAVE_AREA+64
  913. 1:
  914. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  915. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  916. jh 0f
  917. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  918. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  919. jhe cleanup_vtime
  920. #endif
  921. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  922. jh 0f
  923. mvc __LC_SAVE_AREA(32),0(%r12)
  924. 0: stg %r13,8(%r12)
  925. stg %r12,__LC_SAVE_AREA+96 # argh
  926. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  927. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  928. lg %r12,__LC_SAVE_AREA+96 # argh
  929. stg %r15,24(%r12)
  930. llgh %r7,__LC_SVC_INT_CODE
  931. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  932. cleanup_vtime:
  933. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  934. jhe cleanup_stime
  935. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  936. cleanup_stime:
  937. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  938. jh cleanup_update
  939. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  940. cleanup_update:
  941. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  942. #endif
  943. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  944. la %r12,__LC_RETURN_PSW
  945. br %r14
  946. cleanup_system_call_insn:
  947. .quad sysc_saveall
  948. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  949. .quad system_call
  950. .quad sysc_vtime
  951. .quad sysc_stime
  952. .quad sysc_update
  953. #endif
  954. cleanup_sysc_return:
  955. mvc __LC_RETURN_PSW(8),0(%r12)
  956. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  957. la %r12,__LC_RETURN_PSW
  958. br %r14
  959. cleanup_sysc_leave:
  960. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  961. je 2f
  962. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  963. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  964. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  965. je 2f
  966. #endif
  967. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  968. cghi %r12,__LC_MCK_OLD_PSW
  969. jne 0f
  970. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  971. j 1f
  972. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  973. 1: lmg %r0,%r11,SP_R0(%r15)
  974. lg %r15,SP_R15(%r15)
  975. 2: la %r12,__LC_RETURN_PSW
  976. br %r14
  977. cleanup_sysc_leave_insn:
  978. .quad sysc_done - 4
  979. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  980. .quad sysc_done - 8
  981. #endif
  982. cleanup_io_return:
  983. mvc __LC_RETURN_PSW(8),0(%r12)
  984. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  985. la %r12,__LC_RETURN_PSW
  986. br %r14
  987. cleanup_io_leave:
  988. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  989. je 2f
  990. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  991. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  992. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  993. je 2f
  994. #endif
  995. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  996. cghi %r12,__LC_MCK_OLD_PSW
  997. jne 0f
  998. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  999. j 1f
  1000. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  1001. 1: lmg %r0,%r11,SP_R0(%r15)
  1002. lg %r15,SP_R15(%r15)
  1003. 2: la %r12,__LC_RETURN_PSW
  1004. br %r14
  1005. cleanup_io_leave_insn:
  1006. .quad io_done - 4
  1007. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  1008. .quad io_done - 8
  1009. #endif
  1010. /*
  1011. * Integer constants
  1012. */
  1013. .align 4
  1014. .Lconst:
  1015. .Lnr_syscalls: .long NR_syscalls
  1016. .L0x0130: .short 0x130
  1017. .L0x0140: .short 0x140
  1018. .L0x0150: .short 0x150
  1019. .L0x0160: .short 0x160
  1020. .L0x0170: .short 0x170
  1021. .Lcritical_start:
  1022. .quad __critical_start
  1023. .Lcritical_end:
  1024. .quad __critical_end
  1025. .section .rodata, "a"
  1026. #define SYSCALL(esa,esame,emu) .long esame
  1027. sys_call_table:
  1028. #include "syscalls.S"
  1029. #undef SYSCALL
  1030. #ifdef CONFIG_COMPAT
  1031. #define SYSCALL(esa,esame,emu) .long emu
  1032. sys_call_table_emu:
  1033. #include "syscalls.S"
  1034. #undef SYSCALL
  1035. #endif