pci-common.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #ifdef DEBUG
  38. #include <asm/udbg.h>
  39. #define DBG(fmt...) printk(fmt)
  40. #else
  41. #define DBG(fmt...)
  42. #endif
  43. static DEFINE_SPINLOCK(hose_spinlock);
  44. /* XXX kill that some day ... */
  45. static int global_phb_number; /* Global phb counter */
  46. /* ISA Memory physical address */
  47. resource_size_t isa_mem_base;
  48. /* Default PCI flags is 0 */
  49. unsigned int ppc_pci_flags;
  50. static struct dma_mapping_ops *pci_dma_ops;
  51. void set_pci_dma_ops(struct dma_mapping_ops *dma_ops)
  52. {
  53. pci_dma_ops = dma_ops;
  54. }
  55. struct dma_mapping_ops *get_pci_dma_ops(void)
  56. {
  57. return pci_dma_ops;
  58. }
  59. EXPORT_SYMBOL(get_pci_dma_ops);
  60. int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  61. {
  62. return dma_set_mask(&dev->dev, mask);
  63. }
  64. int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  65. {
  66. int rc;
  67. rc = dma_set_mask(&dev->dev, mask);
  68. dev->dev.coherent_dma_mask = dev->dma_mask;
  69. return rc;
  70. }
  71. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  72. {
  73. struct pci_controller *phb;
  74. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  75. if (phb == NULL)
  76. return NULL;
  77. spin_lock(&hose_spinlock);
  78. phb->global_number = global_phb_number++;
  79. list_add_tail(&phb->list_node, &hose_list);
  80. spin_unlock(&hose_spinlock);
  81. phb->dn = dev;
  82. phb->is_dynamic = mem_init_done;
  83. #ifdef CONFIG_PPC64
  84. if (dev) {
  85. int nid = of_node_to_nid(dev);
  86. if (nid < 0 || !node_online(nid))
  87. nid = -1;
  88. PHB_SET_NODE(phb, nid);
  89. }
  90. #endif
  91. return phb;
  92. }
  93. void pcibios_free_controller(struct pci_controller *phb)
  94. {
  95. spin_lock(&hose_spinlock);
  96. list_del(&phb->list_node);
  97. spin_unlock(&hose_spinlock);
  98. if (phb->is_dynamic)
  99. kfree(phb);
  100. }
  101. int pcibios_vaddr_is_ioport(void __iomem *address)
  102. {
  103. int ret = 0;
  104. struct pci_controller *hose;
  105. unsigned long size;
  106. spin_lock(&hose_spinlock);
  107. list_for_each_entry(hose, &hose_list, list_node) {
  108. #ifdef CONFIG_PPC64
  109. size = hose->pci_io_size;
  110. #else
  111. size = hose->io_resource.end - hose->io_resource.start + 1;
  112. #endif
  113. if (address >= hose->io_base_virt &&
  114. address < (hose->io_base_virt + size)) {
  115. ret = 1;
  116. break;
  117. }
  118. }
  119. spin_unlock(&hose_spinlock);
  120. return ret;
  121. }
  122. /*
  123. * Return the domain number for this bus.
  124. */
  125. int pci_domain_nr(struct pci_bus *bus)
  126. {
  127. struct pci_controller *hose = pci_bus_to_host(bus);
  128. return hose->global_number;
  129. }
  130. EXPORT_SYMBOL(pci_domain_nr);
  131. #ifdef CONFIG_PPC_OF
  132. /* This routine is meant to be used early during boot, when the
  133. * PCI bus numbers have not yet been assigned, and you need to
  134. * issue PCI config cycles to an OF device.
  135. * It could also be used to "fix" RTAS config cycles if you want
  136. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  137. * config cycles.
  138. */
  139. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  140. {
  141. if (!have_of)
  142. return NULL;
  143. while(node) {
  144. struct pci_controller *hose, *tmp;
  145. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  146. if (hose->dn == node)
  147. return hose;
  148. node = node->parent;
  149. }
  150. return NULL;
  151. }
  152. static ssize_t pci_show_devspec(struct device *dev,
  153. struct device_attribute *attr, char *buf)
  154. {
  155. struct pci_dev *pdev;
  156. struct device_node *np;
  157. pdev = to_pci_dev (dev);
  158. np = pci_device_to_OF_node(pdev);
  159. if (np == NULL || np->full_name == NULL)
  160. return 0;
  161. return sprintf(buf, "%s", np->full_name);
  162. }
  163. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  164. #endif /* CONFIG_PPC_OF */
  165. /* Add sysfs properties */
  166. int pcibios_add_platform_entries(struct pci_dev *pdev)
  167. {
  168. #ifdef CONFIG_PPC_OF
  169. return device_create_file(&pdev->dev, &dev_attr_devspec);
  170. #else
  171. return 0;
  172. #endif /* CONFIG_PPC_OF */
  173. }
  174. char __devinit *pcibios_setup(char *str)
  175. {
  176. return str;
  177. }
  178. void __devinit pcibios_setup_new_device(struct pci_dev *dev)
  179. {
  180. struct dev_archdata *sd = &dev->dev.archdata;
  181. sd->of_node = pci_device_to_OF_node(dev);
  182. DBG("PCI: device %s OF node: %s\n", pci_name(dev),
  183. sd->of_node ? sd->of_node->full_name : "<none>");
  184. sd->dma_ops = pci_dma_ops;
  185. #ifdef CONFIG_PPC32
  186. sd->dma_data = (void *)PCI_DRAM_OFFSET;
  187. #endif
  188. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  189. if (ppc_md.pci_dma_dev_setup)
  190. ppc_md.pci_dma_dev_setup(dev);
  191. }
  192. EXPORT_SYMBOL(pcibios_setup_new_device);
  193. /*
  194. * Reads the interrupt pin to determine if interrupt is use by card.
  195. * If the interrupt is used, then gets the interrupt line from the
  196. * openfirmware and sets it in the pci_dev and pci_config line.
  197. */
  198. int pci_read_irq_line(struct pci_dev *pci_dev)
  199. {
  200. struct of_irq oirq;
  201. unsigned int virq;
  202. /* The current device-tree that iSeries generates from the HV
  203. * PCI informations doesn't contain proper interrupt routing,
  204. * and all the fallback would do is print out crap, so we
  205. * don't attempt to resolve the interrupts here at all, some
  206. * iSeries specific fixup does it.
  207. *
  208. * In the long run, we will hopefully fix the generated device-tree
  209. * instead.
  210. */
  211. #ifdef CONFIG_PPC_ISERIES
  212. if (firmware_has_feature(FW_FEATURE_ISERIES))
  213. return -1;
  214. #endif
  215. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  216. #ifdef DEBUG
  217. memset(&oirq, 0xff, sizeof(oirq));
  218. #endif
  219. /* Try to get a mapping from the device-tree */
  220. if (of_irq_map_pci(pci_dev, &oirq)) {
  221. u8 line, pin;
  222. /* If that fails, lets fallback to what is in the config
  223. * space and map that through the default controller. We
  224. * also set the type to level low since that's what PCI
  225. * interrupts are. If your platform does differently, then
  226. * either provide a proper interrupt tree or don't use this
  227. * function.
  228. */
  229. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  230. return -1;
  231. if (pin == 0)
  232. return -1;
  233. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  234. line == 0xff || line == 0) {
  235. return -1;
  236. }
  237. DBG(" -> no map ! Using line %d (pin %d) from PCI config\n",
  238. line, pin);
  239. virq = irq_create_mapping(NULL, line);
  240. if (virq != NO_IRQ)
  241. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  242. } else {
  243. DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  244. oirq.size, oirq.specifier[0], oirq.specifier[1],
  245. oirq.controller->full_name);
  246. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  247. oirq.size);
  248. }
  249. if(virq == NO_IRQ) {
  250. DBG(" -> failed to map !\n");
  251. return -1;
  252. }
  253. DBG(" -> mapped to linux irq %d\n", virq);
  254. pci_dev->irq = virq;
  255. return 0;
  256. }
  257. EXPORT_SYMBOL(pci_read_irq_line);
  258. /*
  259. * Platform support for /proc/bus/pci/X/Y mmap()s,
  260. * modelled on the sparc64 implementation by Dave Miller.
  261. * -- paulus.
  262. */
  263. /*
  264. * Adjust vm_pgoff of VMA such that it is the physical page offset
  265. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  266. *
  267. * Basically, the user finds the base address for his device which he wishes
  268. * to mmap. They read the 32-bit value from the config space base register,
  269. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  270. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  271. *
  272. * Returns negative error code on failure, zero on success.
  273. */
  274. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  275. resource_size_t *offset,
  276. enum pci_mmap_state mmap_state)
  277. {
  278. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  279. unsigned long io_offset = 0;
  280. int i, res_bit;
  281. if (hose == 0)
  282. return NULL; /* should never happen */
  283. /* If memory, add on the PCI bridge address offset */
  284. if (mmap_state == pci_mmap_mem) {
  285. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  286. *offset += hose->pci_mem_offset;
  287. #endif
  288. res_bit = IORESOURCE_MEM;
  289. } else {
  290. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  291. *offset += io_offset;
  292. res_bit = IORESOURCE_IO;
  293. }
  294. /*
  295. * Check that the offset requested corresponds to one of the
  296. * resources of the device.
  297. */
  298. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  299. struct resource *rp = &dev->resource[i];
  300. int flags = rp->flags;
  301. /* treat ROM as memory (should be already) */
  302. if (i == PCI_ROM_RESOURCE)
  303. flags |= IORESOURCE_MEM;
  304. /* Active and same type? */
  305. if ((flags & res_bit) == 0)
  306. continue;
  307. /* In the range of this resource? */
  308. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  309. continue;
  310. /* found it! construct the final physical address */
  311. if (mmap_state == pci_mmap_io)
  312. *offset += hose->io_base_phys - io_offset;
  313. return rp;
  314. }
  315. return NULL;
  316. }
  317. /*
  318. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  319. * device mapping.
  320. */
  321. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  322. pgprot_t protection,
  323. enum pci_mmap_state mmap_state,
  324. int write_combine)
  325. {
  326. unsigned long prot = pgprot_val(protection);
  327. /* Write combine is always 0 on non-memory space mappings. On
  328. * memory space, if the user didn't pass 1, we check for a
  329. * "prefetchable" resource. This is a bit hackish, but we use
  330. * this to workaround the inability of /sysfs to provide a write
  331. * combine bit
  332. */
  333. if (mmap_state != pci_mmap_mem)
  334. write_combine = 0;
  335. else if (write_combine == 0) {
  336. if (rp->flags & IORESOURCE_PREFETCH)
  337. write_combine = 1;
  338. }
  339. /* XXX would be nice to have a way to ask for write-through */
  340. prot |= _PAGE_NO_CACHE;
  341. if (write_combine)
  342. prot &= ~_PAGE_GUARDED;
  343. else
  344. prot |= _PAGE_GUARDED;
  345. return __pgprot(prot);
  346. }
  347. /*
  348. * This one is used by /dev/mem and fbdev who have no clue about the
  349. * PCI device, it tries to find the PCI device first and calls the
  350. * above routine
  351. */
  352. pgprot_t pci_phys_mem_access_prot(struct file *file,
  353. unsigned long pfn,
  354. unsigned long size,
  355. pgprot_t protection)
  356. {
  357. struct pci_dev *pdev = NULL;
  358. struct resource *found = NULL;
  359. unsigned long prot = pgprot_val(protection);
  360. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  361. int i;
  362. if (page_is_ram(pfn))
  363. return __pgprot(prot);
  364. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  365. for_each_pci_dev(pdev) {
  366. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  367. struct resource *rp = &pdev->resource[i];
  368. int flags = rp->flags;
  369. /* Active and same type? */
  370. if ((flags & IORESOURCE_MEM) == 0)
  371. continue;
  372. /* In the range of this resource? */
  373. if (offset < (rp->start & PAGE_MASK) ||
  374. offset > rp->end)
  375. continue;
  376. found = rp;
  377. break;
  378. }
  379. if (found)
  380. break;
  381. }
  382. if (found) {
  383. if (found->flags & IORESOURCE_PREFETCH)
  384. prot &= ~_PAGE_GUARDED;
  385. pci_dev_put(pdev);
  386. }
  387. DBG("non-PCI map for %llx, prot: %lx\n",
  388. (unsigned long long)offset, prot);
  389. return __pgprot(prot);
  390. }
  391. /*
  392. * Perform the actual remap of the pages for a PCI device mapping, as
  393. * appropriate for this architecture. The region in the process to map
  394. * is described by vm_start and vm_end members of VMA, the base physical
  395. * address is found in vm_pgoff.
  396. * The pci device structure is provided so that architectures may make mapping
  397. * decisions on a per-device or per-bus basis.
  398. *
  399. * Returns a negative error code on failure, zero on success.
  400. */
  401. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  402. enum pci_mmap_state mmap_state, int write_combine)
  403. {
  404. resource_size_t offset =
  405. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  406. struct resource *rp;
  407. int ret;
  408. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  409. if (rp == NULL)
  410. return -EINVAL;
  411. vma->vm_pgoff = offset >> PAGE_SHIFT;
  412. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  413. vma->vm_page_prot,
  414. mmap_state, write_combine);
  415. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  416. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  417. return ret;
  418. }
  419. /* This provides legacy IO read access on a bus */
  420. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  421. {
  422. unsigned long offset;
  423. struct pci_controller *hose = pci_bus_to_host(bus);
  424. struct resource *rp = &hose->io_resource;
  425. void __iomem *addr;
  426. /* Check if port can be supported by that bus. We only check
  427. * the ranges of the PHB though, not the bus itself as the rules
  428. * for forwarding legacy cycles down bridges are not our problem
  429. * here. So if the host bridge supports it, we do it.
  430. */
  431. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  432. offset += port;
  433. if (!(rp->flags & IORESOURCE_IO))
  434. return -ENXIO;
  435. if (offset < rp->start || (offset + size) > rp->end)
  436. return -ENXIO;
  437. addr = hose->io_base_virt + port;
  438. switch(size) {
  439. case 1:
  440. *((u8 *)val) = in_8(addr);
  441. return 1;
  442. case 2:
  443. if (port & 1)
  444. return -EINVAL;
  445. *((u16 *)val) = in_le16(addr);
  446. return 2;
  447. case 4:
  448. if (port & 3)
  449. return -EINVAL;
  450. *((u32 *)val) = in_le32(addr);
  451. return 4;
  452. }
  453. return -EINVAL;
  454. }
  455. /* This provides legacy IO write access on a bus */
  456. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  457. {
  458. unsigned long offset;
  459. struct pci_controller *hose = pci_bus_to_host(bus);
  460. struct resource *rp = &hose->io_resource;
  461. void __iomem *addr;
  462. /* Check if port can be supported by that bus. We only check
  463. * the ranges of the PHB though, not the bus itself as the rules
  464. * for forwarding legacy cycles down bridges are not our problem
  465. * here. So if the host bridge supports it, we do it.
  466. */
  467. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  468. offset += port;
  469. if (!(rp->flags & IORESOURCE_IO))
  470. return -ENXIO;
  471. if (offset < rp->start || (offset + size) > rp->end)
  472. return -ENXIO;
  473. addr = hose->io_base_virt + port;
  474. /* WARNING: The generic code is idiotic. It gets passed a pointer
  475. * to what can be a 1, 2 or 4 byte quantity and always reads that
  476. * as a u32, which means that we have to correct the location of
  477. * the data read within those 32 bits for size 1 and 2
  478. */
  479. switch(size) {
  480. case 1:
  481. out_8(addr, val >> 24);
  482. return 1;
  483. case 2:
  484. if (port & 1)
  485. return -EINVAL;
  486. out_le16(addr, val >> 16);
  487. return 2;
  488. case 4:
  489. if (port & 3)
  490. return -EINVAL;
  491. out_le32(addr, val);
  492. return 4;
  493. }
  494. return -EINVAL;
  495. }
  496. /* This provides legacy IO or memory mmap access on a bus */
  497. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  498. struct vm_area_struct *vma,
  499. enum pci_mmap_state mmap_state)
  500. {
  501. struct pci_controller *hose = pci_bus_to_host(bus);
  502. resource_size_t offset =
  503. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  504. resource_size_t size = vma->vm_end - vma->vm_start;
  505. struct resource *rp;
  506. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  507. pci_domain_nr(bus), bus->number,
  508. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  509. (unsigned long long)offset,
  510. (unsigned long long)(offset + size - 1));
  511. if (mmap_state == pci_mmap_mem) {
  512. if ((offset + size) > hose->isa_mem_size)
  513. return -ENXIO;
  514. offset += hose->isa_mem_phys;
  515. } else {
  516. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  517. unsigned long roffset = offset + io_offset;
  518. rp = &hose->io_resource;
  519. if (!(rp->flags & IORESOURCE_IO))
  520. return -ENXIO;
  521. if (roffset < rp->start || (roffset + size) > rp->end)
  522. return -ENXIO;
  523. offset += hose->io_base_phys;
  524. }
  525. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  526. vma->vm_pgoff = offset >> PAGE_SHIFT;
  527. vma->vm_page_prot = __pgprot(pgprot_val(vma->vm_page_prot)
  528. | _PAGE_NO_CACHE | _PAGE_GUARDED);
  529. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  530. vma->vm_end - vma->vm_start,
  531. vma->vm_page_prot);
  532. }
  533. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  534. const struct resource *rsrc,
  535. resource_size_t *start, resource_size_t *end)
  536. {
  537. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  538. resource_size_t offset = 0;
  539. if (hose == NULL)
  540. return;
  541. if (rsrc->flags & IORESOURCE_IO)
  542. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  543. /* We pass a fully fixed up address to userland for MMIO instead of
  544. * a BAR value because X is lame and expects to be able to use that
  545. * to pass to /dev/mem !
  546. *
  547. * That means that we'll have potentially 64 bits values where some
  548. * userland apps only expect 32 (like X itself since it thinks only
  549. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  550. * 32 bits CHRPs :-(
  551. *
  552. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  553. * has been fixed (and the fix spread enough), we can re-enable the
  554. * 2 lines below and pass down a BAR value to userland. In that case
  555. * we'll also have to re-enable the matching code in
  556. * __pci_mmap_make_offset().
  557. *
  558. * BenH.
  559. */
  560. #if 0
  561. else if (rsrc->flags & IORESOURCE_MEM)
  562. offset = hose->pci_mem_offset;
  563. #endif
  564. *start = rsrc->start - offset;
  565. *end = rsrc->end - offset;
  566. }
  567. /**
  568. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  569. * @hose: newly allocated pci_controller to be setup
  570. * @dev: device node of the host bridge
  571. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  572. *
  573. * This function will parse the "ranges" property of a PCI host bridge device
  574. * node and setup the resource mapping of a pci controller based on its
  575. * content.
  576. *
  577. * Life would be boring if it wasn't for a few issues that we have to deal
  578. * with here:
  579. *
  580. * - We can only cope with one IO space range and up to 3 Memory space
  581. * ranges. However, some machines (thanks Apple !) tend to split their
  582. * space into lots of small contiguous ranges. So we have to coalesce.
  583. *
  584. * - We can only cope with all memory ranges having the same offset
  585. * between CPU addresses and PCI addresses. Unfortunately, some bridges
  586. * are setup for a large 1:1 mapping along with a small "window" which
  587. * maps PCI address 0 to some arbitrary high address of the CPU space in
  588. * order to give access to the ISA memory hole.
  589. * The way out of here that I've chosen for now is to always set the
  590. * offset based on the first resource found, then override it if we
  591. * have a different offset and the previous was set by an ISA hole.
  592. *
  593. * - Some busses have IO space not starting at 0, which causes trouble with
  594. * the way we do our IO resource renumbering. The code somewhat deals with
  595. * it for 64 bits but I would expect problems on 32 bits.
  596. *
  597. * - Some 32 bits platforms such as 4xx can have physical space larger than
  598. * 32 bits so we need to use 64 bits values for the parsing
  599. */
  600. void __devinit pci_process_bridge_OF_ranges(struct pci_controller *hose,
  601. struct device_node *dev,
  602. int primary)
  603. {
  604. const u32 *ranges;
  605. int rlen;
  606. int pna = of_n_addr_cells(dev);
  607. int np = pna + 5;
  608. int memno = 0, isa_hole = -1;
  609. u32 pci_space;
  610. unsigned long long pci_addr, cpu_addr, pci_next, cpu_next, size;
  611. unsigned long long isa_mb = 0;
  612. struct resource *res;
  613. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  614. dev->full_name, primary ? "(primary)" : "");
  615. /* Get ranges property */
  616. ranges = of_get_property(dev, "ranges", &rlen);
  617. if (ranges == NULL)
  618. return;
  619. /* Parse it */
  620. while ((rlen -= np * 4) >= 0) {
  621. /* Read next ranges element */
  622. pci_space = ranges[0];
  623. pci_addr = of_read_number(ranges + 1, 2);
  624. cpu_addr = of_translate_address(dev, ranges + 3);
  625. size = of_read_number(ranges + pna + 3, 2);
  626. ranges += np;
  627. /* If we failed translation or got a zero-sized region
  628. * (some FW try to feed us with non sensical zero sized regions
  629. * such as power3 which look like some kind of attempt at exposing
  630. * the VGA memory hole)
  631. */
  632. if (cpu_addr == OF_BAD_ADDR || size == 0)
  633. continue;
  634. /* Now consume following elements while they are contiguous */
  635. for (; rlen >= np * sizeof(u32);
  636. ranges += np, rlen -= np * 4) {
  637. if (ranges[0] != pci_space)
  638. break;
  639. pci_next = of_read_number(ranges + 1, 2);
  640. cpu_next = of_translate_address(dev, ranges + 3);
  641. if (pci_next != pci_addr + size ||
  642. cpu_next != cpu_addr + size)
  643. break;
  644. size += of_read_number(ranges + pna + 3, 2);
  645. }
  646. /* Act based on address space type */
  647. res = NULL;
  648. switch ((pci_space >> 24) & 0x3) {
  649. case 1: /* PCI IO space */
  650. printk(KERN_INFO
  651. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  652. cpu_addr, cpu_addr + size - 1, pci_addr);
  653. /* We support only one IO range */
  654. if (hose->pci_io_size) {
  655. printk(KERN_INFO
  656. " \\--> Skipped (too many) !\n");
  657. continue;
  658. }
  659. #ifdef CONFIG_PPC32
  660. /* On 32 bits, limit I/O space to 16MB */
  661. if (size > 0x01000000)
  662. size = 0x01000000;
  663. /* 32 bits needs to map IOs here */
  664. hose->io_base_virt = ioremap(cpu_addr, size);
  665. /* Expect trouble if pci_addr is not 0 */
  666. if (primary)
  667. isa_io_base =
  668. (unsigned long)hose->io_base_virt;
  669. #endif /* CONFIG_PPC32 */
  670. /* pci_io_size and io_base_phys always represent IO
  671. * space starting at 0 so we factor in pci_addr
  672. */
  673. hose->pci_io_size = pci_addr + size;
  674. hose->io_base_phys = cpu_addr - pci_addr;
  675. /* Build resource */
  676. res = &hose->io_resource;
  677. res->flags = IORESOURCE_IO;
  678. res->start = pci_addr;
  679. break;
  680. case 2: /* PCI Memory space */
  681. case 3: /* PCI 64 bits Memory space */
  682. printk(KERN_INFO
  683. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  684. cpu_addr, cpu_addr + size - 1, pci_addr,
  685. (pci_space & 0x40000000) ? "Prefetch" : "");
  686. /* We support only 3 memory ranges */
  687. if (memno >= 3) {
  688. printk(KERN_INFO
  689. " \\--> Skipped (too many) !\n");
  690. continue;
  691. }
  692. /* Handles ISA memory hole space here */
  693. if (pci_addr == 0) {
  694. isa_mb = cpu_addr;
  695. isa_hole = memno;
  696. if (primary || isa_mem_base == 0)
  697. isa_mem_base = cpu_addr;
  698. hose->isa_mem_phys = cpu_addr;
  699. hose->isa_mem_size = size;
  700. }
  701. /* We get the PCI/Mem offset from the first range or
  702. * the, current one if the offset came from an ISA
  703. * hole. If they don't match, bugger.
  704. */
  705. if (memno == 0 ||
  706. (isa_hole >= 0 && pci_addr != 0 &&
  707. hose->pci_mem_offset == isa_mb))
  708. hose->pci_mem_offset = cpu_addr - pci_addr;
  709. else if (pci_addr != 0 &&
  710. hose->pci_mem_offset != cpu_addr - pci_addr) {
  711. printk(KERN_INFO
  712. " \\--> Skipped (offset mismatch) !\n");
  713. continue;
  714. }
  715. /* Build resource */
  716. res = &hose->mem_resources[memno++];
  717. res->flags = IORESOURCE_MEM;
  718. if (pci_space & 0x40000000)
  719. res->flags |= IORESOURCE_PREFETCH;
  720. res->start = cpu_addr;
  721. break;
  722. }
  723. if (res != NULL) {
  724. res->name = dev->full_name;
  725. res->end = res->start + size - 1;
  726. res->parent = NULL;
  727. res->sibling = NULL;
  728. res->child = NULL;
  729. }
  730. }
  731. /* If there's an ISA hole and the pci_mem_offset is -not- matching
  732. * the ISA hole offset, then we need to remove the ISA hole from
  733. * the resource list for that brige
  734. */
  735. if (isa_hole >= 0 && hose->pci_mem_offset != isa_mb) {
  736. unsigned int next = isa_hole + 1;
  737. printk(KERN_INFO " Removing ISA hole at 0x%016llx\n", isa_mb);
  738. if (next < memno)
  739. memmove(&hose->mem_resources[isa_hole],
  740. &hose->mem_resources[next],
  741. sizeof(struct resource) * (memno - next));
  742. hose->mem_resources[--memno].flags = 0;
  743. }
  744. }
  745. /* Decide whether to display the domain number in /proc */
  746. int pci_proc_domain(struct pci_bus *bus)
  747. {
  748. struct pci_controller *hose = pci_bus_to_host(bus);
  749. #ifdef CONFIG_PPC64
  750. return hose->buid != 0;
  751. #else
  752. if (!(ppc_pci_flags & PPC_PCI_ENABLE_PROC_DOMAINS))
  753. return 0;
  754. if (ppc_pci_flags & PPC_PCI_COMPAT_DOMAIN_0)
  755. return hose->global_number != 0;
  756. return 1;
  757. #endif
  758. }
  759. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  760. struct resource *res)
  761. {
  762. resource_size_t offset = 0, mask = (resource_size_t)-1;
  763. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  764. if (!hose)
  765. return;
  766. if (res->flags & IORESOURCE_IO) {
  767. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  768. mask = 0xffffffffu;
  769. } else if (res->flags & IORESOURCE_MEM)
  770. offset = hose->pci_mem_offset;
  771. region->start = (res->start - offset) & mask;
  772. region->end = (res->end - offset) & mask;
  773. }
  774. EXPORT_SYMBOL(pcibios_resource_to_bus);
  775. void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  776. struct pci_bus_region *region)
  777. {
  778. resource_size_t offset = 0, mask = (resource_size_t)-1;
  779. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  780. if (!hose)
  781. return;
  782. if (res->flags & IORESOURCE_IO) {
  783. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  784. mask = 0xffffffffu;
  785. } else if (res->flags & IORESOURCE_MEM)
  786. offset = hose->pci_mem_offset;
  787. res->start = (region->start + offset) & mask;
  788. res->end = (region->end + offset) & mask;
  789. }
  790. EXPORT_SYMBOL(pcibios_bus_to_resource);
  791. /* Fixup a bus resource into a linux resource */
  792. static void __devinit fixup_resource(struct resource *res, struct pci_dev *dev)
  793. {
  794. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  795. resource_size_t offset = 0, mask = (resource_size_t)-1;
  796. if (res->flags & IORESOURCE_IO) {
  797. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  798. mask = 0xffffffffu;
  799. } else if (res->flags & IORESOURCE_MEM)
  800. offset = hose->pci_mem_offset;
  801. res->start = (res->start + offset) & mask;
  802. res->end = (res->end + offset) & mask;
  803. }
  804. /* This header fixup will do the resource fixup for all devices as they are
  805. * probed, but not for bridge ranges
  806. */
  807. static void __devinit pcibios_fixup_resources(struct pci_dev *dev)
  808. {
  809. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  810. int i;
  811. if (!hose) {
  812. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  813. pci_name(dev));
  814. return;
  815. }
  816. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  817. struct resource *res = dev->resource + i;
  818. if (!res->flags)
  819. continue;
  820. /* On platforms that have PPC_PCI_PROBE_ONLY set, we don't
  821. * consider 0 as an unassigned BAR value. It's technically
  822. * a valid value, but linux doesn't like it... so when we can
  823. * re-assign things, we do so, but if we can't, we keep it
  824. * around and hope for the best...
  825. */
  826. if (res->start == 0 && !(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  827. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] is unassigned\n",
  828. pci_name(dev), i,
  829. (unsigned long long)res->start,
  830. (unsigned long long)res->end,
  831. (unsigned int)res->flags);
  832. res->end -= res->start;
  833. res->start = 0;
  834. res->flags |= IORESOURCE_UNSET;
  835. continue;
  836. }
  837. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] fixup...\n",
  838. pci_name(dev), i,
  839. (unsigned long long)res->start,\
  840. (unsigned long long)res->end,
  841. (unsigned int)res->flags);
  842. fixup_resource(res, dev);
  843. pr_debug("PCI:%s %016llx-%016llx\n",
  844. pci_name(dev),
  845. (unsigned long long)res->start,
  846. (unsigned long long)res->end);
  847. }
  848. /* Call machine specific resource fixup */
  849. if (ppc_md.pcibios_fixup_resources)
  850. ppc_md.pcibios_fixup_resources(dev);
  851. }
  852. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  853. /* This function tries to figure out if a bridge resource has been initialized
  854. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  855. * things go more smoothly when it gets it right. It should covers cases such
  856. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  857. */
  858. static int __devinit pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  859. struct resource *res)
  860. {
  861. struct pci_controller *hose = pci_bus_to_host(bus);
  862. struct pci_dev *dev = bus->self;
  863. resource_size_t offset;
  864. u16 command;
  865. int i;
  866. /* We don't do anything if PCI_PROBE_ONLY is set */
  867. if (ppc_pci_flags & PPC_PCI_PROBE_ONLY)
  868. return 0;
  869. /* Job is a bit different between memory and IO */
  870. if (res->flags & IORESOURCE_MEM) {
  871. /* If the BAR is non-0 (res != pci_mem_offset) then it's probably been
  872. * initialized by somebody
  873. */
  874. if (res->start != hose->pci_mem_offset)
  875. return 0;
  876. /* The BAR is 0, let's check if memory decoding is enabled on
  877. * the bridge. If not, we consider it unassigned
  878. */
  879. pci_read_config_word(dev, PCI_COMMAND, &command);
  880. if ((command & PCI_COMMAND_MEMORY) == 0)
  881. return 1;
  882. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  883. * resources covers that starting address (0 then it's good enough for
  884. * us for memory
  885. */
  886. for (i = 0; i < 3; i++) {
  887. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  888. hose->mem_resources[i].start == hose->pci_mem_offset)
  889. return 0;
  890. }
  891. /* Well, it starts at 0 and we know it will collide so we may as
  892. * well consider it as unassigned. That covers the Apple case.
  893. */
  894. return 1;
  895. } else {
  896. /* If the BAR is non-0, then we consider it assigned */
  897. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  898. if (((res->start - offset) & 0xfffffffful) != 0)
  899. return 0;
  900. /* Here, we are a bit different than memory as typically IO space
  901. * starting at low addresses -is- valid. What we do instead if that
  902. * we consider as unassigned anything that doesn't have IO enabled
  903. * in the PCI command register, and that's it.
  904. */
  905. pci_read_config_word(dev, PCI_COMMAND, &command);
  906. if (command & PCI_COMMAND_IO)
  907. return 0;
  908. /* It's starting at 0 and IO is disabled in the bridge, consider
  909. * it unassigned
  910. */
  911. return 1;
  912. }
  913. }
  914. /* Fixup resources of a PCI<->PCI bridge */
  915. static void __devinit pcibios_fixup_bridge(struct pci_bus *bus)
  916. {
  917. struct resource *res;
  918. int i;
  919. struct pci_dev *dev = bus->self;
  920. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  921. if ((res = bus->resource[i]) == NULL)
  922. continue;
  923. if (!res->flags)
  924. continue;
  925. if (i >= 3 && bus->self->transparent)
  926. continue;
  927. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x] fixup...\n",
  928. pci_name(dev), i,
  929. (unsigned long long)res->start,\
  930. (unsigned long long)res->end,
  931. (unsigned int)res->flags);
  932. /* Perform fixup */
  933. fixup_resource(res, dev);
  934. /* Try to detect uninitialized P2P bridge resources,
  935. * and clear them out so they get re-assigned later
  936. */
  937. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  938. res->flags = 0;
  939. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  940. } else {
  941. pr_debug("PCI:%s %016llx-%016llx\n",
  942. pci_name(dev),
  943. (unsigned long long)res->start,
  944. (unsigned long long)res->end);
  945. }
  946. }
  947. }
  948. static void __devinit __pcibios_fixup_bus(struct pci_bus *bus)
  949. {
  950. struct pci_dev *dev = bus->self;
  951. pr_debug("PCI: Fixup bus %d (%s)\n", bus->number, dev ? pci_name(dev) : "PHB");
  952. /* Fixup PCI<->PCI bridges. Host bridges are handled separately, for
  953. * now differently between 32 and 64 bits.
  954. */
  955. if (dev != NULL)
  956. pcibios_fixup_bridge(bus);
  957. /* Additional setup that is different between 32 and 64 bits for now */
  958. pcibios_do_bus_setup(bus);
  959. /* Platform specific bus fixups */
  960. if (ppc_md.pcibios_fixup_bus)
  961. ppc_md.pcibios_fixup_bus(bus);
  962. /* Read default IRQs and fixup if necessary */
  963. list_for_each_entry(dev, &bus->devices, bus_list) {
  964. pci_read_irq_line(dev);
  965. if (ppc_md.pci_irq_fixup)
  966. ppc_md.pci_irq_fixup(dev);
  967. }
  968. }
  969. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  970. {
  971. /* When called from the generic PCI probe, read PCI<->PCI bridge
  972. * bases before proceeding
  973. */
  974. if (bus->self != NULL)
  975. pci_read_bridge_bases(bus);
  976. __pcibios_fixup_bus(bus);
  977. }
  978. EXPORT_SYMBOL(pcibios_fixup_bus);
  979. /* When building a bus from the OF tree rather than probing, we need a
  980. * slightly different version of the fixup which doesn't read the
  981. * bridge bases using config space accesses
  982. */
  983. void __devinit pcibios_fixup_of_probed_bus(struct pci_bus *bus)
  984. {
  985. __pcibios_fixup_bus(bus);
  986. }
  987. static int skip_isa_ioresource_align(struct pci_dev *dev)
  988. {
  989. if ((ppc_pci_flags & PPC_PCI_CAN_SKIP_ISA_ALIGN) &&
  990. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  991. return 1;
  992. return 0;
  993. }
  994. /*
  995. * We need to avoid collisions with `mirrored' VGA ports
  996. * and other strange ISA hardware, so we always want the
  997. * addresses to be allocated in the 0x000-0x0ff region
  998. * modulo 0x400.
  999. *
  1000. * Why? Because some silly external IO cards only decode
  1001. * the low 10 bits of the IO address. The 0x00-0xff region
  1002. * is reserved for motherboard devices that decode all 16
  1003. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  1004. * but we want to try to avoid allocating at 0x2900-0x2bff
  1005. * which might have be mirrored at 0x0100-0x03ff..
  1006. */
  1007. void pcibios_align_resource(void *data, struct resource *res,
  1008. resource_size_t size, resource_size_t align)
  1009. {
  1010. struct pci_dev *dev = data;
  1011. if (res->flags & IORESOURCE_IO) {
  1012. resource_size_t start = res->start;
  1013. if (skip_isa_ioresource_align(dev))
  1014. return;
  1015. if (start & 0x300) {
  1016. start = (start + 0x3ff) & ~0x3ff;
  1017. res->start = start;
  1018. }
  1019. }
  1020. }
  1021. EXPORT_SYMBOL(pcibios_align_resource);
  1022. /*
  1023. * Reparent resource children of pr that conflict with res
  1024. * under res, and make res replace those children.
  1025. */
  1026. static int __init reparent_resources(struct resource *parent,
  1027. struct resource *res)
  1028. {
  1029. struct resource *p, **pp;
  1030. struct resource **firstpp = NULL;
  1031. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  1032. if (p->end < res->start)
  1033. continue;
  1034. if (res->end < p->start)
  1035. break;
  1036. if (p->start < res->start || p->end > res->end)
  1037. return -1; /* not completely contained */
  1038. if (firstpp == NULL)
  1039. firstpp = pp;
  1040. }
  1041. if (firstpp == NULL)
  1042. return -1; /* didn't find any conflicting entries? */
  1043. res->parent = parent;
  1044. res->child = *firstpp;
  1045. res->sibling = *pp;
  1046. *firstpp = res;
  1047. *pp = NULL;
  1048. for (p = res->child; p != NULL; p = p->sibling) {
  1049. p->parent = res;
  1050. DBG(KERN_INFO "PCI: reparented %s [%llx..%llx] under %s\n",
  1051. p->name,
  1052. (unsigned long long)p->start,
  1053. (unsigned long long)p->end, res->name);
  1054. }
  1055. return 0;
  1056. }
  1057. /*
  1058. * Handle resources of PCI devices. If the world were perfect, we could
  1059. * just allocate all the resource regions and do nothing more. It isn't.
  1060. * On the other hand, we cannot just re-allocate all devices, as it would
  1061. * require us to know lots of host bridge internals. So we attempt to
  1062. * keep as much of the original configuration as possible, but tweak it
  1063. * when it's found to be wrong.
  1064. *
  1065. * Known BIOS problems we have to work around:
  1066. * - I/O or memory regions not configured
  1067. * - regions configured, but not enabled in the command register
  1068. * - bogus I/O addresses above 64K used
  1069. * - expansion ROMs left enabled (this may sound harmless, but given
  1070. * the fact the PCI specs explicitly allow address decoders to be
  1071. * shared between expansion ROMs and other resource regions, it's
  1072. * at least dangerous)
  1073. *
  1074. * Our solution:
  1075. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  1076. * This gives us fixed barriers on where we can allocate.
  1077. * (2) Allocate resources for all enabled devices. If there is
  1078. * a collision, just mark the resource as unallocated. Also
  1079. * disable expansion ROMs during this step.
  1080. * (3) Try to allocate resources for disabled devices. If the
  1081. * resources were assigned correctly, everything goes well,
  1082. * if they weren't, they won't disturb allocation of other
  1083. * resources.
  1084. * (4) Assign new addresses to resources which were either
  1085. * not configured at all or misconfigured. If explicitly
  1086. * requested by the user, configure expansion ROM address
  1087. * as well.
  1088. */
  1089. void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1090. {
  1091. struct pci_bus *b;
  1092. int i;
  1093. struct resource *res, *pr;
  1094. for (i = 0; i < PCI_BUS_NUM_RESOURCES; ++i) {
  1095. if ((res = bus->resource[i]) == NULL || !res->flags
  1096. || res->start > res->end)
  1097. continue;
  1098. if (bus->parent == NULL)
  1099. pr = (res->flags & IORESOURCE_IO) ?
  1100. &ioport_resource : &iomem_resource;
  1101. else {
  1102. /* Don't bother with non-root busses when
  1103. * re-assigning all resources. We clear the
  1104. * resource flags as if they were colliding
  1105. * and as such ensure proper re-allocation
  1106. * later.
  1107. */
  1108. if (ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)
  1109. goto clear_resource;
  1110. pr = pci_find_parent_resource(bus->self, res);
  1111. if (pr == res) {
  1112. /* this happens when the generic PCI
  1113. * code (wrongly) decides that this
  1114. * bridge is transparent -- paulus
  1115. */
  1116. continue;
  1117. }
  1118. }
  1119. DBG("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1120. "[0x%x], parent %p (%s)\n",
  1121. bus->self ? pci_name(bus->self) : "PHB",
  1122. bus->number, i,
  1123. (unsigned long long)res->start,
  1124. (unsigned long long)res->end,
  1125. (unsigned int)res->flags,
  1126. pr, (pr && pr->name) ? pr->name : "nil");
  1127. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1128. if (request_resource(pr, res) == 0)
  1129. continue;
  1130. /*
  1131. * Must be a conflict with an existing entry.
  1132. * Move that entry (or entries) under the
  1133. * bridge resource and try again.
  1134. */
  1135. if (reparent_resources(pr, res) == 0)
  1136. continue;
  1137. }
  1138. printk(KERN_WARNING "PCI: Cannot allocate resource region "
  1139. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1140. clear_resource:
  1141. res->flags = 0;
  1142. }
  1143. list_for_each_entry(b, &bus->children, node)
  1144. pcibios_allocate_bus_resources(b);
  1145. }
  1146. static inline void __devinit alloc_resource(struct pci_dev *dev, int idx)
  1147. {
  1148. struct resource *pr, *r = &dev->resource[idx];
  1149. DBG("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1150. pci_name(dev), idx,
  1151. (unsigned long long)r->start,
  1152. (unsigned long long)r->end,
  1153. (unsigned int)r->flags);
  1154. pr = pci_find_parent_resource(dev, r);
  1155. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1156. request_resource(pr, r) < 0) {
  1157. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1158. " of device %s, will remap\n", idx, pci_name(dev));
  1159. if (pr)
  1160. DBG("PCI: parent is %p: %016llx-%016llx [%x]\n", pr,
  1161. (unsigned long long)pr->start,
  1162. (unsigned long long)pr->end,
  1163. (unsigned int)pr->flags);
  1164. /* We'll assign a new address later */
  1165. r->flags |= IORESOURCE_UNSET;
  1166. r->end -= r->start;
  1167. r->start = 0;
  1168. }
  1169. }
  1170. static void __init pcibios_allocate_resources(int pass)
  1171. {
  1172. struct pci_dev *dev = NULL;
  1173. int idx, disabled;
  1174. u16 command;
  1175. struct resource *r;
  1176. for_each_pci_dev(dev) {
  1177. pci_read_config_word(dev, PCI_COMMAND, &command);
  1178. for (idx = 0; idx < 6; idx++) {
  1179. r = &dev->resource[idx];
  1180. if (r->parent) /* Already allocated */
  1181. continue;
  1182. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1183. continue; /* Not assigned at all */
  1184. if (r->flags & IORESOURCE_IO)
  1185. disabled = !(command & PCI_COMMAND_IO);
  1186. else
  1187. disabled = !(command & PCI_COMMAND_MEMORY);
  1188. if (pass == disabled)
  1189. alloc_resource(dev, idx);
  1190. }
  1191. if (pass)
  1192. continue;
  1193. r = &dev->resource[PCI_ROM_RESOURCE];
  1194. if (r->flags & IORESOURCE_ROM_ENABLE) {
  1195. /* Turn the ROM off, leave the resource region,
  1196. * but keep it unregistered.
  1197. */
  1198. u32 reg;
  1199. DBG("PCI: Switching off ROM of %s\n", pci_name(dev));
  1200. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1201. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1202. pci_write_config_dword(dev, dev->rom_base_reg,
  1203. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1204. }
  1205. }
  1206. }
  1207. void __init pcibios_resource_survey(void)
  1208. {
  1209. struct pci_bus *b;
  1210. /* Allocate and assign resources. If we re-assign everything, then
  1211. * we skip the allocate phase
  1212. */
  1213. list_for_each_entry(b, &pci_root_buses, node)
  1214. pcibios_allocate_bus_resources(b);
  1215. if (!(ppc_pci_flags & PPC_PCI_REASSIGN_ALL_RSRC)) {
  1216. pcibios_allocate_resources(0);
  1217. pcibios_allocate_resources(1);
  1218. }
  1219. if (!(ppc_pci_flags & PPC_PCI_PROBE_ONLY)) {
  1220. DBG("PCI: Assigning unassigned resouces...\n");
  1221. pci_assign_unassigned_resources();
  1222. }
  1223. /* Call machine dependent fixup */
  1224. if (ppc_md.pcibios_fixup)
  1225. ppc_md.pcibios_fixup();
  1226. }
  1227. #ifdef CONFIG_HOTPLUG
  1228. /* This is used by the pSeries hotplug driver to allocate resource
  1229. * of newly plugged busses. We can try to consolidate with the
  1230. * rest of the code later, for now, keep it as-is
  1231. */
  1232. void __devinit pcibios_claim_one_bus(struct pci_bus *bus)
  1233. {
  1234. struct pci_dev *dev;
  1235. struct pci_bus *child_bus;
  1236. list_for_each_entry(dev, &bus->devices, bus_list) {
  1237. int i;
  1238. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1239. struct resource *r = &dev->resource[i];
  1240. if (r->parent || !r->start || !r->flags)
  1241. continue;
  1242. pci_claim_resource(dev, i);
  1243. }
  1244. }
  1245. list_for_each_entry(child_bus, &bus->children, node)
  1246. pcibios_claim_one_bus(child_bus);
  1247. }
  1248. EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
  1249. #endif /* CONFIG_HOTPLUG */
  1250. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1251. {
  1252. if (ppc_md.pcibios_enable_device_hook)
  1253. if (ppc_md.pcibios_enable_device_hook(dev))
  1254. return -EINVAL;
  1255. return pci_enable_resources(dev, mask);
  1256. }