pci-bridge.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. #ifndef _ASM_POWERPC_PCI_BRIDGE_H
  2. #define _ASM_POWERPC_PCI_BRIDGE_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/pci.h>
  11. #include <linux/list.h>
  12. #include <linux/ioport.h>
  13. struct device_node;
  14. extern unsigned int ppc_pci_flags;
  15. enum {
  16. /* Force re-assigning all resources (ignore firmware
  17. * setup completely)
  18. */
  19. PPC_PCI_REASSIGN_ALL_RSRC = 0x00000001,
  20. /* Re-assign all bus numbers */
  21. PPC_PCI_REASSIGN_ALL_BUS = 0x00000002,
  22. /* Do not try to assign, just use existing setup */
  23. PPC_PCI_PROBE_ONLY = 0x00000004,
  24. /* Don't bother with ISA alignment unless the bridge has
  25. * ISA forwarding enabled
  26. */
  27. PPC_PCI_CAN_SKIP_ISA_ALIGN = 0x00000008,
  28. /* Enable domain numbers in /proc */
  29. PPC_PCI_ENABLE_PROC_DOMAINS = 0x00000010,
  30. /* ... except for domain 0 */
  31. PPC_PCI_COMPAT_DOMAIN_0 = 0x00000020,
  32. };
  33. /*
  34. * Structure of a PCI controller (host bridge)
  35. */
  36. struct pci_controller {
  37. struct pci_bus *bus;
  38. char is_dynamic;
  39. #ifdef CONFIG_PPC64
  40. int node;
  41. #endif
  42. struct device_node *dn;
  43. struct list_head list_node;
  44. struct device *parent;
  45. int first_busno;
  46. int last_busno;
  47. #ifndef CONFIG_PPC64
  48. int self_busno;
  49. #endif
  50. void __iomem *io_base_virt;
  51. #ifdef CONFIG_PPC64
  52. void *io_base_alloc;
  53. #endif
  54. resource_size_t io_base_phys;
  55. #ifndef CONFIG_PPC64
  56. resource_size_t pci_io_size;
  57. #endif
  58. /* Some machines (PReP) have a non 1:1 mapping of
  59. * the PCI memory space in the CPU bus space
  60. */
  61. resource_size_t pci_mem_offset;
  62. #ifdef CONFIG_PPC64
  63. unsigned long pci_io_size;
  64. #endif
  65. /* Some machines have a special region to forward the ISA
  66. * "memory" cycles such as VGA memory regions. Left to 0
  67. * if unsupported
  68. */
  69. resource_size_t isa_mem_phys;
  70. resource_size_t isa_mem_size;
  71. struct pci_ops *ops;
  72. unsigned int __iomem *cfg_addr;
  73. void __iomem *cfg_data;
  74. #ifndef CONFIG_PPC64
  75. /*
  76. * Used for variants of PCI indirect handling and possible quirks:
  77. * SET_CFG_TYPE - used on 4xx or any PHB that does explicit type0/1
  78. * EXT_REG - provides access to PCI-e extended registers
  79. * SURPRESS_PRIMARY_BUS - we surpress the setting of PCI_PRIMARY_BUS
  80. * on Freescale PCI-e controllers since they used the PCI_PRIMARY_BUS
  81. * to determine which bus number to match on when generating type0
  82. * config cycles
  83. * NO_PCIE_LINK - the Freescale PCI-e controllers have issues with
  84. * hanging if we don't have link and try to do config cycles to
  85. * anything but the PHB. Only allow talking to the PHB if this is
  86. * set.
  87. * BIG_ENDIAN - cfg_addr is a big endian register
  88. * BROKEN_MRM - the 440EPx/GRx chips have an errata that causes hangs on
  89. * the PLB4. Effectively disable MRM commands by setting this.
  90. */
  91. #define PPC_INDIRECT_TYPE_SET_CFG_TYPE 0x00000001
  92. #define PPC_INDIRECT_TYPE_EXT_REG 0x00000002
  93. #define PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS 0x00000004
  94. #define PPC_INDIRECT_TYPE_NO_PCIE_LINK 0x00000008
  95. #define PPC_INDIRECT_TYPE_BIG_ENDIAN 0x00000010
  96. #define PPC_INDIRECT_TYPE_BROKEN_MRM 0x00000020
  97. u32 indirect_type;
  98. #endif /* !CONFIG_PPC64 */
  99. /* Currently, we limit ourselves to 1 IO range and 3 mem
  100. * ranges since the common pci_bus structure can't handle more
  101. */
  102. struct resource io_resource;
  103. struct resource mem_resources[3];
  104. int global_number; /* PCI domain number */
  105. #ifdef CONFIG_PPC64
  106. unsigned long buid;
  107. unsigned long dma_window_base_cur;
  108. unsigned long dma_window_size;
  109. void *private_data;
  110. #endif /* CONFIG_PPC64 */
  111. };
  112. #ifndef CONFIG_PPC64
  113. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  114. {
  115. return bus->sysdata;
  116. }
  117. static inline int isa_vaddr_is_ioport(void __iomem *address)
  118. {
  119. /* No specific ISA handling on ppc32 at this stage, it
  120. * all goes through PCI
  121. */
  122. return 0;
  123. }
  124. /* These are used for config access before all the PCI probing
  125. has been done. */
  126. extern int early_read_config_byte(struct pci_controller *hose, int bus,
  127. int dev_fn, int where, u8 *val);
  128. extern int early_read_config_word(struct pci_controller *hose, int bus,
  129. int dev_fn, int where, u16 *val);
  130. extern int early_read_config_dword(struct pci_controller *hose, int bus,
  131. int dev_fn, int where, u32 *val);
  132. extern int early_write_config_byte(struct pci_controller *hose, int bus,
  133. int dev_fn, int where, u8 val);
  134. extern int early_write_config_word(struct pci_controller *hose, int bus,
  135. int dev_fn, int where, u16 val);
  136. extern int early_write_config_dword(struct pci_controller *hose, int bus,
  137. int dev_fn, int where, u32 val);
  138. extern int early_find_capability(struct pci_controller *hose, int bus,
  139. int dev_fn, int cap);
  140. extern void setup_indirect_pci(struct pci_controller* hose,
  141. resource_size_t cfg_addr,
  142. resource_size_t cfg_data, u32 flags);
  143. extern void setup_grackle(struct pci_controller *hose);
  144. #else /* CONFIG_PPC64 */
  145. /*
  146. * PCI stuff, for nodes representing PCI devices, pointed to
  147. * by device_node->data.
  148. */
  149. struct iommu_table;
  150. struct pci_dn {
  151. int busno; /* pci bus number */
  152. int devfn; /* pci device and function number */
  153. struct pci_controller *phb; /* for pci devices */
  154. struct iommu_table *iommu_table; /* for phb's or bridges */
  155. struct device_node *node; /* back-pointer to the device_node */
  156. int pci_ext_config_space; /* for pci devices */
  157. #ifdef CONFIG_EEH
  158. struct pci_dev *pcidev; /* back-pointer to the pci device */
  159. int class_code; /* pci device class */
  160. int eeh_mode; /* See eeh.h for possible EEH_MODEs */
  161. int eeh_config_addr;
  162. int eeh_pe_config_addr; /* new-style partition endpoint address */
  163. int eeh_check_count; /* # times driver ignored error */
  164. int eeh_freeze_count; /* # times this device froze up. */
  165. int eeh_false_positives; /* # times this device reported #ff's */
  166. u32 config_space[16]; /* saved PCI config space */
  167. #endif
  168. };
  169. /* Get the pointer to a device_node's pci_dn */
  170. #define PCI_DN(dn) ((struct pci_dn *) (dn)->data)
  171. extern struct device_node *fetch_dev_dn(struct pci_dev *dev);
  172. /* Get a device_node from a pci_dev. This code must be fast except
  173. * in the case where the sysdata is incorrect and needs to be fixed
  174. * up (this will only happen once).
  175. * In this case the sysdata will have been inherited from a PCI host
  176. * bridge or a PCI-PCI bridge further up the tree, so it will point
  177. * to a valid struct pci_dn, just not the one we want.
  178. */
  179. static inline struct device_node *pci_device_to_OF_node(struct pci_dev *dev)
  180. {
  181. struct device_node *dn = dev->sysdata;
  182. struct pci_dn *pdn = dn->data;
  183. if (pdn && pdn->devfn == dev->devfn && pdn->busno == dev->bus->number)
  184. return dn; /* fast path. sysdata is good */
  185. return fetch_dev_dn(dev);
  186. }
  187. static inline int pci_device_from_OF_node(struct device_node *np,
  188. u8 *bus, u8 *devfn)
  189. {
  190. if (!PCI_DN(np))
  191. return -ENODEV;
  192. *bus = PCI_DN(np)->busno;
  193. *devfn = PCI_DN(np)->devfn;
  194. return 0;
  195. }
  196. static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
  197. {
  198. if (bus->self)
  199. return pci_device_to_OF_node(bus->self);
  200. else
  201. return bus->sysdata; /* Must be root bus (PHB) */
  202. }
  203. /** Find the bus corresponding to the indicated device node */
  204. extern struct pci_bus *pcibios_find_pci_bus(struct device_node *dn);
  205. /** Remove all of the PCI devices under this bus */
  206. extern void pcibios_remove_pci_devices(struct pci_bus *bus);
  207. /** Discover new pci devices under this bus, and add them */
  208. extern void pcibios_add_pci_devices(struct pci_bus *bus);
  209. extern void pcibios_fixup_new_pci_devices(struct pci_bus *bus);
  210. extern int pcibios_remove_root_bus(struct pci_controller *phb);
  211. static inline struct pci_controller *pci_bus_to_host(const struct pci_bus *bus)
  212. {
  213. struct device_node *busdn = bus->sysdata;
  214. BUG_ON(busdn == NULL);
  215. return PCI_DN(busdn)->phb;
  216. }
  217. extern void isa_bridge_find_early(struct pci_controller *hose);
  218. static inline int isa_vaddr_is_ioport(void __iomem *address)
  219. {
  220. /* Check if address hits the reserved legacy IO range */
  221. unsigned long ea = (unsigned long)address;
  222. return ea >= ISA_IO_BASE && ea < ISA_IO_END;
  223. }
  224. extern int pcibios_unmap_io_space(struct pci_bus *bus);
  225. extern int pcibios_map_io_space(struct pci_bus *bus);
  226. /* Return values for ppc_md.pci_probe_mode function */
  227. #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
  228. #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
  229. #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
  230. #ifdef CONFIG_NUMA
  231. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = (NODE))
  232. #else
  233. #define PHB_SET_NODE(PHB, NODE) ((PHB)->node = -1)
  234. #endif
  235. #endif /* CONFIG_PPC64 */
  236. /* Get the PCI host controller for an OF device */
  237. extern struct pci_controller *pci_find_hose_for_OF_device(
  238. struct device_node* node);
  239. /* Fill up host controller resources from the OF node */
  240. extern void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  241. struct device_node *dev, int primary);
  242. /* Allocate & free a PCI host bridge structure */
  243. extern struct pci_controller *pcibios_alloc_controller(struct device_node *dev);
  244. extern void pcibios_free_controller(struct pci_controller *phb);
  245. #ifdef CONFIG_PCI
  246. extern unsigned long pci_address_to_pio(phys_addr_t address);
  247. extern int pcibios_vaddr_is_ioport(void __iomem *address);
  248. #else
  249. static inline unsigned long pci_address_to_pio(phys_addr_t address)
  250. {
  251. return (unsigned long)-1;
  252. }
  253. static inline int pcibios_vaddr_is_ioport(void __iomem *address)
  254. {
  255. return 0;
  256. }
  257. #endif /* CONFIG_PCI */
  258. #endif /* __KERNEL__ */
  259. #endif /* _ASM_POWERPC_PCI_BRIDGE_H */