mpc8377_rdb.dts 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * MPC8377E RDB Device Tree Source
  3. *
  4. * Copyright 2007, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,mpc8377rdb";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. serial0 = &serial0;
  20. serial1 = &serial1;
  21. pci0 = &pci0;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. PowerPC,8377@0 {
  27. device_type = "cpu";
  28. reg = <0x0>;
  29. d-cache-line-size = <32>;
  30. i-cache-line-size = <32>;
  31. d-cache-size = <32768>;
  32. i-cache-size = <32768>;
  33. timebase-frequency = <0>;
  34. bus-frequency = <0>;
  35. clock-frequency = <0>;
  36. };
  37. };
  38. memory {
  39. device_type = "memory";
  40. reg = <0x00000000 0x10000000>; // 256MB at 0
  41. };
  42. localbus@e0005000 {
  43. #address-cells = <2>;
  44. #size-cells = <1>;
  45. compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus";
  46. reg = <0xe0005000 0x1000>;
  47. interrupts = <77 0x8>;
  48. interrupt-parent = <&ipic>;
  49. // CS0 and CS1 are swapped when
  50. // booting from nand, but the
  51. // addresses are the same.
  52. ranges = <0x0 0x0 0xfe000000 0x00800000
  53. 0x1 0x0 0xe0600000 0x00008000
  54. 0x2 0x0 0xf0000000 0x00020000
  55. 0x3 0x0 0xfa000000 0x00008000>;
  56. flash@0,0 {
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. compatible = "cfi-flash";
  60. reg = <0x0 0x0 0x800000>;
  61. bank-width = <2>;
  62. device-width = <1>;
  63. };
  64. nand@1,0 {
  65. #address-cells = <1>;
  66. #size-cells = <1>;
  67. compatible = "fsl,mpc8377-fcm-nand",
  68. "fsl,elbc-fcm-nand";
  69. reg = <0x1 0x0 0x8000>;
  70. u-boot@0 {
  71. reg = <0x0 0x100000>;
  72. read-only;
  73. };
  74. kernel@100000 {
  75. reg = <0x100000 0x300000>;
  76. };
  77. fs@400000 {
  78. reg = <0x400000 0x1c00000>;
  79. };
  80. };
  81. };
  82. immr@e0000000 {
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. device_type = "soc";
  86. compatible = "simple-bus";
  87. ranges = <0x0 0xe0000000 0x00100000>;
  88. reg = <0xe0000000 0x00000200>;
  89. bus-frequency = <0>;
  90. wdt@200 {
  91. device_type = "watchdog";
  92. compatible = "mpc83xx_wdt";
  93. reg = <0x200 0x100>;
  94. };
  95. i2c@3000 {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. cell-index = <0>;
  99. compatible = "fsl-i2c";
  100. reg = <0x3000 0x100>;
  101. interrupts = <14 0x8>;
  102. interrupt-parent = <&ipic>;
  103. dfsrr;
  104. rtc@68 {
  105. device_type = "rtc";
  106. compatible = "dallas,ds1339";
  107. reg = <0x68>;
  108. };
  109. mcu_pio: mcu@a {
  110. #gpio-cells = <2>;
  111. compatible = "fsl,mc9s08qg8-mpc8377erdb",
  112. "fsl,mcu-mpc8349emitx";
  113. reg = <0x0a>;
  114. gpio-controller;
  115. };
  116. };
  117. i2c@3100 {
  118. #address-cells = <1>;
  119. #size-cells = <0>;
  120. cell-index = <1>;
  121. compatible = "fsl-i2c";
  122. reg = <0x3100 0x100>;
  123. interrupts = <15 0x8>;
  124. interrupt-parent = <&ipic>;
  125. dfsrr;
  126. };
  127. spi@7000 {
  128. cell-index = <0>;
  129. compatible = "fsl,spi";
  130. reg = <0x7000 0x1000>;
  131. interrupts = <16 0x8>;
  132. interrupt-parent = <&ipic>;
  133. mode = "cpu";
  134. };
  135. dma@82a8 {
  136. #address-cells = <1>;
  137. #size-cells = <1>;
  138. compatible = "fsl,mpc8377-dma", "fsl,elo-dma";
  139. reg = <0x82a8 4>;
  140. ranges = <0 0x8100 0x1a8>;
  141. interrupt-parent = <&ipic>;
  142. interrupts = <71 8>;
  143. cell-index = <0>;
  144. dma-channel@0 {
  145. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  146. reg = <0 0x80>;
  147. cell-index = <0>;
  148. interrupt-parent = <&ipic>;
  149. interrupts = <71 8>;
  150. };
  151. dma-channel@80 {
  152. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  153. reg = <0x80 0x80>;
  154. cell-index = <1>;
  155. interrupt-parent = <&ipic>;
  156. interrupts = <71 8>;
  157. };
  158. dma-channel@100 {
  159. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  160. reg = <0x100 0x80>;
  161. cell-index = <2>;
  162. interrupt-parent = <&ipic>;
  163. interrupts = <71 8>;
  164. };
  165. dma-channel@180 {
  166. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  167. reg = <0x180 0x28>;
  168. cell-index = <3>;
  169. interrupt-parent = <&ipic>;
  170. interrupts = <71 8>;
  171. };
  172. };
  173. usb@23000 {
  174. compatible = "fsl-usb2-dr";
  175. reg = <0x23000 0x1000>;
  176. #address-cells = <1>;
  177. #size-cells = <0>;
  178. interrupt-parent = <&ipic>;
  179. interrupts = <38 0x8>;
  180. phy_type = "ulpi";
  181. };
  182. mdio@24520 {
  183. #address-cells = <1>;
  184. #size-cells = <0>;
  185. compatible = "fsl,gianfar-mdio";
  186. reg = <0x24520 0x20>;
  187. phy2: ethernet-phy@2 {
  188. interrupt-parent = <&ipic>;
  189. interrupts = <17 0x8>;
  190. reg = <0x2>;
  191. device_type = "ethernet-phy";
  192. };
  193. };
  194. enet0: ethernet@24000 {
  195. cell-index = <0>;
  196. device_type = "network";
  197. model = "eTSEC";
  198. compatible = "gianfar";
  199. reg = <0x24000 0x1000>;
  200. local-mac-address = [ 00 00 00 00 00 00 ];
  201. interrupts = <32 0x8 33 0x8 34 0x8>;
  202. phy-connection-type = "mii";
  203. interrupt-parent = <&ipic>;
  204. phy-handle = <&phy2>;
  205. };
  206. enet1: ethernet@25000 {
  207. cell-index = <1>;
  208. device_type = "network";
  209. model = "eTSEC";
  210. compatible = "gianfar";
  211. reg = <0x25000 0x1000>;
  212. local-mac-address = [ 00 00 00 00 00 00 ];
  213. interrupts = <35 0x8 36 0x8 37 0x8>;
  214. phy-connection-type = "mii";
  215. interrupt-parent = <&ipic>;
  216. fixed-link = <1 1 1000 0 0>;
  217. };
  218. serial0: serial@4500 {
  219. cell-index = <0>;
  220. device_type = "serial";
  221. compatible = "ns16550";
  222. reg = <0x4500 0x100>;
  223. clock-frequency = <0>;
  224. interrupts = <9 0x8>;
  225. interrupt-parent = <&ipic>;
  226. };
  227. serial1: serial@4600 {
  228. cell-index = <1>;
  229. device_type = "serial";
  230. compatible = "ns16550";
  231. reg = <0x4600 0x100>;
  232. clock-frequency = <0>;
  233. interrupts = <10 0x8>;
  234. interrupt-parent = <&ipic>;
  235. };
  236. crypto@30000 {
  237. compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
  238. "fsl,sec2.1", "fsl,sec2.0";
  239. reg = <0x30000 0x10000>;
  240. interrupts = <11 0x8>;
  241. interrupt-parent = <&ipic>;
  242. fsl,num-channels = <4>;
  243. fsl,channel-fifo-len = <24>;
  244. fsl,exec-units-mask = <0x9fe>;
  245. fsl,descriptor-types-mask = <0x3ab0ebf>;
  246. };
  247. sata@18000 {
  248. compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
  249. reg = <0x18000 0x1000>;
  250. interrupts = <44 0x8>;
  251. interrupt-parent = <&ipic>;
  252. };
  253. sata@19000 {
  254. compatible = "fsl,mpc8377-sata", "fsl,pq-sata";
  255. reg = <0x19000 0x1000>;
  256. interrupts = <45 0x8>;
  257. interrupt-parent = <&ipic>;
  258. };
  259. /* IPIC
  260. * interrupts cell = <intr #, sense>
  261. * sense values match linux IORESOURCE_IRQ_* defines:
  262. * sense == 8: Level, low assertion
  263. * sense == 2: Edge, high-to-low change
  264. */
  265. ipic: interrupt-controller@700 {
  266. compatible = "fsl,ipic";
  267. interrupt-controller;
  268. #address-cells = <0>;
  269. #interrupt-cells = <2>;
  270. reg = <0x700 0x100>;
  271. };
  272. };
  273. pci0: pci@e0008500 {
  274. interrupt-map-mask = <0xf800 0 0 7>;
  275. interrupt-map = <
  276. /* IRQ5 = 21 = 0x15, IRQ6 = 0x16, IRQ7 = 23 = 0x17 */
  277. /* IDSEL AD14 IRQ6 inta */
  278. 0x7000 0x0 0x0 0x1 &ipic 22 0x8
  279. /* IDSEL AD15 IRQ5 inta, IRQ6 intb, IRQ7 intd */
  280. 0x7800 0x0 0x0 0x1 &ipic 21 0x8
  281. 0x7800 0x0 0x0 0x2 &ipic 22 0x8
  282. 0x7800 0x0 0x0 0x4 &ipic 23 0x8
  283. /* IDSEL AD28 IRQ7 inta, IRQ5 intb IRQ6 intc*/
  284. 0xE000 0x0 0x0 0x1 &ipic 23 0x8
  285. 0xE000 0x0 0x0 0x2 &ipic 21 0x8
  286. 0xE000 0x0 0x0 0x3 &ipic 22 0x8>;
  287. interrupt-parent = <&ipic>;
  288. interrupts = <66 0x8>;
  289. bus-range = <0 0>;
  290. ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  291. 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  292. 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
  293. clock-frequency = <66666666>;
  294. #interrupt-cells = <1>;
  295. #size-cells = <2>;
  296. #address-cells = <3>;
  297. reg = <0xe0008500 0x100 /* internal registers */
  298. 0xe0008300 0x8>; /* config space access registers */
  299. compatible = "fsl,mpc8349-pci";
  300. device_type = "pci";
  301. };
  302. };