mpc8377_mds.dts 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. * MPC8377E MDS Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "fsl,mpc8377emds";
  14. compatible = "fsl,mpc8377emds","fsl,mpc837xmds";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. };
  24. cpus {
  25. #address-cells = <1>;
  26. #size-cells = <0>;
  27. PowerPC,8377@0 {
  28. device_type = "cpu";
  29. reg = <0x0>;
  30. d-cache-line-size = <32>;
  31. i-cache-line-size = <32>;
  32. d-cache-size = <32768>;
  33. i-cache-size = <32768>;
  34. timebase-frequency = <0>;
  35. bus-frequency = <0>;
  36. clock-frequency = <0>;
  37. };
  38. };
  39. memory {
  40. device_type = "memory";
  41. reg = <0x00000000 0x20000000>; // 512MB at 0
  42. };
  43. localbus@e0005000 {
  44. #address-cells = <2>;
  45. #size-cells = <1>;
  46. compatible = "fsl,mpc8377-elbc", "fsl,elbc", "simple-bus";
  47. reg = <0xe0005000 0x1000>;
  48. interrupts = <77 0x8>;
  49. interrupt-parent = <&ipic>;
  50. // booting from NOR flash
  51. ranges = <0 0x0 0xfe000000 0x02000000
  52. 1 0x0 0xf8000000 0x00008000
  53. 3 0x0 0xe0600000 0x00008000>;
  54. flash@0,0 {
  55. #address-cells = <1>;
  56. #size-cells = <1>;
  57. compatible = "cfi-flash";
  58. reg = <0 0x0 0x2000000>;
  59. bank-width = <2>;
  60. device-width = <1>;
  61. u-boot@0 {
  62. reg = <0x0 0x100000>;
  63. read-only;
  64. };
  65. fs@100000 {
  66. reg = <0x100000 0x800000>;
  67. };
  68. kernel@1d00000 {
  69. reg = <0x1d00000 0x200000>;
  70. };
  71. dtb@1f00000 {
  72. reg = <0x1f00000 0x100000>;
  73. };
  74. };
  75. bcsr@1,0 {
  76. reg = <1 0x0 0x8000>;
  77. compatible = "fsl,mpc837xmds-bcsr";
  78. };
  79. nand@3,0 {
  80. #address-cells = <1>;
  81. #size-cells = <1>;
  82. compatible = "fsl,mpc8377-fcm-nand",
  83. "fsl,elbc-fcm-nand";
  84. reg = <3 0x0 0x8000>;
  85. u-boot@0 {
  86. reg = <0x0 0x100000>;
  87. read-only;
  88. };
  89. kernel@100000 {
  90. reg = <0x100000 0x300000>;
  91. };
  92. fs@400000 {
  93. reg = <0x400000 0x1c00000>;
  94. };
  95. };
  96. };
  97. soc@e0000000 {
  98. #address-cells = <1>;
  99. #size-cells = <1>;
  100. device_type = "soc";
  101. compatible = "simple-bus";
  102. ranges = <0x0 0xe0000000 0x00100000>;
  103. reg = <0xe0000000 0x00000200>;
  104. bus-frequency = <0>;
  105. wdt@200 {
  106. compatible = "mpc83xx_wdt";
  107. reg = <0x200 0x100>;
  108. };
  109. i2c@3000 {
  110. #address-cells = <1>;
  111. #size-cells = <0>;
  112. cell-index = <0>;
  113. compatible = "fsl-i2c";
  114. reg = <0x3000 0x100>;
  115. interrupts = <14 0x8>;
  116. interrupt-parent = <&ipic>;
  117. dfsrr;
  118. rtc@68 {
  119. compatible = "dallas,ds1374";
  120. reg = <0x68>;
  121. interrupts = <19 0x8>;
  122. interrupt-parent = <&ipic>;
  123. };
  124. };
  125. i2c@3100 {
  126. #address-cells = <1>;
  127. #size-cells = <0>;
  128. cell-index = <1>;
  129. compatible = "fsl-i2c";
  130. reg = <0x3100 0x100>;
  131. interrupts = <15 0x8>;
  132. interrupt-parent = <&ipic>;
  133. dfsrr;
  134. };
  135. spi@7000 {
  136. cell-index = <0>;
  137. compatible = "fsl,spi";
  138. reg = <0x7000 0x1000>;
  139. interrupts = <16 0x8>;
  140. interrupt-parent = <&ipic>;
  141. mode = "cpu";
  142. };
  143. usb@23000 {
  144. compatible = "fsl-usb2-dr";
  145. reg = <0x23000 0x1000>;
  146. #address-cells = <1>;
  147. #size-cells = <0>;
  148. interrupt-parent = <&ipic>;
  149. interrupts = <38 0x8>;
  150. dr_mode = "host";
  151. phy_type = "ulpi";
  152. };
  153. mdio@24520 {
  154. #address-cells = <1>;
  155. #size-cells = <0>;
  156. compatible = "fsl,gianfar-mdio";
  157. reg = <0x24520 0x20>;
  158. phy2: ethernet-phy@2 {
  159. interrupt-parent = <&ipic>;
  160. interrupts = <17 0x8>;
  161. reg = <0x2>;
  162. device_type = "ethernet-phy";
  163. };
  164. phy3: ethernet-phy@3 {
  165. interrupt-parent = <&ipic>;
  166. interrupts = <18 0x8>;
  167. reg = <0x3>;
  168. device_type = "ethernet-phy";
  169. };
  170. };
  171. enet0: ethernet@24000 {
  172. cell-index = <0>;
  173. device_type = "network";
  174. model = "eTSEC";
  175. compatible = "gianfar";
  176. reg = <0x24000 0x1000>;
  177. local-mac-address = [ 00 00 00 00 00 00 ];
  178. interrupts = <32 0x8 33 0x8 34 0x8>;
  179. phy-connection-type = "mii";
  180. interrupt-parent = <&ipic>;
  181. phy-handle = <&phy2>;
  182. };
  183. enet1: ethernet@25000 {
  184. cell-index = <1>;
  185. device_type = "network";
  186. model = "eTSEC";
  187. compatible = "gianfar";
  188. reg = <0x25000 0x1000>;
  189. local-mac-address = [ 00 00 00 00 00 00 ];
  190. interrupts = <35 0x8 36 0x8 37 0x8>;
  191. phy-connection-type = "mii";
  192. interrupt-parent = <&ipic>;
  193. phy-handle = <&phy3>;
  194. };
  195. serial0: serial@4500 {
  196. cell-index = <0>;
  197. device_type = "serial";
  198. compatible = "ns16550";
  199. reg = <0x4500 0x100>;
  200. clock-frequency = <0>;
  201. interrupts = <9 0x8>;
  202. interrupt-parent = <&ipic>;
  203. };
  204. serial1: serial@4600 {
  205. cell-index = <1>;
  206. device_type = "serial";
  207. compatible = "ns16550";
  208. reg = <0x4600 0x100>;
  209. clock-frequency = <0>;
  210. interrupts = <10 0x8>;
  211. interrupt-parent = <&ipic>;
  212. };
  213. dma@82a8 {
  214. #address-cells = <1>;
  215. #size-cells = <1>;
  216. compatible = "fsl,mpc8377-dma", "fsl,elo-dma";
  217. reg = <0x82a8 4>;
  218. ranges = <0 0x8100 0x1a8>;
  219. interrupt-parent = <&ipic>;
  220. interrupts = <0x47 8>;
  221. cell-index = <0>;
  222. dma-channel@0 {
  223. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  224. reg = <0 0x80>;
  225. cell-index = <0>;
  226. interrupt-parent = <&ipic>;
  227. interrupts = <0x47 8>;
  228. };
  229. dma-channel@80 {
  230. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  231. reg = <0x80 0x80>;
  232. cell-index = <1>;
  233. interrupt-parent = <&ipic>;
  234. interrupts = <0x47 8>;
  235. };
  236. dma-channel@100 {
  237. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  238. reg = <0x100 0x80>;
  239. cell-index = <2>;
  240. interrupt-parent = <&ipic>;
  241. interrupts = <0x47 8>;
  242. };
  243. dma-channel@180 {
  244. compatible = "fsl,mpc8377-dma-channel", "fsl,elo-dma-channel";
  245. reg = <0x180 0x28>;
  246. cell-index = <3>;
  247. interrupt-parent = <&ipic>;
  248. interrupts = <0x47 8>;
  249. };
  250. };
  251. crypto@30000 {
  252. compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
  253. "fsl,sec2.1", "fsl,sec2.0";
  254. reg = <0x30000 0x10000>;
  255. interrupts = <11 0x8>;
  256. interrupt-parent = <&ipic>;
  257. fsl,num-channels = <4>;
  258. fsl,channel-fifo-len = <24>;
  259. fsl,exec-units-mask = <0x9fe>;
  260. fsl,descriptor-types-mask = <0x3ab0ebf>;
  261. };
  262. sdhc@2e000 {
  263. model = "eSDHC";
  264. compatible = "fsl,esdhc";
  265. reg = <0x2e000 0x1000>;
  266. interrupts = <42 0x8>;
  267. interrupt-parent = <&ipic>;
  268. };
  269. sata@18000 {
  270. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  271. reg = <0x18000 0x1000>;
  272. interrupts = <44 0x8>;
  273. interrupt-parent = <&ipic>;
  274. };
  275. sata@19000 {
  276. compatible = "fsl,mpc8379-sata", "fsl,pq-sata";
  277. reg = <0x19000 0x1000>;
  278. interrupts = <45 0x8>;
  279. interrupt-parent = <&ipic>;
  280. };
  281. /* IPIC
  282. * interrupts cell = <intr #, sense>
  283. * sense values match linux IORESOURCE_IRQ_* defines:
  284. * sense == 8: Level, low assertion
  285. * sense == 2: Edge, high-to-low change
  286. */
  287. ipic: pic@700 {
  288. compatible = "fsl,ipic";
  289. interrupt-controller;
  290. #address-cells = <0>;
  291. #interrupt-cells = <2>;
  292. reg = <0x700 0x100>;
  293. };
  294. };
  295. pci0: pci@e0008500 {
  296. cell-index = <0>;
  297. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  298. interrupt-map = <
  299. /* IDSEL 0x11 */
  300. 0x8800 0x0 0x0 0x1 &ipic 20 0x8
  301. 0x8800 0x0 0x0 0x2 &ipic 21 0x8
  302. 0x8800 0x0 0x0 0x3 &ipic 22 0x8
  303. 0x8800 0x0 0x0 0x4 &ipic 23 0x8
  304. /* IDSEL 0x12 */
  305. 0x9000 0x0 0x0 0x1 &ipic 22 0x8
  306. 0x9000 0x0 0x0 0x2 &ipic 23 0x8
  307. 0x9000 0x0 0x0 0x3 &ipic 20 0x8
  308. 0x9000 0x0 0x0 0x4 &ipic 21 0x8
  309. /* IDSEL 0x13 */
  310. 0x9800 0x0 0x0 0x1 &ipic 23 0x8
  311. 0x9800 0x0 0x0 0x2 &ipic 20 0x8
  312. 0x9800 0x0 0x0 0x3 &ipic 21 0x8
  313. 0x9800 0x0 0x0 0x4 &ipic 22 0x8
  314. /* IDSEL 0x15 */
  315. 0xa800 0x0 0x0 0x1 &ipic 20 0x8
  316. 0xa800 0x0 0x0 0x2 &ipic 21 0x8
  317. 0xa800 0x0 0x0 0x3 &ipic 22 0x8
  318. 0xa800 0x0 0x0 0x4 &ipic 23 0x8
  319. /* IDSEL 0x16 */
  320. 0xb000 0x0 0x0 0x1 &ipic 23 0x8
  321. 0xb000 0x0 0x0 0x2 &ipic 20 0x8
  322. 0xb000 0x0 0x0 0x3 &ipic 21 0x8
  323. 0xb000 0x0 0x0 0x4 &ipic 22 0x8
  324. /* IDSEL 0x17 */
  325. 0xb800 0x0 0x0 0x1 &ipic 22 0x8
  326. 0xb800 0x0 0x0 0x2 &ipic 23 0x8
  327. 0xb800 0x0 0x0 0x3 &ipic 20 0x8
  328. 0xb800 0x0 0x0 0x4 &ipic 21 0x8
  329. /* IDSEL 0x18 */
  330. 0xc000 0x0 0x0 0x1 &ipic 21 0x8
  331. 0xc000 0x0 0x0 0x2 &ipic 22 0x8
  332. 0xc000 0x0 0x0 0x3 &ipic 23 0x8
  333. 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
  334. interrupt-parent = <&ipic>;
  335. interrupts = <66 0x8>;
  336. bus-range = <0x0 0x0>;
  337. ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
  338. 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
  339. 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
  340. clock-frequency = <0>;
  341. #interrupt-cells = <1>;
  342. #size-cells = <2>;
  343. #address-cells = <3>;
  344. reg = <0xe0008500 0x100 /* internal registers */
  345. 0xe0008300 0x8>; /* config space access registers */
  346. compatible = "fsl,mpc8349-pci";
  347. device_type = "pci";
  348. };
  349. };