irq.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Interrupt handing routines for NEC VR4100 series.
  3. *
  4. * Copyright (C) 2005-2007 Yoichi Yuasa <yoichi_yuasa@tripeaks.co.jp>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/interrupt.h>
  21. #include <linux/module.h>
  22. #include <asm/irq_cpu.h>
  23. #include <asm/system.h>
  24. #include <asm/vr41xx/irq.h>
  25. typedef struct irq_cascade {
  26. int (*get_irq)(unsigned int);
  27. } irq_cascade_t;
  28. static irq_cascade_t irq_cascade[NR_IRQS] __cacheline_aligned;
  29. static struct irqaction cascade_irqaction = {
  30. .handler = no_action,
  31. .mask = CPU_MASK_NONE,
  32. .name = "cascade",
  33. };
  34. int cascade_irq(unsigned int irq, int (*get_irq)(unsigned int))
  35. {
  36. int retval = 0;
  37. if (irq >= NR_IRQS)
  38. return -EINVAL;
  39. if (irq_cascade[irq].get_irq != NULL)
  40. free_irq(irq, NULL);
  41. irq_cascade[irq].get_irq = get_irq;
  42. if (get_irq != NULL) {
  43. retval = setup_irq(irq, &cascade_irqaction);
  44. if (retval < 0)
  45. irq_cascade[irq].get_irq = NULL;
  46. }
  47. return retval;
  48. }
  49. EXPORT_SYMBOL_GPL(cascade_irq);
  50. static void irq_dispatch(unsigned int irq)
  51. {
  52. irq_cascade_t *cascade;
  53. struct irq_desc *desc;
  54. if (irq >= NR_IRQS) {
  55. atomic_inc(&irq_err_count);
  56. return;
  57. }
  58. cascade = irq_cascade + irq;
  59. if (cascade->get_irq != NULL) {
  60. unsigned int source_irq = irq;
  61. int ret;
  62. desc = irq_desc + source_irq;
  63. if (desc->chip->mask_ack)
  64. desc->chip->mask_ack(source_irq);
  65. else {
  66. desc->chip->mask(source_irq);
  67. desc->chip->ack(source_irq);
  68. }
  69. ret = cascade->get_irq(irq);
  70. irq = ret;
  71. if (ret < 0)
  72. atomic_inc(&irq_err_count);
  73. else
  74. irq_dispatch(irq);
  75. if (!(desc->status & IRQ_DISABLED) && desc->chip->unmask)
  76. desc->chip->unmask(source_irq);
  77. } else
  78. do_IRQ(irq);
  79. }
  80. asmlinkage void plat_irq_dispatch(void)
  81. {
  82. unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
  83. if (pending & CAUSEF_IP7)
  84. do_IRQ(TIMER_IRQ);
  85. else if (pending & 0x7800) {
  86. if (pending & CAUSEF_IP3)
  87. irq_dispatch(INT1_IRQ);
  88. else if (pending & CAUSEF_IP4)
  89. irq_dispatch(INT2_IRQ);
  90. else if (pending & CAUSEF_IP5)
  91. irq_dispatch(INT3_IRQ);
  92. else if (pending & CAUSEF_IP6)
  93. irq_dispatch(INT4_IRQ);
  94. } else if (pending & CAUSEF_IP2)
  95. irq_dispatch(INT0_IRQ);
  96. else if (pending & CAUSEF_IP0)
  97. do_IRQ(MIPS_SOFTINT0_IRQ);
  98. else if (pending & CAUSEF_IP1)
  99. do_IRQ(MIPS_SOFTINT1_IRQ);
  100. else
  101. spurious_interrupt();
  102. }
  103. void __init arch_init_irq(void)
  104. {
  105. mips_cpu_irq_init();
  106. }