msi_ia64.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244
  1. /*
  2. * MSI hooks for standard x86 apic
  3. */
  4. #include <linux/pci.h>
  5. #include <linux/irq.h>
  6. #include <linux/msi.h>
  7. #include <linux/dmar.h>
  8. #include <asm/smp.h>
  9. /*
  10. * Shifts for APIC-based data
  11. */
  12. #define MSI_DATA_VECTOR_SHIFT 0
  13. #define MSI_DATA_VECTOR(v) (((u8)v) << MSI_DATA_VECTOR_SHIFT)
  14. #define MSI_DATA_VECTOR_MASK 0xffffff00
  15. #define MSI_DATA_DELIVERY_SHIFT 8
  16. #define MSI_DATA_DELIVERY_FIXED (0 << MSI_DATA_DELIVERY_SHIFT)
  17. #define MSI_DATA_DELIVERY_LOWPRI (1 << MSI_DATA_DELIVERY_SHIFT)
  18. #define MSI_DATA_LEVEL_SHIFT 14
  19. #define MSI_DATA_LEVEL_DEASSERT (0 << MSI_DATA_LEVEL_SHIFT)
  20. #define MSI_DATA_LEVEL_ASSERT (1 << MSI_DATA_LEVEL_SHIFT)
  21. #define MSI_DATA_TRIGGER_SHIFT 15
  22. #define MSI_DATA_TRIGGER_EDGE (0 << MSI_DATA_TRIGGER_SHIFT)
  23. #define MSI_DATA_TRIGGER_LEVEL (1 << MSI_DATA_TRIGGER_SHIFT)
  24. /*
  25. * Shift/mask fields for APIC-based bus address
  26. */
  27. #define MSI_TARGET_CPU_SHIFT 4
  28. #define MSI_ADDR_HEADER 0xfee00000
  29. #define MSI_ADDR_DESTID_MASK 0xfff0000f
  30. #define MSI_ADDR_DESTID_CPU(cpu) ((cpu) << MSI_TARGET_CPU_SHIFT)
  31. #define MSI_ADDR_DESTMODE_SHIFT 2
  32. #define MSI_ADDR_DESTMODE_PHYS (0 << MSI_ADDR_DESTMODE_SHIFT)
  33. #define MSI_ADDR_DESTMODE_LOGIC (1 << MSI_ADDR_DESTMODE_SHIFT)
  34. #define MSI_ADDR_REDIRECTION_SHIFT 3
  35. #define MSI_ADDR_REDIRECTION_CPU (0 << MSI_ADDR_REDIRECTION_SHIFT)
  36. #define MSI_ADDR_REDIRECTION_LOWPRI (1 << MSI_ADDR_REDIRECTION_SHIFT)
  37. static struct irq_chip ia64_msi_chip;
  38. #ifdef CONFIG_SMP
  39. static void ia64_set_msi_irq_affinity(unsigned int irq, cpumask_t cpu_mask)
  40. {
  41. struct msi_msg msg;
  42. u32 addr, data;
  43. int cpu = first_cpu(cpu_mask);
  44. if (!cpu_online(cpu))
  45. return;
  46. if (irq_prepare_move(irq, cpu))
  47. return;
  48. read_msi_msg(irq, &msg);
  49. addr = msg.address_lo;
  50. addr &= MSI_ADDR_DESTID_MASK;
  51. addr |= MSI_ADDR_DESTID_CPU(cpu_physical_id(cpu));
  52. msg.address_lo = addr;
  53. data = msg.data;
  54. data &= MSI_DATA_VECTOR_MASK;
  55. data |= MSI_DATA_VECTOR(irq_to_vector(irq));
  56. msg.data = data;
  57. write_msi_msg(irq, &msg);
  58. irq_desc[irq].affinity = cpumask_of_cpu(cpu);
  59. }
  60. #endif /* CONFIG_SMP */
  61. int ia64_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
  62. {
  63. struct msi_msg msg;
  64. unsigned long dest_phys_id;
  65. int irq, vector;
  66. cpumask_t mask;
  67. irq = create_irq();
  68. if (irq < 0)
  69. return irq;
  70. set_irq_msi(irq, desc);
  71. cpus_and(mask, irq_to_domain(irq), cpu_online_map);
  72. dest_phys_id = cpu_physical_id(first_cpu(mask));
  73. vector = irq_to_vector(irq);
  74. msg.address_hi = 0;
  75. msg.address_lo =
  76. MSI_ADDR_HEADER |
  77. MSI_ADDR_DESTMODE_PHYS |
  78. MSI_ADDR_REDIRECTION_CPU |
  79. MSI_ADDR_DESTID_CPU(dest_phys_id);
  80. msg.data =
  81. MSI_DATA_TRIGGER_EDGE |
  82. MSI_DATA_LEVEL_ASSERT |
  83. MSI_DATA_DELIVERY_FIXED |
  84. MSI_DATA_VECTOR(vector);
  85. write_msi_msg(irq, &msg);
  86. set_irq_chip_and_handler(irq, &ia64_msi_chip, handle_edge_irq);
  87. return 0;
  88. }
  89. void ia64_teardown_msi_irq(unsigned int irq)
  90. {
  91. destroy_irq(irq);
  92. }
  93. static void ia64_ack_msi_irq(unsigned int irq)
  94. {
  95. irq_complete_move(irq);
  96. move_native_irq(irq);
  97. ia64_eoi();
  98. }
  99. static int ia64_msi_retrigger_irq(unsigned int irq)
  100. {
  101. unsigned int vector = irq_to_vector(irq);
  102. ia64_resend_irq(vector);
  103. return 1;
  104. }
  105. /*
  106. * Generic ops used on most IA64 platforms.
  107. */
  108. static struct irq_chip ia64_msi_chip = {
  109. .name = "PCI-MSI",
  110. .mask = mask_msi_irq,
  111. .unmask = unmask_msi_irq,
  112. .ack = ia64_ack_msi_irq,
  113. #ifdef CONFIG_SMP
  114. .set_affinity = ia64_set_msi_irq_affinity,
  115. #endif
  116. .retrigger = ia64_msi_retrigger_irq,
  117. };
  118. int arch_setup_msi_irq(struct pci_dev *pdev, struct msi_desc *desc)
  119. {
  120. if (platform_setup_msi_irq)
  121. return platform_setup_msi_irq(pdev, desc);
  122. return ia64_setup_msi_irq(pdev, desc);
  123. }
  124. void arch_teardown_msi_irq(unsigned int irq)
  125. {
  126. if (platform_teardown_msi_irq)
  127. return platform_teardown_msi_irq(irq);
  128. return ia64_teardown_msi_irq(irq);
  129. }
  130. #ifdef CONFIG_DMAR
  131. #ifdef CONFIG_SMP
  132. static void dmar_msi_set_affinity(unsigned int irq, cpumask_t mask)
  133. {
  134. struct irq_cfg *cfg = irq_cfg + irq;
  135. struct msi_msg msg;
  136. int cpu = first_cpu(mask);
  137. if (!cpu_online(cpu))
  138. return;
  139. if (irq_prepare_move(irq, cpu))
  140. return;
  141. dmar_msi_read(irq, &msg);
  142. msg.data &= ~MSI_DATA_VECTOR_MASK;
  143. msg.data |= MSI_DATA_VECTOR(cfg->vector);
  144. msg.address_lo &= ~MSI_ADDR_DESTID_MASK;
  145. msg.address_lo |= MSI_ADDR_DESTID_CPU(cpu_physical_id(cpu));
  146. dmar_msi_write(irq, &msg);
  147. irq_desc[irq].affinity = mask;
  148. }
  149. #endif /* CONFIG_SMP */
  150. struct irq_chip dmar_msi_type = {
  151. .name = "DMAR_MSI",
  152. .unmask = dmar_msi_unmask,
  153. .mask = dmar_msi_mask,
  154. .ack = ia64_ack_msi_irq,
  155. #ifdef CONFIG_SMP
  156. .set_affinity = dmar_msi_set_affinity,
  157. #endif
  158. .retrigger = ia64_msi_retrigger_irq,
  159. };
  160. static int
  161. msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  162. {
  163. struct irq_cfg *cfg = irq_cfg + irq;
  164. unsigned dest;
  165. cpumask_t mask;
  166. cpus_and(mask, irq_to_domain(irq), cpu_online_map);
  167. dest = cpu_physical_id(first_cpu(mask));
  168. msg->address_hi = 0;
  169. msg->address_lo =
  170. MSI_ADDR_HEADER |
  171. MSI_ADDR_DESTMODE_PHYS |
  172. MSI_ADDR_REDIRECTION_CPU |
  173. MSI_ADDR_DESTID_CPU(dest);
  174. msg->data =
  175. MSI_DATA_TRIGGER_EDGE |
  176. MSI_DATA_LEVEL_ASSERT |
  177. MSI_DATA_DELIVERY_FIXED |
  178. MSI_DATA_VECTOR(cfg->vector);
  179. return 0;
  180. }
  181. int arch_setup_dmar_msi(unsigned int irq)
  182. {
  183. int ret;
  184. struct msi_msg msg;
  185. ret = msi_compose_msg(NULL, irq, &msg);
  186. if (ret < 0)
  187. return ret;
  188. dmar_msi_write(irq, &msg);
  189. set_irq_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
  190. "edge");
  191. return 0;
  192. }
  193. #endif /* CONFIG_DMAR */