entry.S 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707
  1. /*
  2. * arch/ia64/kernel/entry.S
  3. *
  4. * Kernel entry points.
  5. *
  6. * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
  7. * David Mosberger-Tang <davidm@hpl.hp.com>
  8. * Copyright (C) 1999, 2002-2003
  9. * Asit Mallick <Asit.K.Mallick@intel.com>
  10. * Don Dugger <Don.Dugger@intel.com>
  11. * Suresh Siddha <suresh.b.siddha@intel.com>
  12. * Fenghua Yu <fenghua.yu@intel.com>
  13. * Copyright (C) 1999 VA Linux Systems
  14. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  15. */
  16. /*
  17. * ia64_switch_to now places correct virtual mapping in in TR2 for
  18. * kernel stack. This allows us to handle interrupts without changing
  19. * to physical mode.
  20. *
  21. * Jonathan Nicklin <nicklin@missioncriticallinux.com>
  22. * Patrick O'Rourke <orourke@missioncriticallinux.com>
  23. * 11/07/2000
  24. */
  25. /*
  26. * Copyright (c) 2008 Isaku Yamahata <yamahata at valinux co jp>
  27. * VA Linux Systems Japan K.K.
  28. * pv_ops.
  29. */
  30. /*
  31. * Global (preserved) predicate usage on syscall entry/exit path:
  32. *
  33. * pKStk: See entry.h.
  34. * pUStk: See entry.h.
  35. * pSys: See entry.h.
  36. * pNonSys: !pSys
  37. */
  38. #include <asm/asmmacro.h>
  39. #include <asm/cache.h>
  40. #include <asm/errno.h>
  41. #include <asm/kregs.h>
  42. #include <asm/asm-offsets.h>
  43. #include <asm/pgtable.h>
  44. #include <asm/percpu.h>
  45. #include <asm/processor.h>
  46. #include <asm/thread_info.h>
  47. #include <asm/unistd.h>
  48. #include "minstate.h"
  49. #ifdef __IA64_ASM_PARAVIRTUALIZED_NATIVE
  50. /*
  51. * execve() is special because in case of success, we need to
  52. * setup a null register window frame.
  53. */
  54. ENTRY(ia64_execve)
  55. /*
  56. * Allocate 8 input registers since ptrace() may clobber them
  57. */
  58. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  59. alloc loc1=ar.pfs,8,2,4,0
  60. mov loc0=rp
  61. .body
  62. mov out0=in0 // filename
  63. ;; // stop bit between alloc and call
  64. mov out1=in1 // argv
  65. mov out2=in2 // envp
  66. add out3=16,sp // regs
  67. br.call.sptk.many rp=sys_execve
  68. .ret0:
  69. #ifdef CONFIG_IA32_SUPPORT
  70. /*
  71. * Check if we're returning to ia32 mode. If so, we need to restore ia32 registers
  72. * from pt_regs.
  73. */
  74. adds r16=PT(CR_IPSR)+16,sp
  75. ;;
  76. ld8 r16=[r16]
  77. #endif
  78. cmp4.ge p6,p7=r8,r0
  79. mov ar.pfs=loc1 // restore ar.pfs
  80. sxt4 r8=r8 // return 64-bit result
  81. ;;
  82. stf.spill [sp]=f0
  83. (p6) cmp.ne pKStk,pUStk=r0,r0 // a successful execve() lands us in user-mode...
  84. mov rp=loc0
  85. (p6) mov ar.pfs=r0 // clear ar.pfs on success
  86. (p7) br.ret.sptk.many rp
  87. /*
  88. * In theory, we'd have to zap this state only to prevent leaking of
  89. * security sensitive state (e.g., if current->mm->dumpable is zero). However,
  90. * this executes in less than 20 cycles even on Itanium, so it's not worth
  91. * optimizing for...).
  92. */
  93. mov ar.unat=0; mov ar.lc=0
  94. mov r4=0; mov f2=f0; mov b1=r0
  95. mov r5=0; mov f3=f0; mov b2=r0
  96. mov r6=0; mov f4=f0; mov b3=r0
  97. mov r7=0; mov f5=f0; mov b4=r0
  98. ldf.fill f12=[sp]; mov f13=f0; mov b5=r0
  99. ldf.fill f14=[sp]; ldf.fill f15=[sp]; mov f16=f0
  100. ldf.fill f17=[sp]; ldf.fill f18=[sp]; mov f19=f0
  101. ldf.fill f20=[sp]; ldf.fill f21=[sp]; mov f22=f0
  102. ldf.fill f23=[sp]; ldf.fill f24=[sp]; mov f25=f0
  103. ldf.fill f26=[sp]; ldf.fill f27=[sp]; mov f28=f0
  104. ldf.fill f29=[sp]; ldf.fill f30=[sp]; mov f31=f0
  105. #ifdef CONFIG_IA32_SUPPORT
  106. tbit.nz p6,p0=r16, IA64_PSR_IS_BIT
  107. movl loc0=ia64_ret_from_ia32_execve
  108. ;;
  109. (p6) mov rp=loc0
  110. #endif
  111. br.ret.sptk.many rp
  112. END(ia64_execve)
  113. /*
  114. * sys_clone2(u64 flags, u64 ustack_base, u64 ustack_size, u64 parent_tidptr, u64 child_tidptr,
  115. * u64 tls)
  116. */
  117. GLOBAL_ENTRY(sys_clone2)
  118. /*
  119. * Allocate 8 input registers since ptrace() may clobber them
  120. */
  121. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  122. alloc r16=ar.pfs,8,2,6,0
  123. DO_SAVE_SWITCH_STACK
  124. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  125. mov loc0=rp
  126. mov loc1=r16 // save ar.pfs across do_fork
  127. .body
  128. mov out1=in1
  129. mov out3=in2
  130. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  131. mov out4=in3 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  132. ;;
  133. (p6) st8 [r2]=in5 // store TLS in r16 for copy_thread()
  134. mov out5=in4 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  135. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  136. mov out0=in0 // out0 = clone_flags
  137. br.call.sptk.many rp=do_fork
  138. .ret1: .restore sp
  139. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  140. mov ar.pfs=loc1
  141. mov rp=loc0
  142. br.ret.sptk.many rp
  143. END(sys_clone2)
  144. /*
  145. * sys_clone(u64 flags, u64 ustack_base, u64 parent_tidptr, u64 child_tidptr, u64 tls)
  146. * Deprecated. Use sys_clone2() instead.
  147. */
  148. GLOBAL_ENTRY(sys_clone)
  149. /*
  150. * Allocate 8 input registers since ptrace() may clobber them
  151. */
  152. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  153. alloc r16=ar.pfs,8,2,6,0
  154. DO_SAVE_SWITCH_STACK
  155. adds r2=PT(R16)+IA64_SWITCH_STACK_SIZE+16,sp
  156. mov loc0=rp
  157. mov loc1=r16 // save ar.pfs across do_fork
  158. .body
  159. mov out1=in1
  160. mov out3=16 // stacksize (compensates for 16-byte scratch area)
  161. tbit.nz p6,p0=in0,CLONE_SETTLS_BIT
  162. mov out4=in2 // parent_tidptr: valid only w/CLONE_PARENT_SETTID
  163. ;;
  164. (p6) st8 [r2]=in4 // store TLS in r13 (tp)
  165. mov out5=in3 // child_tidptr: valid only w/CLONE_CHILD_SETTID or CLONE_CHILD_CLEARTID
  166. adds out2=IA64_SWITCH_STACK_SIZE+16,sp // out2 = &regs
  167. mov out0=in0 // out0 = clone_flags
  168. br.call.sptk.many rp=do_fork
  169. .ret2: .restore sp
  170. adds sp=IA64_SWITCH_STACK_SIZE,sp // pop the switch stack
  171. mov ar.pfs=loc1
  172. mov rp=loc0
  173. br.ret.sptk.many rp
  174. END(sys_clone)
  175. #endif /* __IA64_ASM_PARAVIRTUALIZED_NATIVE */
  176. /*
  177. * prev_task <- ia64_switch_to(struct task_struct *next)
  178. * With Ingo's new scheduler, interrupts are disabled when this routine gets
  179. * called. The code starting at .map relies on this. The rest of the code
  180. * doesn't care about the interrupt masking status.
  181. */
  182. GLOBAL_ENTRY(__paravirt_switch_to)
  183. .prologue
  184. alloc r16=ar.pfs,1,0,0,0
  185. DO_SAVE_SWITCH_STACK
  186. .body
  187. adds r22=IA64_TASK_THREAD_KSP_OFFSET,r13
  188. movl r25=init_task
  189. mov r27=IA64_KR(CURRENT_STACK)
  190. adds r21=IA64_TASK_THREAD_KSP_OFFSET,in0
  191. dep r20=0,in0,61,3 // physical address of "next"
  192. ;;
  193. st8 [r22]=sp // save kernel stack pointer of old task
  194. shr.u r26=r20,IA64_GRANULE_SHIFT
  195. cmp.eq p7,p6=r25,in0
  196. ;;
  197. /*
  198. * If we've already mapped this task's page, we can skip doing it again.
  199. */
  200. (p6) cmp.eq p7,p6=r26,r27
  201. (p6) br.cond.dpnt .map
  202. ;;
  203. .done:
  204. ld8 sp=[r21] // load kernel stack pointer of new task
  205. MOV_TO_KR(CURRENT, in0, r8, r9) // update "current" application register
  206. mov r8=r13 // return pointer to previously running task
  207. mov r13=in0 // set "current" pointer
  208. ;;
  209. DO_LOAD_SWITCH_STACK
  210. #ifdef CONFIG_SMP
  211. sync.i // ensure "fc"s done by this CPU are visible on other CPUs
  212. #endif
  213. br.ret.sptk.many rp // boogie on out in new context
  214. .map:
  215. RSM_PSR_IC(r25) // interrupts (psr.i) are already disabled here
  216. movl r25=PAGE_KERNEL
  217. ;;
  218. srlz.d
  219. or r23=r25,r20 // construct PA | page properties
  220. mov r25=IA64_GRANULE_SHIFT<<2
  221. ;;
  222. MOV_TO_ITIR(p0, r25, r8)
  223. MOV_TO_IFA(in0, r8) // VA of next task...
  224. ;;
  225. mov r25=IA64_TR_CURRENT_STACK
  226. MOV_TO_KR(CURRENT_STACK, r26, r8, r9) // remember last page we mapped...
  227. ;;
  228. itr.d dtr[r25]=r23 // wire in new mapping...
  229. SSM_PSR_IC_AND_SRLZ_D(r8, r9) // reenable the psr.ic bit
  230. br.cond.sptk .done
  231. END(__paravirt_switch_to)
  232. #ifdef __IA64_ASM_PARAVIRTUALIZED_NATIVE
  233. /*
  234. * Note that interrupts are enabled during save_switch_stack and load_switch_stack. This
  235. * means that we may get an interrupt with "sp" pointing to the new kernel stack while
  236. * ar.bspstore is still pointing to the old kernel backing store area. Since ar.rsc,
  237. * ar.rnat, ar.bsp, and ar.bspstore are all preserved by interrupts, this is not a
  238. * problem. Also, we don't need to specify unwind information for preserved registers
  239. * that are not modified in save_switch_stack as the right unwind information is already
  240. * specified at the call-site of save_switch_stack.
  241. */
  242. /*
  243. * save_switch_stack:
  244. * - r16 holds ar.pfs
  245. * - b7 holds address to return to
  246. * - rp (b0) holds return address to save
  247. */
  248. GLOBAL_ENTRY(save_switch_stack)
  249. .prologue
  250. .altrp b7
  251. flushrs // flush dirty regs to backing store (must be first in insn group)
  252. .save @priunat,r17
  253. mov r17=ar.unat // preserve caller's
  254. .body
  255. #ifdef CONFIG_ITANIUM
  256. adds r2=16+128,sp
  257. adds r3=16+64,sp
  258. adds r14=SW(R4)+16,sp
  259. ;;
  260. st8.spill [r14]=r4,16 // spill r4
  261. lfetch.fault.excl.nt1 [r3],128
  262. ;;
  263. lfetch.fault.excl.nt1 [r2],128
  264. lfetch.fault.excl.nt1 [r3],128
  265. ;;
  266. lfetch.fault.excl [r2]
  267. lfetch.fault.excl [r3]
  268. adds r15=SW(R5)+16,sp
  269. #else
  270. add r2=16+3*128,sp
  271. add r3=16,sp
  272. add r14=SW(R4)+16,sp
  273. ;;
  274. st8.spill [r14]=r4,SW(R6)-SW(R4) // spill r4 and prefetch offset 0x1c0
  275. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x010
  276. ;;
  277. lfetch.fault.excl.nt1 [r3],128 // prefetch offset 0x090
  278. lfetch.fault.excl.nt1 [r2],128 // prefetch offset 0x190
  279. ;;
  280. lfetch.fault.excl.nt1 [r3] // prefetch offset 0x110
  281. lfetch.fault.excl.nt1 [r2] // prefetch offset 0x210
  282. adds r15=SW(R5)+16,sp
  283. #endif
  284. ;;
  285. st8.spill [r15]=r5,SW(R7)-SW(R5) // spill r5
  286. mov.m ar.rsc=0 // put RSE in mode: enforced lazy, little endian, pl 0
  287. add r2=SW(F2)+16,sp // r2 = &sw->f2
  288. ;;
  289. st8.spill [r14]=r6,SW(B0)-SW(R6) // spill r6
  290. mov.m r18=ar.fpsr // preserve fpsr
  291. add r3=SW(F3)+16,sp // r3 = &sw->f3
  292. ;;
  293. stf.spill [r2]=f2,32
  294. mov.m r19=ar.rnat
  295. mov r21=b0
  296. stf.spill [r3]=f3,32
  297. st8.spill [r15]=r7,SW(B2)-SW(R7) // spill r7
  298. mov r22=b1
  299. ;;
  300. // since we're done with the spills, read and save ar.unat:
  301. mov.m r29=ar.unat
  302. mov.m r20=ar.bspstore
  303. mov r23=b2
  304. stf.spill [r2]=f4,32
  305. stf.spill [r3]=f5,32
  306. mov r24=b3
  307. ;;
  308. st8 [r14]=r21,SW(B1)-SW(B0) // save b0
  309. st8 [r15]=r23,SW(B3)-SW(B2) // save b2
  310. mov r25=b4
  311. mov r26=b5
  312. ;;
  313. st8 [r14]=r22,SW(B4)-SW(B1) // save b1
  314. st8 [r15]=r24,SW(AR_PFS)-SW(B3) // save b3
  315. mov r21=ar.lc // I-unit
  316. stf.spill [r2]=f12,32
  317. stf.spill [r3]=f13,32
  318. ;;
  319. st8 [r14]=r25,SW(B5)-SW(B4) // save b4
  320. st8 [r15]=r16,SW(AR_LC)-SW(AR_PFS) // save ar.pfs
  321. stf.spill [r2]=f14,32
  322. stf.spill [r3]=f15,32
  323. ;;
  324. st8 [r14]=r26 // save b5
  325. st8 [r15]=r21 // save ar.lc
  326. stf.spill [r2]=f16,32
  327. stf.spill [r3]=f17,32
  328. ;;
  329. stf.spill [r2]=f18,32
  330. stf.spill [r3]=f19,32
  331. ;;
  332. stf.spill [r2]=f20,32
  333. stf.spill [r3]=f21,32
  334. ;;
  335. stf.spill [r2]=f22,32
  336. stf.spill [r3]=f23,32
  337. ;;
  338. stf.spill [r2]=f24,32
  339. stf.spill [r3]=f25,32
  340. ;;
  341. stf.spill [r2]=f26,32
  342. stf.spill [r3]=f27,32
  343. ;;
  344. stf.spill [r2]=f28,32
  345. stf.spill [r3]=f29,32
  346. ;;
  347. stf.spill [r2]=f30,SW(AR_UNAT)-SW(F30)
  348. stf.spill [r3]=f31,SW(PR)-SW(F31)
  349. add r14=SW(CALLER_UNAT)+16,sp
  350. ;;
  351. st8 [r2]=r29,SW(AR_RNAT)-SW(AR_UNAT) // save ar.unat
  352. st8 [r14]=r17,SW(AR_FPSR)-SW(CALLER_UNAT) // save caller_unat
  353. mov r21=pr
  354. ;;
  355. st8 [r2]=r19,SW(AR_BSPSTORE)-SW(AR_RNAT) // save ar.rnat
  356. st8 [r3]=r21 // save predicate registers
  357. ;;
  358. st8 [r2]=r20 // save ar.bspstore
  359. st8 [r14]=r18 // save fpsr
  360. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  361. br.cond.sptk.many b7
  362. END(save_switch_stack)
  363. /*
  364. * load_switch_stack:
  365. * - "invala" MUST be done at call site (normally in DO_LOAD_SWITCH_STACK)
  366. * - b7 holds address to return to
  367. * - must not touch r8-r11
  368. */
  369. GLOBAL_ENTRY(load_switch_stack)
  370. .prologue
  371. .altrp b7
  372. .body
  373. lfetch.fault.nt1 [sp]
  374. adds r2=SW(AR_BSPSTORE)+16,sp
  375. adds r3=SW(AR_UNAT)+16,sp
  376. mov ar.rsc=0 // put RSE into enforced lazy mode
  377. adds r14=SW(CALLER_UNAT)+16,sp
  378. adds r15=SW(AR_FPSR)+16,sp
  379. ;;
  380. ld8 r27=[r2],(SW(B0)-SW(AR_BSPSTORE)) // bspstore
  381. ld8 r29=[r3],(SW(B1)-SW(AR_UNAT)) // unat
  382. ;;
  383. ld8 r21=[r2],16 // restore b0
  384. ld8 r22=[r3],16 // restore b1
  385. ;;
  386. ld8 r23=[r2],16 // restore b2
  387. ld8 r24=[r3],16 // restore b3
  388. ;;
  389. ld8 r25=[r2],16 // restore b4
  390. ld8 r26=[r3],16 // restore b5
  391. ;;
  392. ld8 r16=[r2],(SW(PR)-SW(AR_PFS)) // ar.pfs
  393. ld8 r17=[r3],(SW(AR_RNAT)-SW(AR_LC)) // ar.lc
  394. ;;
  395. ld8 r28=[r2] // restore pr
  396. ld8 r30=[r3] // restore rnat
  397. ;;
  398. ld8 r18=[r14],16 // restore caller's unat
  399. ld8 r19=[r15],24 // restore fpsr
  400. ;;
  401. ldf.fill f2=[r14],32
  402. ldf.fill f3=[r15],32
  403. ;;
  404. ldf.fill f4=[r14],32
  405. ldf.fill f5=[r15],32
  406. ;;
  407. ldf.fill f12=[r14],32
  408. ldf.fill f13=[r15],32
  409. ;;
  410. ldf.fill f14=[r14],32
  411. ldf.fill f15=[r15],32
  412. ;;
  413. ldf.fill f16=[r14],32
  414. ldf.fill f17=[r15],32
  415. ;;
  416. ldf.fill f18=[r14],32
  417. ldf.fill f19=[r15],32
  418. mov b0=r21
  419. ;;
  420. ldf.fill f20=[r14],32
  421. ldf.fill f21=[r15],32
  422. mov b1=r22
  423. ;;
  424. ldf.fill f22=[r14],32
  425. ldf.fill f23=[r15],32
  426. mov b2=r23
  427. ;;
  428. mov ar.bspstore=r27
  429. mov ar.unat=r29 // establish unat holding the NaT bits for r4-r7
  430. mov b3=r24
  431. ;;
  432. ldf.fill f24=[r14],32
  433. ldf.fill f25=[r15],32
  434. mov b4=r25
  435. ;;
  436. ldf.fill f26=[r14],32
  437. ldf.fill f27=[r15],32
  438. mov b5=r26
  439. ;;
  440. ldf.fill f28=[r14],32
  441. ldf.fill f29=[r15],32
  442. mov ar.pfs=r16
  443. ;;
  444. ldf.fill f30=[r14],32
  445. ldf.fill f31=[r15],24
  446. mov ar.lc=r17
  447. ;;
  448. ld8.fill r4=[r14],16
  449. ld8.fill r5=[r15],16
  450. mov pr=r28,-1
  451. ;;
  452. ld8.fill r6=[r14],16
  453. ld8.fill r7=[r15],16
  454. mov ar.unat=r18 // restore caller's unat
  455. mov ar.rnat=r30 // must restore after bspstore but before rsc!
  456. mov ar.fpsr=r19 // restore fpsr
  457. mov ar.rsc=3 // put RSE back into eager mode, pl 0
  458. br.cond.sptk.many b7
  459. END(load_switch_stack)
  460. GLOBAL_ENTRY(prefetch_stack)
  461. add r14 = -IA64_SWITCH_STACK_SIZE, sp
  462. add r15 = IA64_TASK_THREAD_KSP_OFFSET, in0
  463. ;;
  464. ld8 r16 = [r15] // load next's stack pointer
  465. lfetch.fault.excl [r14], 128
  466. ;;
  467. lfetch.fault.excl [r14], 128
  468. lfetch.fault [r16], 128
  469. ;;
  470. lfetch.fault.excl [r14], 128
  471. lfetch.fault [r16], 128
  472. ;;
  473. lfetch.fault.excl [r14], 128
  474. lfetch.fault [r16], 128
  475. ;;
  476. lfetch.fault.excl [r14], 128
  477. lfetch.fault [r16], 128
  478. ;;
  479. lfetch.fault [r16], 128
  480. br.ret.sptk.many rp
  481. END(prefetch_stack)
  482. GLOBAL_ENTRY(kernel_execve)
  483. mov r15=__NR_execve // put syscall number in place
  484. break __BREAK_SYSCALL
  485. br.ret.sptk.many rp
  486. END(kernel_execve)
  487. GLOBAL_ENTRY(clone)
  488. mov r15=__NR_clone // put syscall number in place
  489. break __BREAK_SYSCALL
  490. br.ret.sptk.many rp
  491. END(clone)
  492. /*
  493. * Invoke a system call, but do some tracing before and after the call.
  494. * We MUST preserve the current register frame throughout this routine
  495. * because some system calls (such as ia64_execve) directly
  496. * manipulate ar.pfs.
  497. */
  498. GLOBAL_ENTRY(ia64_trace_syscall)
  499. PT_REGS_UNWIND_INFO(0)
  500. /*
  501. * We need to preserve the scratch registers f6-f11 in case the system
  502. * call is sigreturn.
  503. */
  504. adds r16=PT(F6)+16,sp
  505. adds r17=PT(F7)+16,sp
  506. ;;
  507. stf.spill [r16]=f6,32
  508. stf.spill [r17]=f7,32
  509. ;;
  510. stf.spill [r16]=f8,32
  511. stf.spill [r17]=f9,32
  512. ;;
  513. stf.spill [r16]=f10
  514. stf.spill [r17]=f11
  515. br.call.sptk.many rp=syscall_trace_enter // give parent a chance to catch syscall args
  516. cmp.lt p6,p0=r8,r0 // check tracehook
  517. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  518. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  519. mov r10=0
  520. (p6) br.cond.sptk strace_error // syscall failed ->
  521. adds r16=PT(F6)+16,sp
  522. adds r17=PT(F7)+16,sp
  523. ;;
  524. ldf.fill f6=[r16],32
  525. ldf.fill f7=[r17],32
  526. ;;
  527. ldf.fill f8=[r16],32
  528. ldf.fill f9=[r17],32
  529. ;;
  530. ldf.fill f10=[r16]
  531. ldf.fill f11=[r17]
  532. // the syscall number may have changed, so re-load it and re-calculate the
  533. // syscall entry-point:
  534. adds r15=PT(R15)+16,sp // r15 = &pt_regs.r15 (syscall #)
  535. ;;
  536. ld8 r15=[r15]
  537. mov r3=NR_syscalls - 1
  538. ;;
  539. adds r15=-1024,r15
  540. movl r16=sys_call_table
  541. ;;
  542. shladd r20=r15,3,r16 // r20 = sys_call_table + 8*(syscall-1024)
  543. cmp.leu p6,p7=r15,r3
  544. ;;
  545. (p6) ld8 r20=[r20] // load address of syscall entry point
  546. (p7) movl r20=sys_ni_syscall
  547. ;;
  548. mov b6=r20
  549. br.call.sptk.many rp=b6 // do the syscall
  550. .strace_check_retval:
  551. cmp.lt p6,p0=r8,r0 // syscall failed?
  552. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  553. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  554. mov r10=0
  555. (p6) br.cond.sptk strace_error // syscall failed ->
  556. ;; // avoid RAW on r10
  557. .strace_save_retval:
  558. .mem.offset 0,0; st8.spill [r2]=r8 // store return value in slot for r8
  559. .mem.offset 8,0; st8.spill [r3]=r10 // clear error indication in slot for r10
  560. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  561. .ret3:
  562. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  563. (pUStk) rsm psr.i // disable interrupts
  564. br.cond.sptk ia64_work_pending_syscall_end
  565. strace_error:
  566. ld8 r3=[r2] // load pt_regs.r8
  567. sub r9=0,r8 // negate return value to get errno value
  568. ;;
  569. cmp.ne p6,p0=r3,r0 // is pt_regs.r8!=0?
  570. adds r3=16,r2 // r3=&pt_regs.r10
  571. ;;
  572. (p6) mov r10=-1
  573. (p6) mov r8=r9
  574. br.cond.sptk .strace_save_retval
  575. END(ia64_trace_syscall)
  576. /*
  577. * When traced and returning from sigreturn, we invoke syscall_trace but then
  578. * go straight to ia64_leave_kernel rather than ia64_leave_syscall.
  579. */
  580. GLOBAL_ENTRY(ia64_strace_leave_kernel)
  581. PT_REGS_UNWIND_INFO(0)
  582. { /*
  583. * Some versions of gas generate bad unwind info if the first instruction of a
  584. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  585. */
  586. nop.m 0
  587. nop.i 0
  588. br.call.sptk.many rp=syscall_trace_leave // give parent a chance to catch return value
  589. }
  590. .ret4: br.cond.sptk ia64_leave_kernel
  591. END(ia64_strace_leave_kernel)
  592. GLOBAL_ENTRY(ia64_ret_from_clone)
  593. PT_REGS_UNWIND_INFO(0)
  594. { /*
  595. * Some versions of gas generate bad unwind info if the first instruction of a
  596. * procedure doesn't go into the first slot of a bundle. This is a workaround.
  597. */
  598. nop.m 0
  599. nop.i 0
  600. /*
  601. * We need to call schedule_tail() to complete the scheduling process.
  602. * Called by ia64_switch_to() after do_fork()->copy_thread(). r8 contains the
  603. * address of the previously executing task.
  604. */
  605. br.call.sptk.many rp=ia64_invoke_schedule_tail
  606. }
  607. .ret8:
  608. adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
  609. ;;
  610. ld4 r2=[r2]
  611. ;;
  612. mov r8=0
  613. and r2=_TIF_SYSCALL_TRACEAUDIT,r2
  614. ;;
  615. cmp.ne p6,p0=r2,r0
  616. (p6) br.cond.spnt .strace_check_retval
  617. ;; // added stop bits to prevent r8 dependency
  618. END(ia64_ret_from_clone)
  619. // fall through
  620. GLOBAL_ENTRY(ia64_ret_from_syscall)
  621. PT_REGS_UNWIND_INFO(0)
  622. cmp.ge p6,p7=r8,r0 // syscall executed successfully?
  623. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  624. mov r10=r0 // clear error indication in r10
  625. (p7) br.cond.spnt handle_syscall_error // handle potential syscall failure
  626. #ifdef CONFIG_PARAVIRT
  627. ;;
  628. br.cond.sptk.few ia64_leave_syscall
  629. ;;
  630. #endif /* CONFIG_PARAVIRT */
  631. END(ia64_ret_from_syscall)
  632. #ifndef CONFIG_PARAVIRT
  633. // fall through
  634. #endif
  635. #endif /* __IA64_ASM_PARAVIRTUALIZED_NATIVE */
  636. /*
  637. * ia64_leave_syscall(): Same as ia64_leave_kernel, except that it doesn't
  638. * need to switch to bank 0 and doesn't restore the scratch registers.
  639. * To avoid leaking kernel bits, the scratch registers are set to
  640. * the following known-to-be-safe values:
  641. *
  642. * r1: restored (global pointer)
  643. * r2: cleared
  644. * r3: 1 (when returning to user-level)
  645. * r8-r11: restored (syscall return value(s))
  646. * r12: restored (user-level stack pointer)
  647. * r13: restored (user-level thread pointer)
  648. * r14: set to __kernel_syscall_via_epc
  649. * r15: restored (syscall #)
  650. * r16-r17: cleared
  651. * r18: user-level b6
  652. * r19: cleared
  653. * r20: user-level ar.fpsr
  654. * r21: user-level b0
  655. * r22: cleared
  656. * r23: user-level ar.bspstore
  657. * r24: user-level ar.rnat
  658. * r25: user-level ar.unat
  659. * r26: user-level ar.pfs
  660. * r27: user-level ar.rsc
  661. * r28: user-level ip
  662. * r29: user-level psr
  663. * r30: user-level cfm
  664. * r31: user-level pr
  665. * f6-f11: cleared
  666. * pr: restored (user-level pr)
  667. * b0: restored (user-level rp)
  668. * b6: restored
  669. * b7: set to __kernel_syscall_via_epc
  670. * ar.unat: restored (user-level ar.unat)
  671. * ar.pfs: restored (user-level ar.pfs)
  672. * ar.rsc: restored (user-level ar.rsc)
  673. * ar.rnat: restored (user-level ar.rnat)
  674. * ar.bspstore: restored (user-level ar.bspstore)
  675. * ar.fpsr: restored (user-level ar.fpsr)
  676. * ar.ccv: cleared
  677. * ar.csd: cleared
  678. * ar.ssd: cleared
  679. */
  680. GLOBAL_ENTRY(__paravirt_leave_syscall)
  681. PT_REGS_UNWIND_INFO(0)
  682. /*
  683. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  684. * user- or fsys-mode, hence we disable interrupts early on.
  685. *
  686. * p6 controls whether current_thread_info()->flags needs to be check for
  687. * extra work. We always check for extra work when returning to user-level.
  688. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  689. * is 0. After extra work processing has been completed, execution
  690. * resumes at ia64_work_processed_syscall with p6 set to 1 if the extra-work-check
  691. * needs to be redone.
  692. */
  693. #ifdef CONFIG_PREEMPT
  694. RSM_PSR_I(p0, r2, r18) // disable interrupts
  695. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  696. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  697. ;;
  698. .pred.rel.mutex pUStk,pKStk
  699. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  700. (pUStk) mov r21=0 // r21 <- 0
  701. ;;
  702. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  703. #else /* !CONFIG_PREEMPT */
  704. RSM_PSR_I(pUStk, r2, r18)
  705. cmp.eq pLvSys,p0=r0,r0 // pLvSys=1: leave from syscall
  706. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  707. #endif
  708. .global __paravirt_work_processed_syscall;
  709. __paravirt_work_processed_syscall:
  710. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  711. adds r2=PT(LOADRS)+16,r12
  712. (pUStk) mov.m r22=ar.itc // fetch time at leave
  713. adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
  714. ;;
  715. (p6) ld4 r31=[r18] // load current_thread_info()->flags
  716. ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
  717. adds r3=PT(AR_BSPSTORE)+16,r12 // deferred
  718. ;;
  719. #else
  720. adds r2=PT(LOADRS)+16,r12
  721. adds r3=PT(AR_BSPSTORE)+16,r12
  722. adds r18=TI_FLAGS+IA64_TASK_SIZE,r13
  723. ;;
  724. (p6) ld4 r31=[r18] // load current_thread_info()->flags
  725. ld8 r19=[r2],PT(B6)-PT(LOADRS) // load ar.rsc value for "loadrs"
  726. nop.i 0
  727. ;;
  728. #endif
  729. mov r16=ar.bsp // M2 get existing backing store pointer
  730. ld8 r18=[r2],PT(R9)-PT(B6) // load b6
  731. (p6) and r15=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  732. ;;
  733. ld8 r23=[r3],PT(R11)-PT(AR_BSPSTORE) // load ar.bspstore (may be garbage)
  734. (p6) cmp4.ne.unc p6,p0=r15, r0 // any special work pending?
  735. (p6) br.cond.spnt .work_pending_syscall
  736. ;;
  737. // start restoring the state saved on the kernel stack (struct pt_regs):
  738. ld8 r9=[r2],PT(CR_IPSR)-PT(R9)
  739. ld8 r11=[r3],PT(CR_IIP)-PT(R11)
  740. (pNonSys) break 0 // bug check: we shouldn't be here if pNonSys is TRUE!
  741. ;;
  742. invala // M0|1 invalidate ALAT
  743. RSM_PSR_I_IC(r28, r29, r30) // M2 turn off interrupts and interruption collection
  744. cmp.eq p9,p0=r0,r0 // A set p9 to indicate that we should restore cr.ifs
  745. ld8 r29=[r2],16 // M0|1 load cr.ipsr
  746. ld8 r28=[r3],16 // M0|1 load cr.iip
  747. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  748. (pUStk) add r14=TI_AC_LEAVE+IA64_TASK_SIZE,r13
  749. ;;
  750. ld8 r30=[r2],16 // M0|1 load cr.ifs
  751. ld8 r25=[r3],16 // M0|1 load ar.unat
  752. (pUStk) add r15=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
  753. ;;
  754. #else
  755. mov r22=r0 // A clear r22
  756. ;;
  757. ld8 r30=[r2],16 // M0|1 load cr.ifs
  758. ld8 r25=[r3],16 // M0|1 load ar.unat
  759. (pUStk) add r14=IA64_TASK_THREAD_ON_USTACK_OFFSET,r13
  760. ;;
  761. #endif
  762. ld8 r26=[r2],PT(B0)-PT(AR_PFS) // M0|1 load ar.pfs
  763. MOV_FROM_PSR(pKStk, r22, r21) // M2 read PSR now that interrupts are disabled
  764. nop 0
  765. ;;
  766. ld8 r21=[r2],PT(AR_RNAT)-PT(B0) // M0|1 load b0
  767. ld8 r27=[r3],PT(PR)-PT(AR_RSC) // M0|1 load ar.rsc
  768. mov f6=f0 // F clear f6
  769. ;;
  770. ld8 r24=[r2],PT(AR_FPSR)-PT(AR_RNAT) // M0|1 load ar.rnat (may be garbage)
  771. ld8 r31=[r3],PT(R1)-PT(PR) // M0|1 load predicates
  772. mov f7=f0 // F clear f7
  773. ;;
  774. ld8 r20=[r2],PT(R12)-PT(AR_FPSR) // M0|1 load ar.fpsr
  775. ld8.fill r1=[r3],16 // M0|1 load r1
  776. (pUStk) mov r17=1 // A
  777. ;;
  778. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  779. (pUStk) st1 [r15]=r17 // M2|3
  780. #else
  781. (pUStk) st1 [r14]=r17 // M2|3
  782. #endif
  783. ld8.fill r13=[r3],16 // M0|1
  784. mov f8=f0 // F clear f8
  785. ;;
  786. ld8.fill r12=[r2] // M0|1 restore r12 (sp)
  787. ld8.fill r15=[r3] // M0|1 restore r15
  788. mov b6=r18 // I0 restore b6
  789. LOAD_PHYS_STACK_REG_SIZE(r17)
  790. mov f9=f0 // F clear f9
  791. (pKStk) br.cond.dpnt.many skip_rbs_switch // B
  792. srlz.d // M0 ensure interruption collection is off (for cover)
  793. shr.u r18=r19,16 // I0|1 get byte size of existing "dirty" partition
  794. COVER // B add current frame into dirty partition & set cr.ifs
  795. ;;
  796. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  797. mov r19=ar.bsp // M2 get new backing store pointer
  798. st8 [r14]=r22 // M save time at leave
  799. mov f10=f0 // F clear f10
  800. mov r22=r0 // A clear r22
  801. movl r14=__kernel_syscall_via_epc // X
  802. ;;
  803. #else
  804. mov r19=ar.bsp // M2 get new backing store pointer
  805. mov f10=f0 // F clear f10
  806. nop.m 0
  807. movl r14=__kernel_syscall_via_epc // X
  808. ;;
  809. #endif
  810. mov.m ar.csd=r0 // M2 clear ar.csd
  811. mov.m ar.ccv=r0 // M2 clear ar.ccv
  812. mov b7=r14 // I0 clear b7 (hint with __kernel_syscall_via_epc)
  813. mov.m ar.ssd=r0 // M2 clear ar.ssd
  814. mov f11=f0 // F clear f11
  815. br.cond.sptk.many rbs_switch // B
  816. END(__paravirt_leave_syscall)
  817. #ifdef __IA64_ASM_PARAVIRTUALIZED_NATIVE
  818. #ifdef CONFIG_IA32_SUPPORT
  819. GLOBAL_ENTRY(ia64_ret_from_ia32_execve)
  820. PT_REGS_UNWIND_INFO(0)
  821. adds r2=PT(R8)+16,sp // r2 = &pt_regs.r8
  822. adds r3=PT(R10)+16,sp // r3 = &pt_regs.r10
  823. ;;
  824. .mem.offset 0,0
  825. st8.spill [r2]=r8 // store return value in slot for r8 and set unat bit
  826. .mem.offset 8,0
  827. st8.spill [r3]=r0 // clear error indication in slot for r10 and set unat bit
  828. #ifdef CONFIG_PARAVIRT
  829. ;;
  830. // don't fall through, ia64_leave_kernel may be #define'd
  831. br.cond.sptk.few ia64_leave_kernel
  832. ;;
  833. #endif /* CONFIG_PARAVIRT */
  834. END(ia64_ret_from_ia32_execve)
  835. #ifndef CONFIG_PARAVIRT
  836. // fall through
  837. #endif
  838. #endif /* CONFIG_IA32_SUPPORT */
  839. #endif /* __IA64_ASM_PARAVIRTUALIZED_NATIVE */
  840. GLOBAL_ENTRY(__paravirt_leave_kernel)
  841. PT_REGS_UNWIND_INFO(0)
  842. /*
  843. * work.need_resched etc. mustn't get changed by this CPU before it returns to
  844. * user- or fsys-mode, hence we disable interrupts early on.
  845. *
  846. * p6 controls whether current_thread_info()->flags needs to be check for
  847. * extra work. We always check for extra work when returning to user-level.
  848. * With CONFIG_PREEMPT, we also check for extra work when the preempt_count
  849. * is 0. After extra work processing has been completed, execution
  850. * resumes at .work_processed_syscall with p6 set to 1 if the extra-work-check
  851. * needs to be redone.
  852. */
  853. #ifdef CONFIG_PREEMPT
  854. RSM_PSR_I(p0, r17, r31) // disable interrupts
  855. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  856. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  857. ;;
  858. .pred.rel.mutex pUStk,pKStk
  859. (pKStk) ld4 r21=[r20] // r21 <- preempt_count
  860. (pUStk) mov r21=0 // r21 <- 0
  861. ;;
  862. cmp.eq p6,p0=r21,r0 // p6 <- pUStk || (preempt_count == 0)
  863. #else
  864. RSM_PSR_I(pUStk, r17, r31)
  865. cmp.eq p0,pLvSys=r0,r0 // pLvSys=0: leave from kernel
  866. (pUStk) cmp.eq.unc p6,p0=r0,r0 // p6 <- pUStk
  867. #endif
  868. .work_processed_kernel:
  869. adds r17=TI_FLAGS+IA64_TASK_SIZE,r13
  870. ;;
  871. (p6) ld4 r31=[r17] // load current_thread_info()->flags
  872. adds r21=PT(PR)+16,r12
  873. ;;
  874. lfetch [r21],PT(CR_IPSR)-PT(PR)
  875. adds r2=PT(B6)+16,r12
  876. adds r3=PT(R16)+16,r12
  877. ;;
  878. lfetch [r21]
  879. ld8 r28=[r2],8 // load b6
  880. adds r29=PT(R24)+16,r12
  881. ld8.fill r16=[r3],PT(AR_CSD)-PT(R16)
  882. adds r30=PT(AR_CCV)+16,r12
  883. (p6) and r19=TIF_WORK_MASK,r31 // any work other than TIF_SYSCALL_TRACE?
  884. ;;
  885. ld8.fill r24=[r29]
  886. ld8 r15=[r30] // load ar.ccv
  887. (p6) cmp4.ne.unc p6,p0=r19, r0 // any special work pending?
  888. ;;
  889. ld8 r29=[r2],16 // load b7
  890. ld8 r30=[r3],16 // load ar.csd
  891. (p6) br.cond.spnt .work_pending
  892. ;;
  893. ld8 r31=[r2],16 // load ar.ssd
  894. ld8.fill r8=[r3],16
  895. ;;
  896. ld8.fill r9=[r2],16
  897. ld8.fill r10=[r3],PT(R17)-PT(R10)
  898. ;;
  899. ld8.fill r11=[r2],PT(R18)-PT(R11)
  900. ld8.fill r17=[r3],16
  901. ;;
  902. ld8.fill r18=[r2],16
  903. ld8.fill r19=[r3],16
  904. ;;
  905. ld8.fill r20=[r2],16
  906. ld8.fill r21=[r3],16
  907. mov ar.csd=r30
  908. mov ar.ssd=r31
  909. ;;
  910. RSM_PSR_I_IC(r23, r22, r25) // initiate turning off of interrupt and interruption collection
  911. invala // invalidate ALAT
  912. ;;
  913. ld8.fill r22=[r2],24
  914. ld8.fill r23=[r3],24
  915. mov b6=r28
  916. ;;
  917. ld8.fill r25=[r2],16
  918. ld8.fill r26=[r3],16
  919. mov b7=r29
  920. ;;
  921. ld8.fill r27=[r2],16
  922. ld8.fill r28=[r3],16
  923. ;;
  924. ld8.fill r29=[r2],16
  925. ld8.fill r30=[r3],24
  926. ;;
  927. ld8.fill r31=[r2],PT(F9)-PT(R31)
  928. adds r3=PT(F10)-PT(F6),r3
  929. ;;
  930. ldf.fill f9=[r2],PT(F6)-PT(F9)
  931. ldf.fill f10=[r3],PT(F8)-PT(F10)
  932. ;;
  933. ldf.fill f6=[r2],PT(F7)-PT(F6)
  934. ;;
  935. ldf.fill f7=[r2],PT(F11)-PT(F7)
  936. ldf.fill f8=[r3],32
  937. ;;
  938. srlz.d // ensure that inter. collection is off (VHPT is don't care, since text is pinned)
  939. mov ar.ccv=r15
  940. ;;
  941. ldf.fill f11=[r2]
  942. BSW_0(r2, r3, r15) // switch back to bank 0 (no stop bit required beforehand...)
  943. ;;
  944. (pUStk) mov r18=IA64_KR(CURRENT)// M2 (12 cycle read latency)
  945. adds r16=PT(CR_IPSR)+16,r12
  946. adds r17=PT(CR_IIP)+16,r12
  947. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  948. .pred.rel.mutex pUStk,pKStk
  949. MOV_FROM_PSR(pKStk, r22, r29) // M2 read PSR now that interrupts are disabled
  950. (pUStk) mov.m r22=ar.itc // M fetch time at leave
  951. nop.i 0
  952. ;;
  953. #else
  954. MOV_FROM_PSR(pKStk, r22, r29) // M2 read PSR now that interrupts are disabled
  955. nop.i 0
  956. nop.i 0
  957. ;;
  958. #endif
  959. ld8 r29=[r16],16 // load cr.ipsr
  960. ld8 r28=[r17],16 // load cr.iip
  961. ;;
  962. ld8 r30=[r16],16 // load cr.ifs
  963. ld8 r25=[r17],16 // load ar.unat
  964. ;;
  965. ld8 r26=[r16],16 // load ar.pfs
  966. ld8 r27=[r17],16 // load ar.rsc
  967. cmp.eq p9,p0=r0,r0 // set p9 to indicate that we should restore cr.ifs
  968. ;;
  969. ld8 r24=[r16],16 // load ar.rnat (may be garbage)
  970. ld8 r23=[r17],16 // load ar.bspstore (may be garbage)
  971. ;;
  972. ld8 r31=[r16],16 // load predicates
  973. ld8 r21=[r17],16 // load b0
  974. ;;
  975. ld8 r19=[r16],16 // load ar.rsc value for "loadrs"
  976. ld8.fill r1=[r17],16 // load r1
  977. ;;
  978. ld8.fill r12=[r16],16
  979. ld8.fill r13=[r17],16
  980. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  981. (pUStk) adds r3=TI_AC_LEAVE+IA64_TASK_SIZE,r18
  982. #else
  983. (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18
  984. #endif
  985. ;;
  986. ld8 r20=[r16],16 // ar.fpsr
  987. ld8.fill r15=[r17],16
  988. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  989. (pUStk) adds r18=IA64_TASK_THREAD_ON_USTACK_OFFSET,r18 // deferred
  990. #endif
  991. ;;
  992. ld8.fill r14=[r16],16
  993. ld8.fill r2=[r17]
  994. (pUStk) mov r17=1
  995. ;;
  996. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  997. // mmi_ : ld8 st1 shr;; mmi_ : st8 st1 shr;;
  998. // mib : mov add br -> mib : ld8 add br
  999. // bbb_ : br nop cover;; mbb_ : mov br cover;;
  1000. //
  1001. // no one require bsp in r16 if (pKStk) branch is selected.
  1002. (pUStk) st8 [r3]=r22 // save time at leave
  1003. (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
  1004. shr.u r18=r19,16 // get byte size of existing "dirty" partition
  1005. ;;
  1006. ld8.fill r3=[r16] // deferred
  1007. LOAD_PHYS_STACK_REG_SIZE(r17)
  1008. (pKStk) br.cond.dpnt skip_rbs_switch
  1009. mov r16=ar.bsp // get existing backing store pointer
  1010. #else
  1011. ld8.fill r3=[r16]
  1012. (pUStk) st1 [r18]=r17 // restore current->thread.on_ustack
  1013. shr.u r18=r19,16 // get byte size of existing "dirty" partition
  1014. ;;
  1015. mov r16=ar.bsp // get existing backing store pointer
  1016. LOAD_PHYS_STACK_REG_SIZE(r17)
  1017. (pKStk) br.cond.dpnt skip_rbs_switch
  1018. #endif
  1019. /*
  1020. * Restore user backing store.
  1021. *
  1022. * NOTE: alloc, loadrs, and cover can't be predicated.
  1023. */
  1024. (pNonSys) br.cond.dpnt dont_preserve_current_frame
  1025. COVER // add current frame into dirty partition and set cr.ifs
  1026. ;;
  1027. mov r19=ar.bsp // get new backing store pointer
  1028. rbs_switch:
  1029. sub r16=r16,r18 // krbs = old bsp - size of dirty partition
  1030. cmp.ne p9,p0=r0,r0 // clear p9 to skip restore of cr.ifs
  1031. ;;
  1032. sub r19=r19,r16 // calculate total byte size of dirty partition
  1033. add r18=64,r18 // don't force in0-in7 into memory...
  1034. ;;
  1035. shl r19=r19,16 // shift size of dirty partition into loadrs position
  1036. ;;
  1037. dont_preserve_current_frame:
  1038. /*
  1039. * To prevent leaking bits between the kernel and user-space,
  1040. * we must clear the stacked registers in the "invalid" partition here.
  1041. * Not pretty, but at least it's fast (3.34 registers/cycle on Itanium,
  1042. * 5 registers/cycle on McKinley).
  1043. */
  1044. # define pRecurse p6
  1045. # define pReturn p7
  1046. #ifdef CONFIG_ITANIUM
  1047. # define Nregs 10
  1048. #else
  1049. # define Nregs 14
  1050. #endif
  1051. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1052. shr.u loc1=r18,9 // RNaTslots <= floor(dirtySize / (64*8))
  1053. sub r17=r17,r18 // r17 = (physStackedSize + 8) - dirtySize
  1054. ;;
  1055. mov ar.rsc=r19 // load ar.rsc to be used for "loadrs"
  1056. shladd in0=loc1,3,r17
  1057. mov in1=0
  1058. ;;
  1059. TEXT_ALIGN(32)
  1060. rse_clear_invalid:
  1061. #ifdef CONFIG_ITANIUM
  1062. // cycle 0
  1063. { .mii
  1064. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1065. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  1066. add out0=-Nregs*8,in0
  1067. }{ .mfb
  1068. add out1=1,in1 // increment recursion count
  1069. nop.f 0
  1070. nop.b 0 // can't do br.call here because of alloc (WAW on CFM)
  1071. ;;
  1072. }{ .mfi // cycle 1
  1073. mov loc1=0
  1074. nop.f 0
  1075. mov loc2=0
  1076. }{ .mib
  1077. mov loc3=0
  1078. mov loc4=0
  1079. (pRecurse) br.call.sptk.many b0=rse_clear_invalid
  1080. }{ .mfi // cycle 2
  1081. mov loc5=0
  1082. nop.f 0
  1083. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  1084. }{ .mib
  1085. mov loc6=0
  1086. mov loc7=0
  1087. (pReturn) br.ret.sptk.many b0
  1088. }
  1089. #else /* !CONFIG_ITANIUM */
  1090. alloc loc0=ar.pfs,2,Nregs-2,2,0
  1091. cmp.lt pRecurse,p0=Nregs*8,in0 // if more than Nregs regs left to clear, (re)curse
  1092. add out0=-Nregs*8,in0
  1093. add out1=1,in1 // increment recursion count
  1094. mov loc1=0
  1095. mov loc2=0
  1096. ;;
  1097. mov loc3=0
  1098. mov loc4=0
  1099. mov loc5=0
  1100. mov loc6=0
  1101. mov loc7=0
  1102. (pRecurse) br.call.dptk.few b0=rse_clear_invalid
  1103. ;;
  1104. mov loc8=0
  1105. mov loc9=0
  1106. cmp.ne pReturn,p0=r0,in1 // if recursion count != 0, we need to do a br.ret
  1107. mov loc10=0
  1108. mov loc11=0
  1109. (pReturn) br.ret.dptk.many b0
  1110. #endif /* !CONFIG_ITANIUM */
  1111. # undef pRecurse
  1112. # undef pReturn
  1113. ;;
  1114. alloc r17=ar.pfs,0,0,0,0 // drop current register frame
  1115. ;;
  1116. loadrs
  1117. ;;
  1118. skip_rbs_switch:
  1119. mov ar.unat=r25 // M2
  1120. (pKStk) extr.u r22=r22,21,1 // I0 extract current value of psr.pp from r22
  1121. (pLvSys)mov r19=r0 // A clear r19 for leave_syscall, no-op otherwise
  1122. ;;
  1123. (pUStk) mov ar.bspstore=r23 // M2
  1124. (pKStk) dep r29=r22,r29,21,1 // I0 update ipsr.pp with psr.pp
  1125. (pLvSys)mov r16=r0 // A clear r16 for leave_syscall, no-op otherwise
  1126. ;;
  1127. MOV_TO_IPSR(p0, r29, r25) // M2
  1128. mov ar.pfs=r26 // I0
  1129. (pLvSys)mov r17=r0 // A clear r17 for leave_syscall, no-op otherwise
  1130. MOV_TO_IFS(p9, r30, r25)// M2
  1131. mov b0=r21 // I0
  1132. (pLvSys)mov r18=r0 // A clear r18 for leave_syscall, no-op otherwise
  1133. mov ar.fpsr=r20 // M2
  1134. MOV_TO_IIP(r28, r25) // M2
  1135. nop 0
  1136. ;;
  1137. (pUStk) mov ar.rnat=r24 // M2 must happen with RSE in lazy mode
  1138. nop 0
  1139. (pLvSys)mov r2=r0
  1140. mov ar.rsc=r27 // M2
  1141. mov pr=r31,-1 // I0
  1142. RFI // B
  1143. /*
  1144. * On entry:
  1145. * r20 = &current->thread_info->pre_count (if CONFIG_PREEMPT)
  1146. * r31 = current->thread_info->flags
  1147. * On exit:
  1148. * p6 = TRUE if work-pending-check needs to be redone
  1149. *
  1150. * Interrupts are disabled on entry, reenabled depend on work, and
  1151. * disabled on exit.
  1152. */
  1153. .work_pending_syscall:
  1154. add r2=-8,r2
  1155. add r3=-8,r3
  1156. ;;
  1157. st8 [r2]=r8
  1158. st8 [r3]=r10
  1159. .work_pending:
  1160. tbit.z p6,p0=r31,TIF_NEED_RESCHED // is resched not needed?
  1161. (p6) br.cond.sptk.few .notify
  1162. #ifdef CONFIG_PREEMPT
  1163. (pKStk) dep r21=-1,r0,PREEMPT_ACTIVE_BIT,1
  1164. ;;
  1165. (pKStk) st4 [r20]=r21
  1166. #endif
  1167. SSM_PSR_I(p0, p6, r2) // enable interrupts
  1168. br.call.spnt.many rp=schedule
  1169. .ret9: cmp.eq p6,p0=r0,r0 // p6 <- 1 (re-check)
  1170. RSM_PSR_I(p0, r2, r20) // disable interrupts
  1171. ;;
  1172. #ifdef CONFIG_PREEMPT
  1173. (pKStk) adds r20=TI_PRE_COUNT+IA64_TASK_SIZE,r13
  1174. ;;
  1175. (pKStk) st4 [r20]=r0 // preempt_count() <- 0
  1176. #endif
  1177. (pLvSys)br.cond.sptk.few __paravirt_pending_syscall_end
  1178. br.cond.sptk.many .work_processed_kernel
  1179. .notify:
  1180. (pUStk) br.call.spnt.many rp=notify_resume_user
  1181. .ret10: cmp.ne p6,p0=r0,r0 // p6 <- 0 (don't re-check)
  1182. (pLvSys)br.cond.sptk.few __paravirt_pending_syscall_end
  1183. br.cond.sptk.many .work_processed_kernel
  1184. .global __paravirt_pending_syscall_end;
  1185. __paravirt_pending_syscall_end:
  1186. adds r2=PT(R8)+16,r12
  1187. adds r3=PT(R10)+16,r12
  1188. ;;
  1189. ld8 r8=[r2]
  1190. ld8 r10=[r3]
  1191. br.cond.sptk.many __paravirt_work_processed_syscall_target
  1192. END(__paravirt_leave_kernel)
  1193. #ifdef __IA64_ASM_PARAVIRTUALIZED_NATIVE
  1194. ENTRY(handle_syscall_error)
  1195. /*
  1196. * Some system calls (e.g., ptrace, mmap) can return arbitrary values which could
  1197. * lead us to mistake a negative return value as a failed syscall. Those syscall
  1198. * must deposit a non-zero value in pt_regs.r8 to indicate an error. If
  1199. * pt_regs.r8 is zero, we assume that the call completed successfully.
  1200. */
  1201. PT_REGS_UNWIND_INFO(0)
  1202. ld8 r3=[r2] // load pt_regs.r8
  1203. ;;
  1204. cmp.eq p6,p7=r3,r0 // is pt_regs.r8==0?
  1205. ;;
  1206. (p7) mov r10=-1
  1207. (p7) sub r8=0,r8 // negate return value to get errno
  1208. br.cond.sptk ia64_leave_syscall
  1209. END(handle_syscall_error)
  1210. /*
  1211. * Invoke schedule_tail(task) while preserving in0-in7, which may be needed
  1212. * in case a system call gets restarted.
  1213. */
  1214. GLOBAL_ENTRY(ia64_invoke_schedule_tail)
  1215. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1216. alloc loc1=ar.pfs,8,2,1,0
  1217. mov loc0=rp
  1218. mov out0=r8 // Address of previous task
  1219. ;;
  1220. br.call.sptk.many rp=schedule_tail
  1221. .ret11: mov ar.pfs=loc1
  1222. mov rp=loc0
  1223. br.ret.sptk.many rp
  1224. END(ia64_invoke_schedule_tail)
  1225. /*
  1226. * Setup stack and call do_notify_resume_user(), keeping interrupts
  1227. * disabled.
  1228. *
  1229. * Note that pSys and pNonSys need to be set up by the caller.
  1230. * We declare 8 input registers so the system call args get preserved,
  1231. * in case we need to restart a system call.
  1232. */
  1233. GLOBAL_ENTRY(notify_resume_user)
  1234. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(8)
  1235. alloc loc1=ar.pfs,8,2,3,0 // preserve all eight input regs in case of syscall restart!
  1236. mov r9=ar.unat
  1237. mov loc0=rp // save return address
  1238. mov out0=0 // there is no "oldset"
  1239. adds out1=8,sp // out1=&sigscratch->ar_pfs
  1240. (pSys) mov out2=1 // out2==1 => we're in a syscall
  1241. ;;
  1242. (pNonSys) mov out2=0 // out2==0 => not a syscall
  1243. .fframe 16
  1244. .spillsp ar.unat, 16
  1245. st8 [sp]=r9,-16 // allocate space for ar.unat and save it
  1246. st8 [out1]=loc1,-8 // save ar.pfs, out1=&sigscratch
  1247. .body
  1248. br.call.sptk.many rp=do_notify_resume_user
  1249. .ret15: .restore sp
  1250. adds sp=16,sp // pop scratch stack space
  1251. ;;
  1252. ld8 r9=[sp] // load new unat from sigscratch->scratch_unat
  1253. mov rp=loc0
  1254. ;;
  1255. mov ar.unat=r9
  1256. mov ar.pfs=loc1
  1257. br.ret.sptk.many rp
  1258. END(notify_resume_user)
  1259. ENTRY(sys_rt_sigreturn)
  1260. PT_REGS_UNWIND_INFO(0)
  1261. /*
  1262. * Allocate 8 input registers since ptrace() may clobber them
  1263. */
  1264. alloc r2=ar.pfs,8,0,1,0
  1265. .prologue
  1266. PT_REGS_SAVES(16)
  1267. adds sp=-16,sp
  1268. .body
  1269. cmp.eq pNonSys,pSys=r0,r0 // sigreturn isn't a normal syscall...
  1270. ;;
  1271. /*
  1272. * leave_kernel() restores f6-f11 from pt_regs, but since the streamlined
  1273. * syscall-entry path does not save them we save them here instead. Note: we
  1274. * don't need to save any other registers that are not saved by the stream-lined
  1275. * syscall path, because restore_sigcontext() restores them.
  1276. */
  1277. adds r16=PT(F6)+32,sp
  1278. adds r17=PT(F7)+32,sp
  1279. ;;
  1280. stf.spill [r16]=f6,32
  1281. stf.spill [r17]=f7,32
  1282. ;;
  1283. stf.spill [r16]=f8,32
  1284. stf.spill [r17]=f9,32
  1285. ;;
  1286. stf.spill [r16]=f10
  1287. stf.spill [r17]=f11
  1288. adds out0=16,sp // out0 = &sigscratch
  1289. br.call.sptk.many rp=ia64_rt_sigreturn
  1290. .ret19: .restore sp,0
  1291. adds sp=16,sp
  1292. ;;
  1293. ld8 r9=[sp] // load new ar.unat
  1294. mov.sptk b7=r8,ia64_native_leave_kernel
  1295. ;;
  1296. mov ar.unat=r9
  1297. br.many b7
  1298. END(sys_rt_sigreturn)
  1299. GLOBAL_ENTRY(ia64_prepare_handle_unaligned)
  1300. .prologue
  1301. /*
  1302. * r16 = fake ar.pfs, we simply need to make sure privilege is still 0
  1303. */
  1304. mov r16=r0
  1305. DO_SAVE_SWITCH_STACK
  1306. br.call.sptk.many rp=ia64_handle_unaligned // stack frame setup in ivt
  1307. .ret21: .body
  1308. DO_LOAD_SWITCH_STACK
  1309. br.cond.sptk.many rp // goes to ia64_leave_kernel
  1310. END(ia64_prepare_handle_unaligned)
  1311. //
  1312. // unw_init_running(void (*callback)(info, arg), void *arg)
  1313. //
  1314. # define EXTRA_FRAME_SIZE ((UNW_FRAME_INFO_SIZE+15)&~15)
  1315. GLOBAL_ENTRY(unw_init_running)
  1316. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1317. alloc loc1=ar.pfs,2,3,3,0
  1318. ;;
  1319. ld8 loc2=[in0],8
  1320. mov loc0=rp
  1321. mov r16=loc1
  1322. DO_SAVE_SWITCH_STACK
  1323. .body
  1324. .prologue ASM_UNW_PRLG_RP|ASM_UNW_PRLG_PFS, ASM_UNW_PRLG_GRSAVE(2)
  1325. .fframe IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE
  1326. SWITCH_STACK_SAVES(EXTRA_FRAME_SIZE)
  1327. adds sp=-EXTRA_FRAME_SIZE,sp
  1328. .body
  1329. ;;
  1330. adds out0=16,sp // &info
  1331. mov out1=r13 // current
  1332. adds out2=16+EXTRA_FRAME_SIZE,sp // &switch_stack
  1333. br.call.sptk.many rp=unw_init_frame_info
  1334. 1: adds out0=16,sp // &info
  1335. mov b6=loc2
  1336. mov loc2=gp // save gp across indirect function call
  1337. ;;
  1338. ld8 gp=[in0]
  1339. mov out1=in1 // arg
  1340. br.call.sptk.many rp=b6 // invoke the callback function
  1341. 1: mov gp=loc2 // restore gp
  1342. // For now, we don't allow changing registers from within
  1343. // unw_init_running; if we ever want to allow that, we'd
  1344. // have to do a load_switch_stack here:
  1345. .restore sp
  1346. adds sp=IA64_SWITCH_STACK_SIZE+EXTRA_FRAME_SIZE,sp
  1347. mov ar.pfs=loc1
  1348. mov rp=loc0
  1349. br.ret.sptk.many rp
  1350. END(unw_init_running)
  1351. .rodata
  1352. .align 8
  1353. .globl sys_call_table
  1354. sys_call_table:
  1355. data8 sys_ni_syscall // This must be sys_ni_syscall! See ivt.S.
  1356. data8 sys_exit // 1025
  1357. data8 sys_read
  1358. data8 sys_write
  1359. data8 sys_open
  1360. data8 sys_close
  1361. data8 sys_creat // 1030
  1362. data8 sys_link
  1363. data8 sys_unlink
  1364. data8 ia64_execve
  1365. data8 sys_chdir
  1366. data8 sys_fchdir // 1035
  1367. data8 sys_utimes
  1368. data8 sys_mknod
  1369. data8 sys_chmod
  1370. data8 sys_chown
  1371. data8 sys_lseek // 1040
  1372. data8 sys_getpid
  1373. data8 sys_getppid
  1374. data8 sys_mount
  1375. data8 sys_umount
  1376. data8 sys_setuid // 1045
  1377. data8 sys_getuid
  1378. data8 sys_geteuid
  1379. data8 sys_ptrace
  1380. data8 sys_access
  1381. data8 sys_sync // 1050
  1382. data8 sys_fsync
  1383. data8 sys_fdatasync
  1384. data8 sys_kill
  1385. data8 sys_rename
  1386. data8 sys_mkdir // 1055
  1387. data8 sys_rmdir
  1388. data8 sys_dup
  1389. data8 sys_pipe
  1390. data8 sys_times
  1391. data8 ia64_brk // 1060
  1392. data8 sys_setgid
  1393. data8 sys_getgid
  1394. data8 sys_getegid
  1395. data8 sys_acct
  1396. data8 sys_ioctl // 1065
  1397. data8 sys_fcntl
  1398. data8 sys_umask
  1399. data8 sys_chroot
  1400. data8 sys_ustat
  1401. data8 sys_dup2 // 1070
  1402. data8 sys_setreuid
  1403. data8 sys_setregid
  1404. data8 sys_getresuid
  1405. data8 sys_setresuid
  1406. data8 sys_getresgid // 1075
  1407. data8 sys_setresgid
  1408. data8 sys_getgroups
  1409. data8 sys_setgroups
  1410. data8 sys_getpgid
  1411. data8 sys_setpgid // 1080
  1412. data8 sys_setsid
  1413. data8 sys_getsid
  1414. data8 sys_sethostname
  1415. data8 sys_setrlimit
  1416. data8 sys_getrlimit // 1085
  1417. data8 sys_getrusage
  1418. data8 sys_gettimeofday
  1419. data8 sys_settimeofday
  1420. data8 sys_select
  1421. data8 sys_poll // 1090
  1422. data8 sys_symlink
  1423. data8 sys_readlink
  1424. data8 sys_uselib
  1425. data8 sys_swapon
  1426. data8 sys_swapoff // 1095
  1427. data8 sys_reboot
  1428. data8 sys_truncate
  1429. data8 sys_ftruncate
  1430. data8 sys_fchmod
  1431. data8 sys_fchown // 1100
  1432. data8 ia64_getpriority
  1433. data8 sys_setpriority
  1434. data8 sys_statfs
  1435. data8 sys_fstatfs
  1436. data8 sys_gettid // 1105
  1437. data8 sys_semget
  1438. data8 sys_semop
  1439. data8 sys_semctl
  1440. data8 sys_msgget
  1441. data8 sys_msgsnd // 1110
  1442. data8 sys_msgrcv
  1443. data8 sys_msgctl
  1444. data8 sys_shmget
  1445. data8 sys_shmat
  1446. data8 sys_shmdt // 1115
  1447. data8 sys_shmctl
  1448. data8 sys_syslog
  1449. data8 sys_setitimer
  1450. data8 sys_getitimer
  1451. data8 sys_ni_syscall // 1120 /* was: ia64_oldstat */
  1452. data8 sys_ni_syscall /* was: ia64_oldlstat */
  1453. data8 sys_ni_syscall /* was: ia64_oldfstat */
  1454. data8 sys_vhangup
  1455. data8 sys_lchown
  1456. data8 sys_remap_file_pages // 1125
  1457. data8 sys_wait4
  1458. data8 sys_sysinfo
  1459. data8 sys_clone
  1460. data8 sys_setdomainname
  1461. data8 sys_newuname // 1130
  1462. data8 sys_adjtimex
  1463. data8 sys_ni_syscall /* was: ia64_create_module */
  1464. data8 sys_init_module
  1465. data8 sys_delete_module
  1466. data8 sys_ni_syscall // 1135 /* was: sys_get_kernel_syms */
  1467. data8 sys_ni_syscall /* was: sys_query_module */
  1468. data8 sys_quotactl
  1469. data8 sys_bdflush
  1470. data8 sys_sysfs
  1471. data8 sys_personality // 1140
  1472. data8 sys_ni_syscall // sys_afs_syscall
  1473. data8 sys_setfsuid
  1474. data8 sys_setfsgid
  1475. data8 sys_getdents
  1476. data8 sys_flock // 1145
  1477. data8 sys_readv
  1478. data8 sys_writev
  1479. data8 sys_pread64
  1480. data8 sys_pwrite64
  1481. data8 sys_sysctl // 1150
  1482. data8 sys_mmap
  1483. data8 sys_munmap
  1484. data8 sys_mlock
  1485. data8 sys_mlockall
  1486. data8 sys_mprotect // 1155
  1487. data8 ia64_mremap
  1488. data8 sys_msync
  1489. data8 sys_munlock
  1490. data8 sys_munlockall
  1491. data8 sys_sched_getparam // 1160
  1492. data8 sys_sched_setparam
  1493. data8 sys_sched_getscheduler
  1494. data8 sys_sched_setscheduler
  1495. data8 sys_sched_yield
  1496. data8 sys_sched_get_priority_max // 1165
  1497. data8 sys_sched_get_priority_min
  1498. data8 sys_sched_rr_get_interval
  1499. data8 sys_nanosleep
  1500. data8 sys_nfsservctl
  1501. data8 sys_prctl // 1170
  1502. data8 sys_getpagesize
  1503. data8 sys_mmap2
  1504. data8 sys_pciconfig_read
  1505. data8 sys_pciconfig_write
  1506. data8 sys_perfmonctl // 1175
  1507. data8 sys_sigaltstack
  1508. data8 sys_rt_sigaction
  1509. data8 sys_rt_sigpending
  1510. data8 sys_rt_sigprocmask
  1511. data8 sys_rt_sigqueueinfo // 1180
  1512. data8 sys_rt_sigreturn
  1513. data8 sys_rt_sigsuspend
  1514. data8 sys_rt_sigtimedwait
  1515. data8 sys_getcwd
  1516. data8 sys_capget // 1185
  1517. data8 sys_capset
  1518. data8 sys_sendfile64
  1519. data8 sys_ni_syscall // sys_getpmsg (STREAMS)
  1520. data8 sys_ni_syscall // sys_putpmsg (STREAMS)
  1521. data8 sys_socket // 1190
  1522. data8 sys_bind
  1523. data8 sys_connect
  1524. data8 sys_listen
  1525. data8 sys_accept
  1526. data8 sys_getsockname // 1195
  1527. data8 sys_getpeername
  1528. data8 sys_socketpair
  1529. data8 sys_send
  1530. data8 sys_sendto
  1531. data8 sys_recv // 1200
  1532. data8 sys_recvfrom
  1533. data8 sys_shutdown
  1534. data8 sys_setsockopt
  1535. data8 sys_getsockopt
  1536. data8 sys_sendmsg // 1205
  1537. data8 sys_recvmsg
  1538. data8 sys_pivot_root
  1539. data8 sys_mincore
  1540. data8 sys_madvise
  1541. data8 sys_newstat // 1210
  1542. data8 sys_newlstat
  1543. data8 sys_newfstat
  1544. data8 sys_clone2
  1545. data8 sys_getdents64
  1546. data8 sys_getunwind // 1215
  1547. data8 sys_readahead
  1548. data8 sys_setxattr
  1549. data8 sys_lsetxattr
  1550. data8 sys_fsetxattr
  1551. data8 sys_getxattr // 1220
  1552. data8 sys_lgetxattr
  1553. data8 sys_fgetxattr
  1554. data8 sys_listxattr
  1555. data8 sys_llistxattr
  1556. data8 sys_flistxattr // 1225
  1557. data8 sys_removexattr
  1558. data8 sys_lremovexattr
  1559. data8 sys_fremovexattr
  1560. data8 sys_tkill
  1561. data8 sys_futex // 1230
  1562. data8 sys_sched_setaffinity
  1563. data8 sys_sched_getaffinity
  1564. data8 sys_set_tid_address
  1565. data8 sys_fadvise64_64
  1566. data8 sys_tgkill // 1235
  1567. data8 sys_exit_group
  1568. data8 sys_lookup_dcookie
  1569. data8 sys_io_setup
  1570. data8 sys_io_destroy
  1571. data8 sys_io_getevents // 1240
  1572. data8 sys_io_submit
  1573. data8 sys_io_cancel
  1574. data8 sys_epoll_create
  1575. data8 sys_epoll_ctl
  1576. data8 sys_epoll_wait // 1245
  1577. data8 sys_restart_syscall
  1578. data8 sys_semtimedop
  1579. data8 sys_timer_create
  1580. data8 sys_timer_settime
  1581. data8 sys_timer_gettime // 1250
  1582. data8 sys_timer_getoverrun
  1583. data8 sys_timer_delete
  1584. data8 sys_clock_settime
  1585. data8 sys_clock_gettime
  1586. data8 sys_clock_getres // 1255
  1587. data8 sys_clock_nanosleep
  1588. data8 sys_fstatfs64
  1589. data8 sys_statfs64
  1590. data8 sys_mbind
  1591. data8 sys_get_mempolicy // 1260
  1592. data8 sys_set_mempolicy
  1593. data8 sys_mq_open
  1594. data8 sys_mq_unlink
  1595. data8 sys_mq_timedsend
  1596. data8 sys_mq_timedreceive // 1265
  1597. data8 sys_mq_notify
  1598. data8 sys_mq_getsetattr
  1599. data8 sys_kexec_load
  1600. data8 sys_ni_syscall // reserved for vserver
  1601. data8 sys_waitid // 1270
  1602. data8 sys_add_key
  1603. data8 sys_request_key
  1604. data8 sys_keyctl
  1605. data8 sys_ioprio_set
  1606. data8 sys_ioprio_get // 1275
  1607. data8 sys_move_pages
  1608. data8 sys_inotify_init
  1609. data8 sys_inotify_add_watch
  1610. data8 sys_inotify_rm_watch
  1611. data8 sys_migrate_pages // 1280
  1612. data8 sys_openat
  1613. data8 sys_mkdirat
  1614. data8 sys_mknodat
  1615. data8 sys_fchownat
  1616. data8 sys_futimesat // 1285
  1617. data8 sys_newfstatat
  1618. data8 sys_unlinkat
  1619. data8 sys_renameat
  1620. data8 sys_linkat
  1621. data8 sys_symlinkat // 1290
  1622. data8 sys_readlinkat
  1623. data8 sys_fchmodat
  1624. data8 sys_faccessat
  1625. data8 sys_pselect6
  1626. data8 sys_ppoll // 1295
  1627. data8 sys_unshare
  1628. data8 sys_splice
  1629. data8 sys_set_robust_list
  1630. data8 sys_get_robust_list
  1631. data8 sys_sync_file_range // 1300
  1632. data8 sys_tee
  1633. data8 sys_vmsplice
  1634. data8 sys_fallocate
  1635. data8 sys_getcpu
  1636. data8 sys_epoll_pwait // 1305
  1637. data8 sys_utimensat
  1638. data8 sys_signalfd
  1639. data8 sys_ni_syscall
  1640. data8 sys_eventfd
  1641. data8 sys_timerfd_create // 1310
  1642. data8 sys_timerfd_settime
  1643. data8 sys_timerfd_gettime
  1644. data8 sys_signalfd4
  1645. data8 sys_eventfd2
  1646. data8 sys_epoll_create1 // 1315
  1647. data8 sys_dup3
  1648. data8 sys_pipe2
  1649. data8 sys_inotify_init1
  1650. .org sys_call_table + 8*NR_syscalls // guard against failures to increase NR_syscalls
  1651. #endif /* __IA64_ASM_PARAVIRTUALIZED_NATIVE */