time.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260
  1. /* linux/arch/arm/plat-s3c24xx/time.c
  2. *
  3. * Copyright (C) 2003-2005 Simtec Electronics
  4. * Ben Dooks, <ben@simtec.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/init.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <asm/system.h>
  29. #include <asm/leds.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/irq.h>
  32. #include <mach/map.h>
  33. #include <plat/regs-timer.h>
  34. #include <mach/regs-irq.h>
  35. #include <asm/mach/time.h>
  36. #include <plat/clock.h>
  37. #include <plat/cpu.h>
  38. static unsigned long timer_startval;
  39. static unsigned long timer_usec_ticks;
  40. #define TIMER_USEC_SHIFT 16
  41. /* we use the shifted arithmetic to work out the ratio of timer ticks
  42. * to usecs, as often the peripheral clock is not a nice even multiple
  43. * of 1MHz.
  44. *
  45. * shift of 14 and 15 are too low for the 12MHz, 16 seems to be ok
  46. * for the current HZ value of 200 without producing overflows.
  47. *
  48. * Original patch by Dimitry Andric, updated by Ben Dooks
  49. */
  50. /* timer_mask_usec_ticks
  51. *
  52. * given a clock and divisor, make the value to pass into timer_ticks_to_usec
  53. * to scale the ticks into usecs
  54. */
  55. static inline unsigned long
  56. timer_mask_usec_ticks(unsigned long scaler, unsigned long pclk)
  57. {
  58. unsigned long den = pclk / 1000;
  59. return ((1000 << TIMER_USEC_SHIFT) * scaler + (den >> 1)) / den;
  60. }
  61. /* timer_ticks_to_usec
  62. *
  63. * convert timer ticks to usec.
  64. */
  65. static inline unsigned long timer_ticks_to_usec(unsigned long ticks)
  66. {
  67. unsigned long res;
  68. res = ticks * timer_usec_ticks;
  69. res += 1 << (TIMER_USEC_SHIFT - 4); /* round up slightly */
  70. return res >> TIMER_USEC_SHIFT;
  71. }
  72. /***
  73. * Returns microsecond since last clock interrupt. Note that interrupts
  74. * will have been disabled by do_gettimeoffset()
  75. * IRQs are disabled before entering here from do_gettimeofday()
  76. */
  77. #define SRCPND_TIMER4 (1<<(IRQ_TIMER4 - IRQ_EINT0))
  78. static unsigned long s3c2410_gettimeoffset (void)
  79. {
  80. unsigned long tdone;
  81. unsigned long irqpend;
  82. unsigned long tval;
  83. /* work out how many ticks have gone since last timer interrupt */
  84. tval = __raw_readl(S3C2410_TCNTO(4));
  85. tdone = timer_startval - tval;
  86. /* check to see if there is an interrupt pending */
  87. irqpend = __raw_readl(S3C2410_SRCPND);
  88. if (irqpend & SRCPND_TIMER4) {
  89. /* re-read the timer, and try and fix up for the missed
  90. * interrupt. Note, the interrupt may go off before the
  91. * timer has re-loaded from wrapping.
  92. */
  93. tval = __raw_readl(S3C2410_TCNTO(4));
  94. tdone = timer_startval - tval;
  95. if (tval != 0)
  96. tdone += timer_startval;
  97. }
  98. return timer_ticks_to_usec(tdone);
  99. }
  100. /*
  101. * IRQ handler for the timer
  102. */
  103. static irqreturn_t
  104. s3c2410_timer_interrupt(int irq, void *dev_id)
  105. {
  106. timer_tick();
  107. return IRQ_HANDLED;
  108. }
  109. static struct irqaction s3c2410_timer_irq = {
  110. .name = "S3C2410 Timer Tick",
  111. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  112. .handler = s3c2410_timer_interrupt,
  113. };
  114. #define use_tclk1_12() ( \
  115. machine_is_bast() || \
  116. machine_is_vr1000() || \
  117. machine_is_anubis() || \
  118. machine_is_osiris() )
  119. /*
  120. * Set up timer interrupt, and return the current time in seconds.
  121. *
  122. * Currently we only use timer4, as it is the only timer which has no
  123. * other function that can be exploited externally
  124. */
  125. static void s3c2410_timer_setup (void)
  126. {
  127. unsigned long tcon;
  128. unsigned long tcnt;
  129. unsigned long tcfg1;
  130. unsigned long tcfg0;
  131. tcnt = 0xffff; /* default value for tcnt */
  132. /* read the current timer configuration bits */
  133. tcon = __raw_readl(S3C2410_TCON);
  134. tcfg1 = __raw_readl(S3C2410_TCFG1);
  135. tcfg0 = __raw_readl(S3C2410_TCFG0);
  136. /* configure the system for whichever machine is in use */
  137. if (use_tclk1_12()) {
  138. /* timer is at 12MHz, scaler is 1 */
  139. timer_usec_ticks = timer_mask_usec_ticks(1, 12000000);
  140. tcnt = 12000000 / HZ;
  141. tcfg1 &= ~S3C2410_TCFG1_MUX4_MASK;
  142. tcfg1 |= S3C2410_TCFG1_MUX4_TCLK1;
  143. } else {
  144. unsigned long pclk;
  145. struct clk *clk;
  146. /* for the h1940 (and others), we use the pclk from the core
  147. * to generate the timer values. since values around 50 to
  148. * 70MHz are not values we can directly generate the timer
  149. * value from, we need to pre-scale and divide before using it.
  150. *
  151. * for instance, using 50.7MHz and dividing by 6 gives 8.45MHz
  152. * (8.45 ticks per usec)
  153. */
  154. /* this is used as default if no other timer can be found */
  155. clk = clk_get(NULL, "timers");
  156. if (IS_ERR(clk))
  157. panic("failed to get clock for system timer");
  158. clk_enable(clk);
  159. pclk = clk_get_rate(clk);
  160. /* configure clock tick */
  161. timer_usec_ticks = timer_mask_usec_ticks(6, pclk);
  162. tcfg1 &= ~S3C2410_TCFG1_MUX4_MASK;
  163. tcfg1 |= S3C2410_TCFG1_MUX4_DIV2;
  164. tcfg0 &= ~S3C2410_TCFG_PRESCALER1_MASK;
  165. tcfg0 |= ((6 - 1) / 2) << S3C2410_TCFG_PRESCALER1_SHIFT;
  166. tcnt = (pclk / 6) / HZ;
  167. }
  168. /* timers reload after counting zero, so reduce the count by 1 */
  169. tcnt--;
  170. printk("timer tcon=%08lx, tcnt %04lx, tcfg %08lx,%08lx, usec %08lx\n",
  171. tcon, tcnt, tcfg0, tcfg1, timer_usec_ticks);
  172. /* check to see if timer is within 16bit range... */
  173. if (tcnt > 0xffff) {
  174. panic("setup_timer: HZ is too small, cannot configure timer!");
  175. return;
  176. }
  177. __raw_writel(tcfg1, S3C2410_TCFG1);
  178. __raw_writel(tcfg0, S3C2410_TCFG0);
  179. timer_startval = tcnt;
  180. __raw_writel(tcnt, S3C2410_TCNTB(4));
  181. /* ensure timer is stopped... */
  182. tcon &= ~(7<<20);
  183. tcon |= S3C2410_TCON_T4RELOAD;
  184. tcon |= S3C2410_TCON_T4MANUALUPD;
  185. __raw_writel(tcon, S3C2410_TCON);
  186. __raw_writel(tcnt, S3C2410_TCNTB(4));
  187. __raw_writel(tcnt, S3C2410_TCMPB(4));
  188. /* start the timer running */
  189. tcon |= S3C2410_TCON_T4START;
  190. tcon &= ~S3C2410_TCON_T4MANUALUPD;
  191. __raw_writel(tcon, S3C2410_TCON);
  192. }
  193. static void __init s3c2410_timer_init (void)
  194. {
  195. s3c2410_timer_setup();
  196. setup_irq(IRQ_TIMER4, &s3c2410_timer_irq);
  197. }
  198. struct sys_timer s3c24xx_timer = {
  199. .init = s3c2410_timer_init,
  200. .offset = s3c2410_gettimeoffset,
  201. .resume = s3c2410_timer_setup
  202. };