cpu.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355
  1. /* linux/arch/arm/plat-s3c24xx/cpu.c
  2. *
  3. * Copyright (c) 2004-2005 Simtec Electronics
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * S3C24XX CPU Support
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  22. */
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/ioport.h>
  27. #include <linux/serial_core.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/delay.h>
  30. #include <linux/io.h>
  31. #include <linux/delay.h>
  32. #include <mach/hardware.h>
  33. #include <asm/irq.h>
  34. #include <asm/cacheflush.h>
  35. #include <asm/mach/arch.h>
  36. #include <asm/mach/map.h>
  37. #include <mach/system-reset.h>
  38. #include <mach/regs-gpio.h>
  39. #include <plat/regs-serial.h>
  40. #include <plat/cpu.h>
  41. #include <plat/devs.h>
  42. #include <plat/clock.h>
  43. #include <plat/s3c2400.h>
  44. #include <plat/s3c2410.h>
  45. #include <plat/s3c2412.h>
  46. #include "s3c244x.h"
  47. #include <plat/s3c2440.h>
  48. #include <plat/s3c2442.h>
  49. #include <plat/s3c2443.h>
  50. struct cpu_table {
  51. unsigned long idcode;
  52. unsigned long idmask;
  53. void (*map_io)(struct map_desc *mach_desc, int size);
  54. void (*init_uarts)(struct s3c2410_uartcfg *cfg, int no);
  55. void (*init_clocks)(int xtal);
  56. int (*init)(void);
  57. const char *name;
  58. };
  59. /* table of supported CPUs */
  60. static const char name_s3c2400[] = "S3C2400";
  61. static const char name_s3c2410[] = "S3C2410";
  62. static const char name_s3c2412[] = "S3C2412";
  63. static const char name_s3c2440[] = "S3C2440";
  64. static const char name_s3c2442[] = "S3C2442";
  65. static const char name_s3c2443[] = "S3C2443";
  66. static const char name_s3c2410a[] = "S3C2410A";
  67. static const char name_s3c2440a[] = "S3C2440A";
  68. static struct cpu_table cpu_ids[] __initdata = {
  69. {
  70. .idcode = 0x32410000,
  71. .idmask = 0xffffffff,
  72. .map_io = s3c2410_map_io,
  73. .init_clocks = s3c2410_init_clocks,
  74. .init_uarts = s3c2410_init_uarts,
  75. .init = s3c2410_init,
  76. .name = name_s3c2410
  77. },
  78. {
  79. .idcode = 0x32410002,
  80. .idmask = 0xffffffff,
  81. .map_io = s3c2410_map_io,
  82. .init_clocks = s3c2410_init_clocks,
  83. .init_uarts = s3c2410_init_uarts,
  84. .init = s3c2410_init,
  85. .name = name_s3c2410a
  86. },
  87. {
  88. .idcode = 0x32440000,
  89. .idmask = 0xffffffff,
  90. .map_io = s3c244x_map_io,
  91. .init_clocks = s3c244x_init_clocks,
  92. .init_uarts = s3c244x_init_uarts,
  93. .init = s3c2440_init,
  94. .name = name_s3c2440
  95. },
  96. {
  97. .idcode = 0x32440001,
  98. .idmask = 0xffffffff,
  99. .map_io = s3c244x_map_io,
  100. .init_clocks = s3c244x_init_clocks,
  101. .init_uarts = s3c244x_init_uarts,
  102. .init = s3c2440_init,
  103. .name = name_s3c2440a
  104. },
  105. {
  106. .idcode = 0x32440aaa,
  107. .idmask = 0xffffffff,
  108. .map_io = s3c244x_map_io,
  109. .init_clocks = s3c244x_init_clocks,
  110. .init_uarts = s3c244x_init_uarts,
  111. .init = s3c2442_init,
  112. .name = name_s3c2442
  113. },
  114. {
  115. .idcode = 0x32412001,
  116. .idmask = 0xffffffff,
  117. .map_io = s3c2412_map_io,
  118. .init_clocks = s3c2412_init_clocks,
  119. .init_uarts = s3c2412_init_uarts,
  120. .init = s3c2412_init,
  121. .name = name_s3c2412,
  122. },
  123. { /* a newer version of the s3c2412 */
  124. .idcode = 0x32412003,
  125. .idmask = 0xffffffff,
  126. .map_io = s3c2412_map_io,
  127. .init_clocks = s3c2412_init_clocks,
  128. .init_uarts = s3c2412_init_uarts,
  129. .init = s3c2412_init,
  130. .name = name_s3c2412,
  131. },
  132. {
  133. .idcode = 0x32443001,
  134. .idmask = 0xffffffff,
  135. .map_io = s3c2443_map_io,
  136. .init_clocks = s3c2443_init_clocks,
  137. .init_uarts = s3c2443_init_uarts,
  138. .init = s3c2443_init,
  139. .name = name_s3c2443,
  140. },
  141. {
  142. .idcode = 0x0, /* S3C2400 doesn't have an idcode */
  143. .idmask = 0xffffffff,
  144. .map_io = s3c2400_map_io,
  145. .init_clocks = s3c2400_init_clocks,
  146. .init_uarts = s3c2400_init_uarts,
  147. .init = s3c2400_init,
  148. .name = name_s3c2400
  149. },
  150. };
  151. /* minimal IO mapping */
  152. static struct map_desc s3c_iodesc[] __initdata = {
  153. IODESC_ENT(GPIO),
  154. IODESC_ENT(IRQ),
  155. IODESC_ENT(MEMCTRL),
  156. IODESC_ENT(UART)
  157. };
  158. static struct cpu_table * __init s3c_lookup_cpu(unsigned long idcode)
  159. {
  160. struct cpu_table *tab;
  161. int count;
  162. tab = cpu_ids;
  163. for (count = 0; count < ARRAY_SIZE(cpu_ids); count++, tab++) {
  164. if ((idcode & tab->idmask) == tab->idcode)
  165. return tab;
  166. }
  167. return NULL;
  168. }
  169. /* cpu information */
  170. static struct cpu_table *cpu;
  171. static unsigned long s3c24xx_read_idcode_v5(void)
  172. {
  173. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  174. return __raw_readl(S3C2412_GSTATUS1);
  175. #else
  176. return 1UL; /* don't look like an 2400 */
  177. #endif
  178. }
  179. static unsigned long s3c24xx_read_idcode_v4(void)
  180. {
  181. #ifndef CONFIG_CPU_S3C2400
  182. return __raw_readl(S3C2410_GSTATUS1);
  183. #else
  184. return 0UL;
  185. #endif
  186. }
  187. /* Hook for arm_pm_restart to ensure we execute the reset code
  188. * with the caches enabled. It seems at least the S3C2440 has a problem
  189. * resetting if there is bus activity interrupted by the reset.
  190. */
  191. static void s3c24xx_pm_restart(char mode)
  192. {
  193. if (mode != 's') {
  194. unsigned long flags;
  195. local_irq_save(flags);
  196. __cpuc_flush_kern_all();
  197. __cpuc_flush_user_all();
  198. arch_reset(mode);
  199. local_irq_restore(flags);
  200. }
  201. /* fallback, or unhandled */
  202. arm_machine_restart(mode);
  203. }
  204. void __init s3c24xx_init_io(struct map_desc *mach_desc, int size)
  205. {
  206. unsigned long idcode = 0x0;
  207. /* initialise the io descriptors we need for initialisation */
  208. iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
  209. if (cpu_architecture() >= CPU_ARCH_ARMv5) {
  210. idcode = s3c24xx_read_idcode_v5();
  211. } else {
  212. idcode = s3c24xx_read_idcode_v4();
  213. }
  214. cpu = s3c_lookup_cpu(idcode);
  215. if (cpu == NULL) {
  216. printk(KERN_ERR "Unknown CPU type 0x%08lx\n", idcode);
  217. panic("Unknown S3C24XX CPU");
  218. }
  219. printk("CPU %s (id 0x%08lx)\n", cpu->name, idcode);
  220. if (cpu->map_io == NULL || cpu->init == NULL) {
  221. printk(KERN_ERR "CPU %s support not enabled\n", cpu->name);
  222. panic("Unsupported S3C24XX CPU");
  223. }
  224. arm_pm_restart = s3c24xx_pm_restart;
  225. (cpu->map_io)(mach_desc, size);
  226. }
  227. /* s3c24xx_init_clocks
  228. *
  229. * Initialise the clock subsystem and associated information from the
  230. * given master crystal value.
  231. *
  232. * xtal = 0 -> use default PLL crystal value (normally 12MHz)
  233. * != 0 -> PLL crystal value in Hz
  234. */
  235. void __init s3c24xx_init_clocks(int xtal)
  236. {
  237. if (xtal == 0)
  238. xtal = 12*1000*1000;
  239. if (cpu == NULL)
  240. panic("s3c24xx_init_clocks: no cpu setup?\n");
  241. if (cpu->init_clocks == NULL)
  242. panic("s3c24xx_init_clocks: cpu has no clock init\n");
  243. else
  244. (cpu->init_clocks)(xtal);
  245. }
  246. /* uart management */
  247. static int nr_uarts __initdata = 0;
  248. static struct s3c2410_uartcfg uart_cfgs[3];
  249. /* s3c24xx_init_uartdevs
  250. *
  251. * copy the specified platform data and configuration into our central
  252. * set of devices, before the data is thrown away after the init process.
  253. *
  254. * This also fills in the array passed to the serial driver for the
  255. * early initialisation of the console.
  256. */
  257. void __init s3c24xx_init_uartdevs(char *name,
  258. struct s3c24xx_uart_resources *res,
  259. struct s3c2410_uartcfg *cfg, int no)
  260. {
  261. struct platform_device *platdev;
  262. struct s3c2410_uartcfg *cfgptr = uart_cfgs;
  263. struct s3c24xx_uart_resources *resp;
  264. int uart;
  265. memcpy(cfgptr, cfg, sizeof(struct s3c2410_uartcfg) * no);
  266. for (uart = 0; uart < no; uart++, cfg++, cfgptr++) {
  267. platdev = s3c24xx_uart_src[cfgptr->hwport];
  268. resp = res + cfgptr->hwport;
  269. s3c24xx_uart_devs[uart] = platdev;
  270. platdev->name = name;
  271. platdev->resource = resp->resources;
  272. platdev->num_resources = resp->nr_resources;
  273. platdev->dev.platform_data = cfgptr;
  274. }
  275. nr_uarts = no;
  276. }
  277. void __init s3c24xx_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  278. {
  279. if (cpu == NULL)
  280. return;
  281. if (cpu->init_uarts == NULL) {
  282. printk(KERN_ERR "s3c24xx_init_uarts: cpu has no uart init\n");
  283. } else
  284. (cpu->init_uarts)(cfg, no);
  285. }
  286. static int __init s3c_arch_init(void)
  287. {
  288. int ret;
  289. // do the correct init for cpu
  290. if (cpu == NULL)
  291. panic("s3c_arch_init: NULL cpu\n");
  292. ret = (cpu->init)();
  293. if (ret != 0)
  294. return ret;
  295. ret = platform_add_devices(s3c24xx_uart_devs, nr_uarts);
  296. return ret;
  297. }
  298. arch_initcall(s3c_arch_init);