mux.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. /*
  2. * arch/arm/plat-omap/include/mach/mux.h
  3. *
  4. * Table of the Omap register configurations for the FUNC_MUX and
  5. * PULL_DWN combinations.
  6. *
  7. * Copyright (C) 2004 - 2008 Texas Instruments Inc.
  8. * Copyright (C) 2003 - 2008 Nokia Corporation
  9. *
  10. * Written by Tony Lindgren
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. * NOTE: Please use the following naming style for new pin entries.
  27. * For example, W8_1610_MMC2_DAT0, where:
  28. * - W8 = ball
  29. * - 1610 = 1510 or 1610, none if common for both 1510 and 1610
  30. * - MMC2_DAT0 = function
  31. */
  32. #ifndef __ASM_ARCH_MUX_H
  33. #define __ASM_ARCH_MUX_H
  34. #define PU_PD_SEL_NA 0 /* No pu_pd reg available */
  35. #define PULL_DWN_CTRL_NA 0 /* No pull-down control needed */
  36. #ifdef CONFIG_OMAP_MUX_DEBUG
  37. #define MUX_REG(reg, mode_offset, mode) .mux_reg_name = "FUNC_MUX_CTRL_"#reg, \
  38. .mux_reg = FUNC_MUX_CTRL_##reg, \
  39. .mask_offset = mode_offset, \
  40. .mask = mode,
  41. #define PULL_REG(reg, bit, status) .pull_name = "PULL_DWN_CTRL_"#reg, \
  42. .pull_reg = PULL_DWN_CTRL_##reg, \
  43. .pull_bit = bit, \
  44. .pull_val = status,
  45. #define PU_PD_REG(reg, status) .pu_pd_name = "PU_PD_SEL_"#reg, \
  46. .pu_pd_reg = PU_PD_SEL_##reg, \
  47. .pu_pd_val = status,
  48. #define MUX_REG_730(reg, mode_offset, mode) .mux_reg_name = "OMAP730_IO_CONF_"#reg, \
  49. .mux_reg = OMAP730_IO_CONF_##reg, \
  50. .mask_offset = mode_offset, \
  51. .mask = mode,
  52. #define PULL_REG_730(reg, bit, status) .pull_name = "OMAP730_IO_CONF_"#reg, \
  53. .pull_reg = OMAP730_IO_CONF_##reg, \
  54. .pull_bit = bit, \
  55. .pull_val = status,
  56. #else
  57. #define MUX_REG(reg, mode_offset, mode) .mux_reg = FUNC_MUX_CTRL_##reg, \
  58. .mask_offset = mode_offset, \
  59. .mask = mode,
  60. #define PULL_REG(reg, bit, status) .pull_reg = PULL_DWN_CTRL_##reg, \
  61. .pull_bit = bit, \
  62. .pull_val = status,
  63. #define PU_PD_REG(reg, status) .pu_pd_reg = PU_PD_SEL_##reg, \
  64. .pu_pd_val = status,
  65. #define MUX_REG_730(reg, mode_offset, mode) \
  66. .mux_reg = OMAP730_IO_CONF_##reg, \
  67. .mask_offset = mode_offset, \
  68. .mask = mode,
  69. #define PULL_REG_730(reg, bit, status) .pull_reg = OMAP730_IO_CONF_##reg, \
  70. .pull_bit = bit, \
  71. .pull_val = status,
  72. #endif /* CONFIG_OMAP_MUX_DEBUG */
  73. #define MUX_CFG(desc, mux_reg, mode_offset, mode, \
  74. pull_reg, pull_bit, pull_status, \
  75. pu_pd_reg, pu_pd_status, debug_status) \
  76. { \
  77. .name = desc, \
  78. .debug = debug_status, \
  79. MUX_REG(mux_reg, mode_offset, mode) \
  80. PULL_REG(pull_reg, pull_bit, pull_status) \
  81. PU_PD_REG(pu_pd_reg, pu_pd_status) \
  82. },
  83. /*
  84. * OMAP730 has a slightly different config for the pin mux.
  85. * - config regs are the OMAP730_IO_CONF_x regs (see omap730.h) regs and
  86. * not the FUNC_MUX_CTRL_x regs from hardware.h
  87. * - for pull-up/down, only has one enable bit which is is in the same register
  88. * as mux config
  89. */
  90. #define MUX_CFG_730(desc, mux_reg, mode_offset, mode, \
  91. pull_bit, pull_status, debug_status)\
  92. { \
  93. .name = desc, \
  94. .debug = debug_status, \
  95. MUX_REG_730(mux_reg, mode_offset, mode) \
  96. PULL_REG_730(mux_reg, pull_bit, pull_status) \
  97. PU_PD_REG(NA, 0) \
  98. },
  99. #define MUX_CFG_24XX(desc, reg_offset, mode, \
  100. pull_en, pull_mode, dbg) \
  101. { \
  102. .name = desc, \
  103. .debug = dbg, \
  104. .mux_reg = reg_offset, \
  105. .mask = mode, \
  106. .pull_val = pull_en, \
  107. .pu_pd_val = pull_mode, \
  108. },
  109. /* 24xx/34xx mux bit defines */
  110. #define OMAP2_PULL_ENA (1 << 3)
  111. #define OMAP2_PULL_UP (1 << 4)
  112. #define OMAP2_ALTELECTRICALSEL (1 << 5)
  113. /* 34xx specific mux bit defines */
  114. #define OMAP3_INPUT_EN (1 << 8)
  115. #define OMAP3_OFF_EN (1 << 9)
  116. #define OMAP3_OFFOUT_EN (1 << 10)
  117. #define OMAP3_OFFOUT_VAL (1 << 11)
  118. #define OMAP3_OFF_PULL_EN (1 << 12)
  119. #define OMAP3_OFF_PULL_UP (1 << 13)
  120. #define OMAP3_WAKEUP_EN (1 << 14)
  121. /* 34xx mux mode options for each pin. See TRM for options */
  122. #define OMAP34XX_MUX_MODE0 0
  123. #define OMAP34XX_MUX_MODE1 1
  124. #define OMAP34XX_MUX_MODE2 2
  125. #define OMAP34XX_MUX_MODE3 3
  126. #define OMAP34XX_MUX_MODE4 4
  127. #define OMAP34XX_MUX_MODE5 5
  128. #define OMAP34XX_MUX_MODE6 6
  129. #define OMAP34XX_MUX_MODE7 7
  130. /* 34xx active pin states */
  131. #define OMAP34XX_PIN_OUTPUT 0
  132. #define OMAP34XX_PIN_INPUT OMAP3_INPUT_EN
  133. #define OMAP34XX_PIN_INPUT_PULLUP (OMAP2_PULL_ENA | OMAP3_INPUT_EN \
  134. | OMAP2_PULL_UP)
  135. #define OMAP34XX_PIN_INPUT_PULLDOWN (OMAP2_PULL_ENA | OMAP3_INPUT_EN)
  136. /* 34xx off mode states */
  137. #define OMAP34XX_PIN_OFF_NONE 0
  138. #define OMAP34XX_PIN_OFF_OUTPUT_HIGH (OMAP3_OFF_EN | OMAP3_OFFOUT_EN \
  139. | OMAP3_OFFOUT_VAL)
  140. #define OMAP34XX_PIN_OFF_OUTPUT_LOW (OMAP3_OFF_EN | OMAP3_OFFOUT_EN)
  141. #define OMAP34XX_PIN_OFF_INPUT_PULLUP (OMAP3_OFF_EN | OMAP3_OFF_PULL_EN \
  142. | OMAP3_OFF_PULL_UP)
  143. #define OMAP34XX_PIN_OFF_INPUT_PULLDOWN (OMAP3_OFF_EN | OMAP3_OFF_PULL_EN)
  144. #define OMAP34XX_PIN_OFF_WAKEUPENABLE OMAP3_WAKEUP_EN
  145. #define MUX_CFG_34XX(desc, reg_offset, mux_value) { \
  146. .name = desc, \
  147. .debug = 0, \
  148. .mux_reg = reg_offset, \
  149. .mux_val = mux_value \
  150. },
  151. struct pin_config {
  152. char *name;
  153. const unsigned int mux_reg;
  154. unsigned char debug;
  155. #if defined(CONFIG_ARCH_OMAP34XX)
  156. u16 mux_val; /* Wake-up, off mode, pull, mux mode */
  157. #endif
  158. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP24XX)
  159. const unsigned char mask_offset;
  160. const unsigned char mask;
  161. const char *pull_name;
  162. const unsigned int pull_reg;
  163. const unsigned char pull_val;
  164. const unsigned char pull_bit;
  165. const char *pu_pd_name;
  166. const unsigned int pu_pd_reg;
  167. const unsigned char pu_pd_val;
  168. #endif
  169. #if defined(CONFIG_OMAP_MUX_DEBUG) || defined(CONFIG_OMAP_MUX_WARNINGS)
  170. const char *mux_reg_name;
  171. #endif
  172. };
  173. enum omap730_index {
  174. /* OMAP 730 keyboard */
  175. E2_730_KBR0,
  176. J7_730_KBR1,
  177. E1_730_KBR2,
  178. F3_730_KBR3,
  179. D2_730_KBR4,
  180. C2_730_KBC0,
  181. D3_730_KBC1,
  182. E4_730_KBC2,
  183. F4_730_KBC3,
  184. E3_730_KBC4,
  185. /* USB */
  186. AA17_730_USB_DM,
  187. W16_730_USB_PU_EN,
  188. W17_730_USB_VBUSI,
  189. };
  190. enum omap1xxx_index {
  191. /* UART1 (BT_UART_GATING)*/
  192. UART1_TX = 0,
  193. UART1_RTS,
  194. /* UART2 (COM_UART_GATING)*/
  195. UART2_TX,
  196. UART2_RX,
  197. UART2_CTS,
  198. UART2_RTS,
  199. /* UART3 (GIGA_UART_GATING) */
  200. UART3_TX,
  201. UART3_RX,
  202. UART3_CTS,
  203. UART3_RTS,
  204. UART3_CLKREQ,
  205. UART3_BCLK, /* 12MHz clock out */
  206. Y15_1610_UART3_RTS,
  207. /* PWT & PWL */
  208. PWT,
  209. PWL,
  210. /* USB master generic */
  211. R18_USB_VBUS,
  212. R18_1510_USB_GPIO0,
  213. W4_USB_PUEN,
  214. W4_USB_CLKO,
  215. W4_USB_HIGHZ,
  216. W4_GPIO58,
  217. /* USB1 master */
  218. USB1_SUSP,
  219. USB1_SEO,
  220. W13_1610_USB1_SE0,
  221. USB1_TXEN,
  222. USB1_TXD,
  223. USB1_VP,
  224. USB1_VM,
  225. USB1_RCV,
  226. USB1_SPEED,
  227. R13_1610_USB1_SPEED,
  228. R13_1710_USB1_SE0,
  229. /* USB2 master */
  230. USB2_SUSP,
  231. USB2_VP,
  232. USB2_TXEN,
  233. USB2_VM,
  234. USB2_RCV,
  235. USB2_SEO,
  236. USB2_TXD,
  237. /* OMAP-1510 GPIO */
  238. R18_1510_GPIO0,
  239. R19_1510_GPIO1,
  240. M14_1510_GPIO2,
  241. /* OMAP1610 GPIO */
  242. P18_1610_GPIO3,
  243. Y15_1610_GPIO17,
  244. /* OMAP-1710 GPIO */
  245. R18_1710_GPIO0,
  246. V2_1710_GPIO10,
  247. N21_1710_GPIO14,
  248. W15_1710_GPIO40,
  249. /* MPUIO */
  250. MPUIO2,
  251. N15_1610_MPUIO2,
  252. MPUIO4,
  253. MPUIO5,
  254. T20_1610_MPUIO5,
  255. W11_1610_MPUIO6,
  256. V10_1610_MPUIO7,
  257. W11_1610_MPUIO9,
  258. V10_1610_MPUIO10,
  259. W10_1610_MPUIO11,
  260. E20_1610_MPUIO13,
  261. U20_1610_MPUIO14,
  262. E19_1610_MPUIO15,
  263. /* MCBSP2 */
  264. MCBSP2_CLKR,
  265. MCBSP2_CLKX,
  266. MCBSP2_DR,
  267. MCBSP2_DX,
  268. MCBSP2_FSR,
  269. MCBSP2_FSX,
  270. /* MCBSP3 */
  271. MCBSP3_CLKX,
  272. /* Misc ballouts */
  273. BALLOUT_V8_ARMIO3,
  274. N20_HDQ,
  275. /* OMAP-1610 MMC2 */
  276. W8_1610_MMC2_DAT0,
  277. V8_1610_MMC2_DAT1,
  278. W15_1610_MMC2_DAT2,
  279. R10_1610_MMC2_DAT3,
  280. Y10_1610_MMC2_CLK,
  281. Y8_1610_MMC2_CMD,
  282. V9_1610_MMC2_CMDDIR,
  283. V5_1610_MMC2_DATDIR0,
  284. W19_1610_MMC2_DATDIR1,
  285. R18_1610_MMC2_CLKIN,
  286. /* OMAP-1610 External Trace Interface */
  287. M19_1610_ETM_PSTAT0,
  288. L15_1610_ETM_PSTAT1,
  289. L18_1610_ETM_PSTAT2,
  290. L19_1610_ETM_D0,
  291. J19_1610_ETM_D6,
  292. J18_1610_ETM_D7,
  293. /* OMAP16XX GPIO */
  294. P20_1610_GPIO4,
  295. V9_1610_GPIO7,
  296. W8_1610_GPIO9,
  297. N20_1610_GPIO11,
  298. N19_1610_GPIO13,
  299. P10_1610_GPIO22,
  300. V5_1610_GPIO24,
  301. AA20_1610_GPIO_41,
  302. W19_1610_GPIO48,
  303. M7_1610_GPIO62,
  304. V14_16XX_GPIO37,
  305. R9_16XX_GPIO18,
  306. L14_16XX_GPIO49,
  307. /* OMAP-1610 uWire */
  308. V19_1610_UWIRE_SCLK,
  309. U18_1610_UWIRE_SDI,
  310. W21_1610_UWIRE_SDO,
  311. N14_1610_UWIRE_CS0,
  312. P15_1610_UWIRE_CS3,
  313. N15_1610_UWIRE_CS1,
  314. /* OMAP-1610 SPI */
  315. U19_1610_SPIF_SCK,
  316. U18_1610_SPIF_DIN,
  317. P20_1610_SPIF_DIN,
  318. W21_1610_SPIF_DOUT,
  319. R18_1610_SPIF_DOUT,
  320. N14_1610_SPIF_CS0,
  321. N15_1610_SPIF_CS1,
  322. T19_1610_SPIF_CS2,
  323. P15_1610_SPIF_CS3,
  324. /* OMAP-1610 Flash */
  325. L3_1610_FLASH_CS2B_OE,
  326. M8_1610_FLASH_CS2B_WE,
  327. /* First MMC */
  328. MMC_CMD,
  329. MMC_DAT1,
  330. MMC_DAT2,
  331. MMC_DAT0,
  332. MMC_CLK,
  333. MMC_DAT3,
  334. /* OMAP-1710 MMC CMDDIR and DATDIR0 */
  335. M15_1710_MMC_CLKI,
  336. P19_1710_MMC_CMDDIR,
  337. P20_1710_MMC_DATDIR0,
  338. /* OMAP-1610 USB0 alternate pin configuration */
  339. W9_USB0_TXEN,
  340. AA9_USB0_VP,
  341. Y5_USB0_RCV,
  342. R9_USB0_VM,
  343. V6_USB0_TXD,
  344. W5_USB0_SE0,
  345. V9_USB0_SPEED,
  346. V9_USB0_SUSP,
  347. /* USB2 */
  348. W9_USB2_TXEN,
  349. AA9_USB2_VP,
  350. Y5_USB2_RCV,
  351. R9_USB2_VM,
  352. V6_USB2_TXD,
  353. W5_USB2_SE0,
  354. /* 16XX UART */
  355. R13_1610_UART1_TX,
  356. V14_16XX_UART1_RX,
  357. R14_1610_UART1_CTS,
  358. AA15_1610_UART1_RTS,
  359. R9_16XX_UART2_RX,
  360. L14_16XX_UART3_RX,
  361. /* I2C OMAP-1610 */
  362. I2C_SCL,
  363. I2C_SDA,
  364. /* Keypad */
  365. F18_1610_KBC0,
  366. D20_1610_KBC1,
  367. D19_1610_KBC2,
  368. E18_1610_KBC3,
  369. C21_1610_KBC4,
  370. G18_1610_KBR0,
  371. F19_1610_KBR1,
  372. H14_1610_KBR2,
  373. E20_1610_KBR3,
  374. E19_1610_KBR4,
  375. N19_1610_KBR5,
  376. /* Power management */
  377. T20_1610_LOW_PWR,
  378. /* MCLK Settings */
  379. V5_1710_MCLK_ON,
  380. V5_1710_MCLK_OFF,
  381. R10_1610_MCLK_ON,
  382. R10_1610_MCLK_OFF,
  383. /* CompactFlash controller */
  384. P11_1610_CF_CD2,
  385. R11_1610_CF_IOIS16,
  386. V10_1610_CF_IREQ,
  387. W10_1610_CF_RESET,
  388. W11_1610_CF_CD1,
  389. /* parallel camera */
  390. J15_1610_CAM_LCLK,
  391. J18_1610_CAM_D7,
  392. J19_1610_CAM_D6,
  393. J14_1610_CAM_D5,
  394. K18_1610_CAM_D4,
  395. K19_1610_CAM_D3,
  396. K15_1610_CAM_D2,
  397. K14_1610_CAM_D1,
  398. L19_1610_CAM_D0,
  399. L18_1610_CAM_VS,
  400. L15_1610_CAM_HS,
  401. M19_1610_CAM_RSTZ,
  402. Y15_1610_CAM_OUTCLK,
  403. /* serial camera */
  404. H19_1610_CAM_EXCLK,
  405. Y12_1610_CCP_CLKP,
  406. W13_1610_CCP_CLKM,
  407. W14_1610_CCP_DATAP,
  408. Y14_1610_CCP_DATAM,
  409. };
  410. enum omap24xx_index {
  411. /* 24xx I2C */
  412. M19_24XX_I2C1_SCL,
  413. L15_24XX_I2C1_SDA,
  414. J15_24XX_I2C2_SCL,
  415. H19_24XX_I2C2_SDA,
  416. /* 24xx Menelaus interrupt */
  417. W19_24XX_SYS_NIRQ,
  418. /* 24xx clock */
  419. W14_24XX_SYS_CLKOUT,
  420. /* 24xx GPMC chipselects, wait pin monitoring */
  421. E2_GPMC_NCS2,
  422. L2_GPMC_NCS7,
  423. L3_GPMC_WAIT0,
  424. N7_GPMC_WAIT1,
  425. M1_GPMC_WAIT2,
  426. P1_GPMC_WAIT3,
  427. /* 242X McBSP */
  428. Y15_24XX_MCBSP2_CLKX,
  429. R14_24XX_MCBSP2_FSX,
  430. W15_24XX_MCBSP2_DR,
  431. V15_24XX_MCBSP2_DX,
  432. /* 24xx GPIO */
  433. M21_242X_GPIO11,
  434. P21_242X_GPIO12,
  435. AA10_242X_GPIO13,
  436. AA6_242X_GPIO14,
  437. AA4_242X_GPIO15,
  438. Y11_242X_GPIO16,
  439. AA12_242X_GPIO17,
  440. AA8_242X_GPIO58,
  441. Y20_24XX_GPIO60,
  442. W4__24XX_GPIO74,
  443. N15_24XX_GPIO85,
  444. M15_24XX_GPIO92,
  445. P20_24XX_GPIO93,
  446. P18_24XX_GPIO95,
  447. M18_24XX_GPIO96,
  448. L14_24XX_GPIO97,
  449. J15_24XX_GPIO99,
  450. V14_24XX_GPIO117,
  451. P14_24XX_GPIO125,
  452. /* 242x DBG GPIO */
  453. V4_242X_GPIO49,
  454. W2_242X_GPIO50,
  455. U4_242X_GPIO51,
  456. V3_242X_GPIO52,
  457. V2_242X_GPIO53,
  458. V6_242X_GPIO53,
  459. T4_242X_GPIO54,
  460. Y4_242X_GPIO54,
  461. T3_242X_GPIO55,
  462. U2_242X_GPIO56,
  463. /* 24xx external DMA requests */
  464. AA10_242X_DMAREQ0,
  465. AA6_242X_DMAREQ1,
  466. E4_242X_DMAREQ2,
  467. G4_242X_DMAREQ3,
  468. D3_242X_DMAREQ4,
  469. E3_242X_DMAREQ5,
  470. /* UART3 */
  471. K15_24XX_UART3_TX,
  472. K14_24XX_UART3_RX,
  473. /* MMC/SDIO */
  474. G19_24XX_MMC_CLKO,
  475. H18_24XX_MMC_CMD,
  476. F20_24XX_MMC_DAT0,
  477. H14_24XX_MMC_DAT1,
  478. E19_24XX_MMC_DAT2,
  479. D19_24XX_MMC_DAT3,
  480. F19_24XX_MMC_DAT_DIR0,
  481. E20_24XX_MMC_DAT_DIR1,
  482. F18_24XX_MMC_DAT_DIR2,
  483. E18_24XX_MMC_DAT_DIR3,
  484. G18_24XX_MMC_CMD_DIR,
  485. H15_24XX_MMC_CLKI,
  486. /* Full speed USB */
  487. J20_24XX_USB0_PUEN,
  488. J19_24XX_USB0_VP,
  489. K20_24XX_USB0_VM,
  490. J18_24XX_USB0_RCV,
  491. K19_24XX_USB0_TXEN,
  492. J14_24XX_USB0_SE0,
  493. K18_24XX_USB0_DAT,
  494. N14_24XX_USB1_SE0,
  495. W12_24XX_USB1_SE0,
  496. P15_24XX_USB1_DAT,
  497. R13_24XX_USB1_DAT,
  498. W20_24XX_USB1_TXEN,
  499. P13_24XX_USB1_TXEN,
  500. V19_24XX_USB1_RCV,
  501. V12_24XX_USB1_RCV,
  502. AA10_24XX_USB2_SE0,
  503. Y11_24XX_USB2_DAT,
  504. AA12_24XX_USB2_TXEN,
  505. AA6_24XX_USB2_RCV,
  506. AA4_24XX_USB2_TLLSE0,
  507. /* Keypad GPIO*/
  508. T19_24XX_KBR0,
  509. R19_24XX_KBR1,
  510. V18_24XX_KBR2,
  511. M21_24XX_KBR3,
  512. E5__24XX_KBR4,
  513. M18_24XX_KBR5,
  514. R20_24XX_KBC0,
  515. M14_24XX_KBC1,
  516. H19_24XX_KBC2,
  517. V17_24XX_KBC3,
  518. P21_24XX_KBC4,
  519. L14_24XX_KBC5,
  520. N19_24XX_KBC6,
  521. /* 24xx Menelaus Keypad GPIO */
  522. B3__24XX_KBR5,
  523. AA4_24XX_KBC2,
  524. B13_24XX_KBC6,
  525. /* 2430 USB */
  526. AD9_2430_USB0_PUEN,
  527. Y11_2430_USB0_VP,
  528. AD7_2430_USB0_VM,
  529. AE7_2430_USB0_RCV,
  530. AD4_2430_USB0_TXEN,
  531. AF9_2430_USB0_SE0,
  532. AE6_2430_USB0_DAT,
  533. AD24_2430_USB1_SE0,
  534. AB24_2430_USB1_RCV,
  535. Y25_2430_USB1_TXEN,
  536. AA26_2430_USB1_DAT,
  537. /* 2430 HS-USB */
  538. AD9_2430_USB0HS_DATA3,
  539. Y11_2430_USB0HS_DATA4,
  540. AD7_2430_USB0HS_DATA5,
  541. AE7_2430_USB0HS_DATA6,
  542. AD4_2430_USB0HS_DATA2,
  543. AF9_2430_USB0HS_DATA0,
  544. AE6_2430_USB0HS_DATA1,
  545. AE8_2430_USB0HS_CLK,
  546. AD8_2430_USB0HS_DIR,
  547. AE5_2430_USB0HS_STP,
  548. AE9_2430_USB0HS_NXT,
  549. AC7_2430_USB0HS_DATA7,
  550. /* 2430 McBSP */
  551. AC10_2430_MCBSP2_FSX,
  552. AD16_2430_MCBSP2_CLX,
  553. AE13_2430_MCBSP2_DX,
  554. AD13_2430_MCBSP2_DR,
  555. AC10_2430_MCBSP2_FSX_OFF,
  556. AD16_2430_MCBSP2_CLX_OFF,
  557. AE13_2430_MCBSP2_DX_OFF,
  558. AD13_2430_MCBSP2_DR_OFF,
  559. };
  560. enum omap34xx_index {
  561. /* 34xx I2C */
  562. K21_34XX_I2C1_SCL,
  563. J21_34XX_I2C1_SDA,
  564. AF15_34XX_I2C2_SCL,
  565. AE15_34XX_I2C2_SDA,
  566. AF14_34XX_I2C3_SCL,
  567. AG14_34XX_I2C3_SDA,
  568. AD26_34XX_I2C4_SCL,
  569. AE26_34XX_I2C4_SDA,
  570. /* PHY - HSUSB: 12-pin ULPI PHY: Port 1*/
  571. Y8_3430_USB1HS_PHY_CLK,
  572. Y9_3430_USB1HS_PHY_STP,
  573. AA14_3430_USB1HS_PHY_DIR,
  574. AA11_3430_USB1HS_PHY_NXT,
  575. W13_3430_USB1HS_PHY_DATA0,
  576. W12_3430_USB1HS_PHY_DATA1,
  577. W11_3430_USB1HS_PHY_DATA2,
  578. Y11_3430_USB1HS_PHY_DATA3,
  579. W9_3430_USB1HS_PHY_DATA4,
  580. Y12_3430_USB1HS_PHY_DATA5,
  581. W8_3430_USB1HS_PHY_DATA6,
  582. Y13_3430_USB1HS_PHY_DATA7,
  583. /* PHY - HSUSB: 12-pin ULPI PHY: Port 2*/
  584. AA8_3430_USB2HS_PHY_CLK,
  585. AA10_3430_USB2HS_PHY_STP,
  586. AA9_3430_USB2HS_PHY_DIR,
  587. AB11_3430_USB2HS_PHY_NXT,
  588. AB10_3430_USB2HS_PHY_DATA0,
  589. AB9_3430_USB2HS_PHY_DATA1,
  590. W3_3430_USB2HS_PHY_DATA2,
  591. T4_3430_USB2HS_PHY_DATA3,
  592. T3_3430_USB2HS_PHY_DATA4,
  593. R3_3430_USB2HS_PHY_DATA5,
  594. R4_3430_USB2HS_PHY_DATA6,
  595. T2_3430_USB2HS_PHY_DATA7,
  596. /* TLL - HSUSB: 12-pin TLL Port 1*/
  597. Y8_3430_USB1HS_TLL_CLK,
  598. Y9_3430_USB1HS_TLL_STP,
  599. AA14_3430_USB1HS_TLL_DIR,
  600. AA11_3430_USB1HS_TLL_NXT,
  601. W13_3430_USB1HS_TLL_DATA0,
  602. W12_3430_USB1HS_TLL_DATA1,
  603. W11_3430_USB1HS_TLL_DATA2,
  604. Y11_3430_USB1HS_TLL_DATA3,
  605. W9_3430_USB1HS_TLL_DATA4,
  606. Y12_3430_USB1HS_TLL_DATA5,
  607. W8_3430_USB1HS_TLL_DATA6,
  608. Y13_3430_USB1HS_TLL_DATA7,
  609. /* TLL - HSUSB: 12-pin TLL Port 2*/
  610. AA8_3430_USB2HS_TLL_CLK,
  611. AA10_3430_USB2HS_TLL_STP,
  612. AA9_3430_USB2HS_TLL_DIR,
  613. AB11_3430_USB2HS_TLL_NXT,
  614. AB10_3430_USB2HS_TLL_DATA0,
  615. AB9_3430_USB2HS_TLL_DATA1,
  616. W3_3430_USB2HS_TLL_DATA2,
  617. T4_3430_USB2HS_TLL_DATA3,
  618. T3_3430_USB2HS_TLL_DATA4,
  619. R3_3430_USB2HS_TLL_DATA5,
  620. R4_3430_USB2HS_TLL_DATA6,
  621. T2_3430_USB2HS_TLL_DATA7,
  622. /* TLL - HSUSB: 12-pin TLL Port 3*/
  623. AA6_3430_USB3HS_TLL_CLK,
  624. AB3_3430_USB3HS_TLL_STP,
  625. AA3_3430_USB3HS_TLL_DIR,
  626. Y3_3430_USB3HS_TLL_NXT,
  627. AA5_3430_USB3HS_TLL_DATA0,
  628. Y4_3430_USB3HS_TLL_DATA1,
  629. Y5_3430_USB3HS_TLL_DATA2,
  630. W5_3430_USB3HS_TLL_DATA3,
  631. AB12_3430_USB3HS_TLL_DATA4,
  632. AB13_3430_USB3HS_TLL_DATA5,
  633. AA13_3430_USB3HS_TLL_DATA6,
  634. AA12_3430_USB3HS_TLL_DATA7,
  635. /* PHY FSUSB: FS Serial for Port 1 (multiple PHY modes supported) */
  636. AF10_3430_USB1FS_PHY_MM1_RXDP,
  637. AG9_3430_USB1FS_PHY_MM1_RXDM,
  638. W13_3430_USB1FS_PHY_MM1_RXRCV,
  639. W12_3430_USB1FS_PHY_MM1_TXSE0,
  640. W11_3430_USB1FS_PHY_MM1_TXDAT,
  641. Y11_3430_USB1FS_PHY_MM1_TXEN_N,
  642. /* PHY FSUSB: FS Serial for Port 2 (multiple PHY modes supported) */
  643. AF7_3430_USB2FS_PHY_MM2_RXDP,
  644. AH7_3430_USB2FS_PHY_MM2_RXDM,
  645. AB10_3430_USB2FS_PHY_MM2_RXRCV,
  646. AB9_3430_USB2FS_PHY_MM2_TXSE0,
  647. W3_3430_USB2FS_PHY_MM2_TXDAT,
  648. T4_3430_USB2FS_PHY_MM2_TXEN_N,
  649. /* PHY FSUSB: FS Serial for Port 3 (multiple PHY modes supported) */
  650. AH3_3430_USB3FS_PHY_MM3_RXDP,
  651. AE3_3430_USB3FS_PHY_MM3_RXDM,
  652. AD1_3430_USB3FS_PHY_MM3_RXRCV,
  653. AE1_3430_USB3FS_PHY_MM3_TXSE0,
  654. AD2_3430_USB3FS_PHY_MM3_TXDAT,
  655. AC1_3430_USB3FS_PHY_MM3_TXEN_N,
  656. };
  657. struct omap_mux_cfg {
  658. struct pin_config *pins;
  659. unsigned long size;
  660. int (*cfg_reg)(const struct pin_config *cfg);
  661. };
  662. #ifdef CONFIG_OMAP_MUX
  663. /* setup pin muxing in Linux */
  664. extern int omap1_mux_init(void);
  665. extern int omap2_mux_init(void);
  666. extern int omap_mux_register(struct omap_mux_cfg *);
  667. extern int omap_cfg_reg(unsigned long reg_cfg);
  668. #else
  669. /* boot loader does it all (no warnings from CONFIG_OMAP_MUX_WARNINGS) */
  670. static inline int omap1_mux_init(void) { return 0; }
  671. static inline int omap2_mux_init(void) { return 0; }
  672. static inline int omap_cfg_reg(unsigned long reg_cfg) { return 0; }
  673. #endif
  674. #endif