gpio.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/gpio.h>
  24. #include <asm/mach/irq.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  41. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  42. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  43. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  65. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  66. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  67. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  68. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  69. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  80. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  81. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  82. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  83. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  84. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  85. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  86. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  87. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  104. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  105. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  106. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  107. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  108. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  109. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  110. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  111. /*
  112. * omap34xx specific GPIO registers
  113. */
  114. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  115. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  116. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  117. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  118. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  119. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  120. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  121. struct gpio_bank {
  122. void __iomem *base;
  123. u16 irq;
  124. u16 virtual_irq_start;
  125. int method;
  126. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  127. u32 suspend_wakeup;
  128. u32 saved_wakeup;
  129. #endif
  130. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  131. u32 non_wakeup_gpios;
  132. u32 enabled_non_wakeup_gpios;
  133. u32 saved_datain;
  134. u32 saved_fallingdetect;
  135. u32 saved_risingdetect;
  136. #endif
  137. u32 level_mask;
  138. spinlock_t lock;
  139. struct gpio_chip chip;
  140. };
  141. #define METHOD_MPUIO 0
  142. #define METHOD_GPIO_1510 1
  143. #define METHOD_GPIO_1610 2
  144. #define METHOD_GPIO_730 3
  145. #define METHOD_GPIO_24XX 4
  146. #ifdef CONFIG_ARCH_OMAP16XX
  147. static struct gpio_bank gpio_bank_1610[5] = {
  148. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  149. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  150. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  151. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  152. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  153. };
  154. #endif
  155. #ifdef CONFIG_ARCH_OMAP15XX
  156. static struct gpio_bank gpio_bank_1510[2] = {
  157. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  158. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  159. };
  160. #endif
  161. #ifdef CONFIG_ARCH_OMAP730
  162. static struct gpio_bank gpio_bank_730[7] = {
  163. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  164. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  165. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  166. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  167. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  168. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  169. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  170. };
  171. #endif
  172. #ifdef CONFIG_ARCH_OMAP24XX
  173. static struct gpio_bank gpio_bank_242x[4] = {
  174. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  175. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  176. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  177. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  178. };
  179. static struct gpio_bank gpio_bank_243x[5] = {
  180. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  181. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  182. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  183. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  184. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  185. };
  186. #endif
  187. #ifdef CONFIG_ARCH_OMAP34XX
  188. static struct gpio_bank gpio_bank_34xx[6] = {
  189. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  191. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  193. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  194. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  195. };
  196. #endif
  197. static struct gpio_bank *gpio_bank;
  198. static int gpio_bank_count;
  199. static inline struct gpio_bank *get_gpio_bank(int gpio)
  200. {
  201. if (cpu_is_omap15xx()) {
  202. if (OMAP_GPIO_IS_MPUIO(gpio))
  203. return &gpio_bank[0];
  204. return &gpio_bank[1];
  205. }
  206. if (cpu_is_omap16xx()) {
  207. if (OMAP_GPIO_IS_MPUIO(gpio))
  208. return &gpio_bank[0];
  209. return &gpio_bank[1 + (gpio >> 4)];
  210. }
  211. if (cpu_is_omap730()) {
  212. if (OMAP_GPIO_IS_MPUIO(gpio))
  213. return &gpio_bank[0];
  214. return &gpio_bank[1 + (gpio >> 5)];
  215. }
  216. if (cpu_is_omap24xx())
  217. return &gpio_bank[gpio >> 5];
  218. if (cpu_is_omap34xx())
  219. return &gpio_bank[gpio >> 5];
  220. }
  221. static inline int get_gpio_index(int gpio)
  222. {
  223. if (cpu_is_omap730())
  224. return gpio & 0x1f;
  225. if (cpu_is_omap24xx())
  226. return gpio & 0x1f;
  227. if (cpu_is_omap34xx())
  228. return gpio & 0x1f;
  229. return gpio & 0x0f;
  230. }
  231. static inline int gpio_valid(int gpio)
  232. {
  233. if (gpio < 0)
  234. return -1;
  235. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  236. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  237. return -1;
  238. return 0;
  239. }
  240. if (cpu_is_omap15xx() && gpio < 16)
  241. return 0;
  242. if ((cpu_is_omap16xx()) && gpio < 64)
  243. return 0;
  244. if (cpu_is_omap730() && gpio < 192)
  245. return 0;
  246. if (cpu_is_omap24xx() && gpio < 128)
  247. return 0;
  248. if (cpu_is_omap34xx() && gpio < 160)
  249. return 0;
  250. return -1;
  251. }
  252. static int check_gpio(int gpio)
  253. {
  254. if (unlikely(gpio_valid(gpio)) < 0) {
  255. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  256. dump_stack();
  257. return -1;
  258. }
  259. return 0;
  260. }
  261. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  262. {
  263. void __iomem *reg = bank->base;
  264. u32 l;
  265. switch (bank->method) {
  266. #ifdef CONFIG_ARCH_OMAP1
  267. case METHOD_MPUIO:
  268. reg += OMAP_MPUIO_IO_CNTL;
  269. break;
  270. #endif
  271. #ifdef CONFIG_ARCH_OMAP15XX
  272. case METHOD_GPIO_1510:
  273. reg += OMAP1510_GPIO_DIR_CONTROL;
  274. break;
  275. #endif
  276. #ifdef CONFIG_ARCH_OMAP16XX
  277. case METHOD_GPIO_1610:
  278. reg += OMAP1610_GPIO_DIRECTION;
  279. break;
  280. #endif
  281. #ifdef CONFIG_ARCH_OMAP730
  282. case METHOD_GPIO_730:
  283. reg += OMAP730_GPIO_DIR_CONTROL;
  284. break;
  285. #endif
  286. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  287. case METHOD_GPIO_24XX:
  288. reg += OMAP24XX_GPIO_OE;
  289. break;
  290. #endif
  291. default:
  292. WARN_ON(1);
  293. return;
  294. }
  295. l = __raw_readl(reg);
  296. if (is_input)
  297. l |= 1 << gpio;
  298. else
  299. l &= ~(1 << gpio);
  300. __raw_writel(l, reg);
  301. }
  302. void omap_set_gpio_direction(int gpio, int is_input)
  303. {
  304. struct gpio_bank *bank;
  305. unsigned long flags;
  306. if (check_gpio(gpio) < 0)
  307. return;
  308. bank = get_gpio_bank(gpio);
  309. spin_lock_irqsave(&bank->lock, flags);
  310. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  311. spin_unlock_irqrestore(&bank->lock, flags);
  312. }
  313. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  314. {
  315. void __iomem *reg = bank->base;
  316. u32 l = 0;
  317. switch (bank->method) {
  318. #ifdef CONFIG_ARCH_OMAP1
  319. case METHOD_MPUIO:
  320. reg += OMAP_MPUIO_OUTPUT;
  321. l = __raw_readl(reg);
  322. if (enable)
  323. l |= 1 << gpio;
  324. else
  325. l &= ~(1 << gpio);
  326. break;
  327. #endif
  328. #ifdef CONFIG_ARCH_OMAP15XX
  329. case METHOD_GPIO_1510:
  330. reg += OMAP1510_GPIO_DATA_OUTPUT;
  331. l = __raw_readl(reg);
  332. if (enable)
  333. l |= 1 << gpio;
  334. else
  335. l &= ~(1 << gpio);
  336. break;
  337. #endif
  338. #ifdef CONFIG_ARCH_OMAP16XX
  339. case METHOD_GPIO_1610:
  340. if (enable)
  341. reg += OMAP1610_GPIO_SET_DATAOUT;
  342. else
  343. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  344. l = 1 << gpio;
  345. break;
  346. #endif
  347. #ifdef CONFIG_ARCH_OMAP730
  348. case METHOD_GPIO_730:
  349. reg += OMAP730_GPIO_DATA_OUTPUT;
  350. l = __raw_readl(reg);
  351. if (enable)
  352. l |= 1 << gpio;
  353. else
  354. l &= ~(1 << gpio);
  355. break;
  356. #endif
  357. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  358. case METHOD_GPIO_24XX:
  359. if (enable)
  360. reg += OMAP24XX_GPIO_SETDATAOUT;
  361. else
  362. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  363. l = 1 << gpio;
  364. break;
  365. #endif
  366. default:
  367. WARN_ON(1);
  368. return;
  369. }
  370. __raw_writel(l, reg);
  371. }
  372. void omap_set_gpio_dataout(int gpio, int enable)
  373. {
  374. struct gpio_bank *bank;
  375. unsigned long flags;
  376. if (check_gpio(gpio) < 0)
  377. return;
  378. bank = get_gpio_bank(gpio);
  379. spin_lock_irqsave(&bank->lock, flags);
  380. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  381. spin_unlock_irqrestore(&bank->lock, flags);
  382. }
  383. int omap_get_gpio_datain(int gpio)
  384. {
  385. struct gpio_bank *bank;
  386. void __iomem *reg;
  387. if (check_gpio(gpio) < 0)
  388. return -EINVAL;
  389. bank = get_gpio_bank(gpio);
  390. reg = bank->base;
  391. switch (bank->method) {
  392. #ifdef CONFIG_ARCH_OMAP1
  393. case METHOD_MPUIO:
  394. reg += OMAP_MPUIO_INPUT_LATCH;
  395. break;
  396. #endif
  397. #ifdef CONFIG_ARCH_OMAP15XX
  398. case METHOD_GPIO_1510:
  399. reg += OMAP1510_GPIO_DATA_INPUT;
  400. break;
  401. #endif
  402. #ifdef CONFIG_ARCH_OMAP16XX
  403. case METHOD_GPIO_1610:
  404. reg += OMAP1610_GPIO_DATAIN;
  405. break;
  406. #endif
  407. #ifdef CONFIG_ARCH_OMAP730
  408. case METHOD_GPIO_730:
  409. reg += OMAP730_GPIO_DATA_INPUT;
  410. break;
  411. #endif
  412. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  413. case METHOD_GPIO_24XX:
  414. reg += OMAP24XX_GPIO_DATAIN;
  415. break;
  416. #endif
  417. default:
  418. return -EINVAL;
  419. }
  420. return (__raw_readl(reg)
  421. & (1 << get_gpio_index(gpio))) != 0;
  422. }
  423. #define MOD_REG_BIT(reg, bit_mask, set) \
  424. do { \
  425. int l = __raw_readl(base + reg); \
  426. if (set) l |= bit_mask; \
  427. else l &= ~bit_mask; \
  428. __raw_writel(l, base + reg); \
  429. } while(0)
  430. void omap_set_gpio_debounce(int gpio, int enable)
  431. {
  432. struct gpio_bank *bank;
  433. void __iomem *reg;
  434. u32 val, l = 1 << get_gpio_index(gpio);
  435. if (cpu_class_is_omap1())
  436. return;
  437. bank = get_gpio_bank(gpio);
  438. reg = bank->base;
  439. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  440. val = __raw_readl(reg);
  441. if (enable)
  442. val |= l;
  443. else
  444. val &= ~l;
  445. __raw_writel(val, reg);
  446. }
  447. EXPORT_SYMBOL(omap_set_gpio_debounce);
  448. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  449. {
  450. struct gpio_bank *bank;
  451. void __iomem *reg;
  452. if (cpu_class_is_omap1())
  453. return;
  454. bank = get_gpio_bank(gpio);
  455. reg = bank->base;
  456. enc_time &= 0xff;
  457. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  458. __raw_writel(enc_time, reg);
  459. }
  460. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  461. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  462. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  463. int trigger)
  464. {
  465. void __iomem *base = bank->base;
  466. u32 gpio_bit = 1 << gpio;
  467. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  468. trigger & IRQ_TYPE_LEVEL_LOW);
  469. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  470. trigger & IRQ_TYPE_LEVEL_HIGH);
  471. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  472. trigger & IRQ_TYPE_EDGE_RISING);
  473. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  474. trigger & IRQ_TYPE_EDGE_FALLING);
  475. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  476. if (trigger != 0)
  477. __raw_writel(1 << gpio, bank->base
  478. + OMAP24XX_GPIO_SETWKUENA);
  479. else
  480. __raw_writel(1 << gpio, bank->base
  481. + OMAP24XX_GPIO_CLEARWKUENA);
  482. } else {
  483. if (trigger != 0)
  484. bank->enabled_non_wakeup_gpios |= gpio_bit;
  485. else
  486. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  487. }
  488. bank->level_mask =
  489. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  490. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  491. }
  492. #endif
  493. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  494. {
  495. void __iomem *reg = bank->base;
  496. u32 l = 0;
  497. switch (bank->method) {
  498. #ifdef CONFIG_ARCH_OMAP1
  499. case METHOD_MPUIO:
  500. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  501. l = __raw_readl(reg);
  502. if (trigger & IRQ_TYPE_EDGE_RISING)
  503. l |= 1 << gpio;
  504. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  505. l &= ~(1 << gpio);
  506. else
  507. goto bad;
  508. break;
  509. #endif
  510. #ifdef CONFIG_ARCH_OMAP15XX
  511. case METHOD_GPIO_1510:
  512. reg += OMAP1510_GPIO_INT_CONTROL;
  513. l = __raw_readl(reg);
  514. if (trigger & IRQ_TYPE_EDGE_RISING)
  515. l |= 1 << gpio;
  516. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  517. l &= ~(1 << gpio);
  518. else
  519. goto bad;
  520. break;
  521. #endif
  522. #ifdef CONFIG_ARCH_OMAP16XX
  523. case METHOD_GPIO_1610:
  524. if (gpio & 0x08)
  525. reg += OMAP1610_GPIO_EDGE_CTRL2;
  526. else
  527. reg += OMAP1610_GPIO_EDGE_CTRL1;
  528. gpio &= 0x07;
  529. l = __raw_readl(reg);
  530. l &= ~(3 << (gpio << 1));
  531. if (trigger & IRQ_TYPE_EDGE_RISING)
  532. l |= 2 << (gpio << 1);
  533. if (trigger & IRQ_TYPE_EDGE_FALLING)
  534. l |= 1 << (gpio << 1);
  535. if (trigger)
  536. /* Enable wake-up during idle for dynamic tick */
  537. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  538. else
  539. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  540. break;
  541. #endif
  542. #ifdef CONFIG_ARCH_OMAP730
  543. case METHOD_GPIO_730:
  544. reg += OMAP730_GPIO_INT_CONTROL;
  545. l = __raw_readl(reg);
  546. if (trigger & IRQ_TYPE_EDGE_RISING)
  547. l |= 1 << gpio;
  548. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  549. l &= ~(1 << gpio);
  550. else
  551. goto bad;
  552. break;
  553. #endif
  554. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  555. case METHOD_GPIO_24XX:
  556. set_24xx_gpio_triggering(bank, gpio, trigger);
  557. break;
  558. #endif
  559. default:
  560. goto bad;
  561. }
  562. __raw_writel(l, reg);
  563. return 0;
  564. bad:
  565. return -EINVAL;
  566. }
  567. static int gpio_irq_type(unsigned irq, unsigned type)
  568. {
  569. struct gpio_bank *bank;
  570. unsigned gpio;
  571. int retval;
  572. unsigned long flags;
  573. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  574. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  575. else
  576. gpio = irq - IH_GPIO_BASE;
  577. if (check_gpio(gpio) < 0)
  578. return -EINVAL;
  579. if (type & ~IRQ_TYPE_SENSE_MASK)
  580. return -EINVAL;
  581. /* OMAP1 allows only only edge triggering */
  582. if (!cpu_class_is_omap2()
  583. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  584. return -EINVAL;
  585. bank = get_irq_chip_data(irq);
  586. spin_lock_irqsave(&bank->lock, flags);
  587. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  588. if (retval == 0) {
  589. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  590. irq_desc[irq].status |= type;
  591. }
  592. spin_unlock_irqrestore(&bank->lock, flags);
  593. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  594. __set_irq_handler_unlocked(irq, handle_level_irq);
  595. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  596. __set_irq_handler_unlocked(irq, handle_edge_irq);
  597. return retval;
  598. }
  599. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  600. {
  601. void __iomem *reg = bank->base;
  602. switch (bank->method) {
  603. #ifdef CONFIG_ARCH_OMAP1
  604. case METHOD_MPUIO:
  605. /* MPUIO irqstatus is reset by reading the status register,
  606. * so do nothing here */
  607. return;
  608. #endif
  609. #ifdef CONFIG_ARCH_OMAP15XX
  610. case METHOD_GPIO_1510:
  611. reg += OMAP1510_GPIO_INT_STATUS;
  612. break;
  613. #endif
  614. #ifdef CONFIG_ARCH_OMAP16XX
  615. case METHOD_GPIO_1610:
  616. reg += OMAP1610_GPIO_IRQSTATUS1;
  617. break;
  618. #endif
  619. #ifdef CONFIG_ARCH_OMAP730
  620. case METHOD_GPIO_730:
  621. reg += OMAP730_GPIO_INT_STATUS;
  622. break;
  623. #endif
  624. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  625. case METHOD_GPIO_24XX:
  626. reg += OMAP24XX_GPIO_IRQSTATUS1;
  627. break;
  628. #endif
  629. default:
  630. WARN_ON(1);
  631. return;
  632. }
  633. __raw_writel(gpio_mask, reg);
  634. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  635. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  636. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  637. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  638. #endif
  639. }
  640. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  641. {
  642. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  643. }
  644. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  645. {
  646. void __iomem *reg = bank->base;
  647. int inv = 0;
  648. u32 l;
  649. u32 mask;
  650. switch (bank->method) {
  651. #ifdef CONFIG_ARCH_OMAP1
  652. case METHOD_MPUIO:
  653. reg += OMAP_MPUIO_GPIO_MASKIT;
  654. mask = 0xffff;
  655. inv = 1;
  656. break;
  657. #endif
  658. #ifdef CONFIG_ARCH_OMAP15XX
  659. case METHOD_GPIO_1510:
  660. reg += OMAP1510_GPIO_INT_MASK;
  661. mask = 0xffff;
  662. inv = 1;
  663. break;
  664. #endif
  665. #ifdef CONFIG_ARCH_OMAP16XX
  666. case METHOD_GPIO_1610:
  667. reg += OMAP1610_GPIO_IRQENABLE1;
  668. mask = 0xffff;
  669. break;
  670. #endif
  671. #ifdef CONFIG_ARCH_OMAP730
  672. case METHOD_GPIO_730:
  673. reg += OMAP730_GPIO_INT_MASK;
  674. mask = 0xffffffff;
  675. inv = 1;
  676. break;
  677. #endif
  678. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  679. case METHOD_GPIO_24XX:
  680. reg += OMAP24XX_GPIO_IRQENABLE1;
  681. mask = 0xffffffff;
  682. break;
  683. #endif
  684. default:
  685. WARN_ON(1);
  686. return 0;
  687. }
  688. l = __raw_readl(reg);
  689. if (inv)
  690. l = ~l;
  691. l &= mask;
  692. return l;
  693. }
  694. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  695. {
  696. void __iomem *reg = bank->base;
  697. u32 l;
  698. switch (bank->method) {
  699. #ifdef CONFIG_ARCH_OMAP1
  700. case METHOD_MPUIO:
  701. reg += OMAP_MPUIO_GPIO_MASKIT;
  702. l = __raw_readl(reg);
  703. if (enable)
  704. l &= ~(gpio_mask);
  705. else
  706. l |= gpio_mask;
  707. break;
  708. #endif
  709. #ifdef CONFIG_ARCH_OMAP15XX
  710. case METHOD_GPIO_1510:
  711. reg += OMAP1510_GPIO_INT_MASK;
  712. l = __raw_readl(reg);
  713. if (enable)
  714. l &= ~(gpio_mask);
  715. else
  716. l |= gpio_mask;
  717. break;
  718. #endif
  719. #ifdef CONFIG_ARCH_OMAP16XX
  720. case METHOD_GPIO_1610:
  721. if (enable)
  722. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  723. else
  724. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  725. l = gpio_mask;
  726. break;
  727. #endif
  728. #ifdef CONFIG_ARCH_OMAP730
  729. case METHOD_GPIO_730:
  730. reg += OMAP730_GPIO_INT_MASK;
  731. l = __raw_readl(reg);
  732. if (enable)
  733. l &= ~(gpio_mask);
  734. else
  735. l |= gpio_mask;
  736. break;
  737. #endif
  738. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  739. case METHOD_GPIO_24XX:
  740. if (enable)
  741. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  742. else
  743. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  744. l = gpio_mask;
  745. break;
  746. #endif
  747. default:
  748. WARN_ON(1);
  749. return;
  750. }
  751. __raw_writel(l, reg);
  752. }
  753. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  754. {
  755. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  756. }
  757. /*
  758. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  759. * 1510 does not seem to have a wake-up register. If JTAG is connected
  760. * to the target, system will wake up always on GPIO events. While
  761. * system is running all registered GPIO interrupts need to have wake-up
  762. * enabled. When system is suspended, only selected GPIO interrupts need
  763. * to have wake-up enabled.
  764. */
  765. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  766. {
  767. unsigned long flags;
  768. switch (bank->method) {
  769. #ifdef CONFIG_ARCH_OMAP16XX
  770. case METHOD_MPUIO:
  771. case METHOD_GPIO_1610:
  772. spin_lock_irqsave(&bank->lock, flags);
  773. if (enable) {
  774. bank->suspend_wakeup |= (1 << gpio);
  775. enable_irq_wake(bank->irq);
  776. } else {
  777. disable_irq_wake(bank->irq);
  778. bank->suspend_wakeup &= ~(1 << gpio);
  779. }
  780. spin_unlock_irqrestore(&bank->lock, flags);
  781. return 0;
  782. #endif
  783. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  784. case METHOD_GPIO_24XX:
  785. if (bank->non_wakeup_gpios & (1 << gpio)) {
  786. printk(KERN_ERR "Unable to modify wakeup on "
  787. "non-wakeup GPIO%d\n",
  788. (bank - gpio_bank) * 32 + gpio);
  789. return -EINVAL;
  790. }
  791. spin_lock_irqsave(&bank->lock, flags);
  792. if (enable) {
  793. bank->suspend_wakeup |= (1 << gpio);
  794. enable_irq_wake(bank->irq);
  795. } else {
  796. disable_irq_wake(bank->irq);
  797. bank->suspend_wakeup &= ~(1 << gpio);
  798. }
  799. spin_unlock_irqrestore(&bank->lock, flags);
  800. return 0;
  801. #endif
  802. default:
  803. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  804. bank->method);
  805. return -EINVAL;
  806. }
  807. }
  808. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  809. {
  810. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  811. _set_gpio_irqenable(bank, gpio, 0);
  812. _clear_gpio_irqstatus(bank, gpio);
  813. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  814. }
  815. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  816. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  817. {
  818. unsigned int gpio = irq - IH_GPIO_BASE;
  819. struct gpio_bank *bank;
  820. int retval;
  821. if (check_gpio(gpio) < 0)
  822. return -ENODEV;
  823. bank = get_irq_chip_data(irq);
  824. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  825. return retval;
  826. }
  827. int omap_request_gpio(int gpio)
  828. {
  829. struct gpio_bank *bank;
  830. unsigned long flags;
  831. int status;
  832. if (check_gpio(gpio) < 0)
  833. return -EINVAL;
  834. status = gpio_request(gpio, NULL);
  835. if (status < 0)
  836. return status;
  837. bank = get_gpio_bank(gpio);
  838. spin_lock_irqsave(&bank->lock, flags);
  839. /* Set trigger to none. You need to enable the desired trigger with
  840. * request_irq() or set_irq_type().
  841. */
  842. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  843. #ifdef CONFIG_ARCH_OMAP15XX
  844. if (bank->method == METHOD_GPIO_1510) {
  845. void __iomem *reg;
  846. /* Claim the pin for MPU */
  847. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  848. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  849. }
  850. #endif
  851. spin_unlock_irqrestore(&bank->lock, flags);
  852. return 0;
  853. }
  854. void omap_free_gpio(int gpio)
  855. {
  856. struct gpio_bank *bank;
  857. unsigned long flags;
  858. if (check_gpio(gpio) < 0)
  859. return;
  860. bank = get_gpio_bank(gpio);
  861. spin_lock_irqsave(&bank->lock, flags);
  862. if (unlikely(!gpiochip_is_requested(&bank->chip,
  863. get_gpio_index(gpio)))) {
  864. spin_unlock_irqrestore(&bank->lock, flags);
  865. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  866. dump_stack();
  867. return;
  868. }
  869. #ifdef CONFIG_ARCH_OMAP16XX
  870. if (bank->method == METHOD_GPIO_1610) {
  871. /* Disable wake-up during idle for dynamic tick */
  872. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  873. __raw_writel(1 << get_gpio_index(gpio), reg);
  874. }
  875. #endif
  876. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  877. if (bank->method == METHOD_GPIO_24XX) {
  878. /* Disable wake-up during idle for dynamic tick */
  879. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  880. __raw_writel(1 << get_gpio_index(gpio), reg);
  881. }
  882. #endif
  883. _reset_gpio(bank, gpio);
  884. spin_unlock_irqrestore(&bank->lock, flags);
  885. gpio_free(gpio);
  886. }
  887. /*
  888. * We need to unmask the GPIO bank interrupt as soon as possible to
  889. * avoid missing GPIO interrupts for other lines in the bank.
  890. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  891. * in the bank to avoid missing nested interrupts for a GPIO line.
  892. * If we wait to unmask individual GPIO lines in the bank after the
  893. * line's interrupt handler has been run, we may miss some nested
  894. * interrupts.
  895. */
  896. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  897. {
  898. void __iomem *isr_reg = NULL;
  899. u32 isr;
  900. unsigned int gpio_irq;
  901. struct gpio_bank *bank;
  902. u32 retrigger = 0;
  903. int unmasked = 0;
  904. desc->chip->ack(irq);
  905. bank = get_irq_data(irq);
  906. #ifdef CONFIG_ARCH_OMAP1
  907. if (bank->method == METHOD_MPUIO)
  908. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  909. #endif
  910. #ifdef CONFIG_ARCH_OMAP15XX
  911. if (bank->method == METHOD_GPIO_1510)
  912. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  913. #endif
  914. #if defined(CONFIG_ARCH_OMAP16XX)
  915. if (bank->method == METHOD_GPIO_1610)
  916. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  917. #endif
  918. #ifdef CONFIG_ARCH_OMAP730
  919. if (bank->method == METHOD_GPIO_730)
  920. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  921. #endif
  922. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  923. if (bank->method == METHOD_GPIO_24XX)
  924. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  925. #endif
  926. while(1) {
  927. u32 isr_saved, level_mask = 0;
  928. u32 enabled;
  929. enabled = _get_gpio_irqbank_mask(bank);
  930. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  931. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  932. isr &= 0x0000ffff;
  933. if (cpu_class_is_omap2()) {
  934. level_mask = bank->level_mask & enabled;
  935. }
  936. /* clear edge sensitive interrupts before handler(s) are
  937. called so that we don't miss any interrupt occurred while
  938. executing them */
  939. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  940. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  941. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  942. /* if there is only edge sensitive GPIO pin interrupts
  943. configured, we could unmask GPIO bank interrupt immediately */
  944. if (!level_mask && !unmasked) {
  945. unmasked = 1;
  946. desc->chip->unmask(irq);
  947. }
  948. isr |= retrigger;
  949. retrigger = 0;
  950. if (!isr)
  951. break;
  952. gpio_irq = bank->virtual_irq_start;
  953. for (; isr != 0; isr >>= 1, gpio_irq++) {
  954. if (!(isr & 1))
  955. continue;
  956. generic_handle_irq(gpio_irq);
  957. }
  958. }
  959. /* if bank has any level sensitive GPIO pin interrupt
  960. configured, we must unmask the bank interrupt only after
  961. handler(s) are executed in order to avoid spurious bank
  962. interrupt */
  963. if (!unmasked)
  964. desc->chip->unmask(irq);
  965. }
  966. static void gpio_irq_shutdown(unsigned int irq)
  967. {
  968. unsigned int gpio = irq - IH_GPIO_BASE;
  969. struct gpio_bank *bank = get_irq_chip_data(irq);
  970. _reset_gpio(bank, gpio);
  971. }
  972. static void gpio_ack_irq(unsigned int irq)
  973. {
  974. unsigned int gpio = irq - IH_GPIO_BASE;
  975. struct gpio_bank *bank = get_irq_chip_data(irq);
  976. _clear_gpio_irqstatus(bank, gpio);
  977. }
  978. static void gpio_mask_irq(unsigned int irq)
  979. {
  980. unsigned int gpio = irq - IH_GPIO_BASE;
  981. struct gpio_bank *bank = get_irq_chip_data(irq);
  982. _set_gpio_irqenable(bank, gpio, 0);
  983. }
  984. static void gpio_unmask_irq(unsigned int irq)
  985. {
  986. unsigned int gpio = irq - IH_GPIO_BASE;
  987. struct gpio_bank *bank = get_irq_chip_data(irq);
  988. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  989. /* For level-triggered GPIOs, the clearing must be done after
  990. * the HW source is cleared, thus after the handler has run */
  991. if (bank->level_mask & irq_mask) {
  992. _set_gpio_irqenable(bank, gpio, 0);
  993. _clear_gpio_irqstatus(bank, gpio);
  994. }
  995. _set_gpio_irqenable(bank, gpio, 1);
  996. }
  997. static struct irq_chip gpio_irq_chip = {
  998. .name = "GPIO",
  999. .shutdown = gpio_irq_shutdown,
  1000. .ack = gpio_ack_irq,
  1001. .mask = gpio_mask_irq,
  1002. .unmask = gpio_unmask_irq,
  1003. .set_type = gpio_irq_type,
  1004. .set_wake = gpio_wake_enable,
  1005. };
  1006. /*---------------------------------------------------------------------*/
  1007. #ifdef CONFIG_ARCH_OMAP1
  1008. /* MPUIO uses the always-on 32k clock */
  1009. static void mpuio_ack_irq(unsigned int irq)
  1010. {
  1011. /* The ISR is reset automatically, so do nothing here. */
  1012. }
  1013. static void mpuio_mask_irq(unsigned int irq)
  1014. {
  1015. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1016. struct gpio_bank *bank = get_irq_chip_data(irq);
  1017. _set_gpio_irqenable(bank, gpio, 0);
  1018. }
  1019. static void mpuio_unmask_irq(unsigned int irq)
  1020. {
  1021. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1022. struct gpio_bank *bank = get_irq_chip_data(irq);
  1023. _set_gpio_irqenable(bank, gpio, 1);
  1024. }
  1025. static struct irq_chip mpuio_irq_chip = {
  1026. .name = "MPUIO",
  1027. .ack = mpuio_ack_irq,
  1028. .mask = mpuio_mask_irq,
  1029. .unmask = mpuio_unmask_irq,
  1030. .set_type = gpio_irq_type,
  1031. #ifdef CONFIG_ARCH_OMAP16XX
  1032. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1033. .set_wake = gpio_wake_enable,
  1034. #endif
  1035. };
  1036. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1037. #ifdef CONFIG_ARCH_OMAP16XX
  1038. #include <linux/platform_device.h>
  1039. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1040. {
  1041. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1042. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1043. unsigned long flags;
  1044. spin_lock_irqsave(&bank->lock, flags);
  1045. bank->saved_wakeup = __raw_readl(mask_reg);
  1046. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1047. spin_unlock_irqrestore(&bank->lock, flags);
  1048. return 0;
  1049. }
  1050. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1051. {
  1052. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1053. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1054. unsigned long flags;
  1055. spin_lock_irqsave(&bank->lock, flags);
  1056. __raw_writel(bank->saved_wakeup, mask_reg);
  1057. spin_unlock_irqrestore(&bank->lock, flags);
  1058. return 0;
  1059. }
  1060. /* use platform_driver for this, now that there's no longer any
  1061. * point to sys_device (other than not disturbing old code).
  1062. */
  1063. static struct platform_driver omap_mpuio_driver = {
  1064. .suspend_late = omap_mpuio_suspend_late,
  1065. .resume_early = omap_mpuio_resume_early,
  1066. .driver = {
  1067. .name = "mpuio",
  1068. },
  1069. };
  1070. static struct platform_device omap_mpuio_device = {
  1071. .name = "mpuio",
  1072. .id = -1,
  1073. .dev = {
  1074. .driver = &omap_mpuio_driver.driver,
  1075. }
  1076. /* could list the /proc/iomem resources */
  1077. };
  1078. static inline void mpuio_init(void)
  1079. {
  1080. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1081. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1082. (void) platform_device_register(&omap_mpuio_device);
  1083. }
  1084. #else
  1085. static inline void mpuio_init(void) {}
  1086. #endif /* 16xx */
  1087. #else
  1088. extern struct irq_chip mpuio_irq_chip;
  1089. #define bank_is_mpuio(bank) 0
  1090. static inline void mpuio_init(void) {}
  1091. #endif
  1092. /*---------------------------------------------------------------------*/
  1093. /* REVISIT these are stupid implementations! replace by ones that
  1094. * don't switch on METHOD_* and which mostly avoid spinlocks
  1095. */
  1096. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1097. {
  1098. struct gpio_bank *bank;
  1099. unsigned long flags;
  1100. bank = container_of(chip, struct gpio_bank, chip);
  1101. spin_lock_irqsave(&bank->lock, flags);
  1102. _set_gpio_direction(bank, offset, 1);
  1103. spin_unlock_irqrestore(&bank->lock, flags);
  1104. return 0;
  1105. }
  1106. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1107. {
  1108. return omap_get_gpio_datain(chip->base + offset);
  1109. }
  1110. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1111. {
  1112. struct gpio_bank *bank;
  1113. unsigned long flags;
  1114. bank = container_of(chip, struct gpio_bank, chip);
  1115. spin_lock_irqsave(&bank->lock, flags);
  1116. _set_gpio_dataout(bank, offset, value);
  1117. _set_gpio_direction(bank, offset, 0);
  1118. spin_unlock_irqrestore(&bank->lock, flags);
  1119. return 0;
  1120. }
  1121. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1122. {
  1123. struct gpio_bank *bank;
  1124. unsigned long flags;
  1125. bank = container_of(chip, struct gpio_bank, chip);
  1126. spin_lock_irqsave(&bank->lock, flags);
  1127. _set_gpio_dataout(bank, offset, value);
  1128. spin_unlock_irqrestore(&bank->lock, flags);
  1129. }
  1130. /*---------------------------------------------------------------------*/
  1131. static int initialized;
  1132. #if !defined(CONFIG_ARCH_OMAP3)
  1133. static struct clk * gpio_ick;
  1134. #endif
  1135. #if defined(CONFIG_ARCH_OMAP2)
  1136. static struct clk * gpio_fck;
  1137. #endif
  1138. #if defined(CONFIG_ARCH_OMAP2430)
  1139. static struct clk * gpio5_ick;
  1140. static struct clk * gpio5_fck;
  1141. #endif
  1142. #if defined(CONFIG_ARCH_OMAP3)
  1143. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1144. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1145. #endif
  1146. /* This lock class tells lockdep that GPIO irqs are in a different
  1147. * category than their parents, so it won't report false recursion.
  1148. */
  1149. static struct lock_class_key gpio_lock_class;
  1150. static int __init _omap_gpio_init(void)
  1151. {
  1152. int i;
  1153. int gpio = 0;
  1154. struct gpio_bank *bank;
  1155. #if defined(CONFIG_ARCH_OMAP3)
  1156. char clk_name[11];
  1157. #endif
  1158. initialized = 1;
  1159. #if defined(CONFIG_ARCH_OMAP1)
  1160. if (cpu_is_omap15xx()) {
  1161. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1162. if (IS_ERR(gpio_ick))
  1163. printk("Could not get arm_gpio_ck\n");
  1164. else
  1165. clk_enable(gpio_ick);
  1166. }
  1167. #endif
  1168. #if defined(CONFIG_ARCH_OMAP2)
  1169. if (cpu_class_is_omap2()) {
  1170. gpio_ick = clk_get(NULL, "gpios_ick");
  1171. if (IS_ERR(gpio_ick))
  1172. printk("Could not get gpios_ick\n");
  1173. else
  1174. clk_enable(gpio_ick);
  1175. gpio_fck = clk_get(NULL, "gpios_fck");
  1176. if (IS_ERR(gpio_fck))
  1177. printk("Could not get gpios_fck\n");
  1178. else
  1179. clk_enable(gpio_fck);
  1180. /*
  1181. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1182. */
  1183. #if defined(CONFIG_ARCH_OMAP2430)
  1184. if (cpu_is_omap2430()) {
  1185. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1186. if (IS_ERR(gpio5_ick))
  1187. printk("Could not get gpio5_ick\n");
  1188. else
  1189. clk_enable(gpio5_ick);
  1190. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1191. if (IS_ERR(gpio5_fck))
  1192. printk("Could not get gpio5_fck\n");
  1193. else
  1194. clk_enable(gpio5_fck);
  1195. }
  1196. #endif
  1197. }
  1198. #endif
  1199. #if defined(CONFIG_ARCH_OMAP3)
  1200. if (cpu_is_omap34xx()) {
  1201. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1202. sprintf(clk_name, "gpio%d_ick", i + 1);
  1203. gpio_iclks[i] = clk_get(NULL, clk_name);
  1204. if (IS_ERR(gpio_iclks[i]))
  1205. printk(KERN_ERR "Could not get %s\n", clk_name);
  1206. else
  1207. clk_enable(gpio_iclks[i]);
  1208. sprintf(clk_name, "gpio%d_fck", i + 1);
  1209. gpio_fclks[i] = clk_get(NULL, clk_name);
  1210. if (IS_ERR(gpio_fclks[i]))
  1211. printk(KERN_ERR "Could not get %s\n", clk_name);
  1212. else
  1213. clk_enable(gpio_fclks[i]);
  1214. }
  1215. }
  1216. #endif
  1217. #ifdef CONFIG_ARCH_OMAP15XX
  1218. if (cpu_is_omap15xx()) {
  1219. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1220. gpio_bank_count = 2;
  1221. gpio_bank = gpio_bank_1510;
  1222. }
  1223. #endif
  1224. #if defined(CONFIG_ARCH_OMAP16XX)
  1225. if (cpu_is_omap16xx()) {
  1226. u32 rev;
  1227. gpio_bank_count = 5;
  1228. gpio_bank = gpio_bank_1610;
  1229. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1230. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1231. (rev >> 4) & 0x0f, rev & 0x0f);
  1232. }
  1233. #endif
  1234. #ifdef CONFIG_ARCH_OMAP730
  1235. if (cpu_is_omap730()) {
  1236. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1237. gpio_bank_count = 7;
  1238. gpio_bank = gpio_bank_730;
  1239. }
  1240. #endif
  1241. #ifdef CONFIG_ARCH_OMAP24XX
  1242. if (cpu_is_omap242x()) {
  1243. int rev;
  1244. gpio_bank_count = 4;
  1245. gpio_bank = gpio_bank_242x;
  1246. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1247. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1248. (rev >> 4) & 0x0f, rev & 0x0f);
  1249. }
  1250. if (cpu_is_omap243x()) {
  1251. int rev;
  1252. gpio_bank_count = 5;
  1253. gpio_bank = gpio_bank_243x;
  1254. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1255. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1256. (rev >> 4) & 0x0f, rev & 0x0f);
  1257. }
  1258. #endif
  1259. #ifdef CONFIG_ARCH_OMAP34XX
  1260. if (cpu_is_omap34xx()) {
  1261. int rev;
  1262. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1263. gpio_bank = gpio_bank_34xx;
  1264. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1265. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1266. (rev >> 4) & 0x0f, rev & 0x0f);
  1267. }
  1268. #endif
  1269. for (i = 0; i < gpio_bank_count; i++) {
  1270. int j, gpio_count = 16;
  1271. bank = &gpio_bank[i];
  1272. spin_lock_init(&bank->lock);
  1273. if (bank_is_mpuio(bank))
  1274. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1275. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1276. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1277. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1278. }
  1279. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1280. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1281. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1282. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1283. }
  1284. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1285. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1286. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1287. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1288. }
  1289. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1290. if (bank->method == METHOD_GPIO_24XX) {
  1291. static const u32 non_wakeup_gpios[] = {
  1292. 0xe203ffc0, 0x08700040
  1293. };
  1294. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1295. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1296. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1297. /* Initialize interface clock ungated, module enabled */
  1298. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1299. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1300. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1301. gpio_count = 32;
  1302. }
  1303. #endif
  1304. /* REVISIT eventually switch from OMAP-specific gpio structs
  1305. * over to the generic ones
  1306. */
  1307. bank->chip.direction_input = gpio_input;
  1308. bank->chip.get = gpio_get;
  1309. bank->chip.direction_output = gpio_output;
  1310. bank->chip.set = gpio_set;
  1311. if (bank_is_mpuio(bank)) {
  1312. bank->chip.label = "mpuio";
  1313. #ifdef CONFIG_ARCH_OMAP16XX
  1314. bank->chip.dev = &omap_mpuio_device.dev;
  1315. #endif
  1316. bank->chip.base = OMAP_MPUIO(0);
  1317. } else {
  1318. bank->chip.label = "gpio";
  1319. bank->chip.base = gpio;
  1320. gpio += gpio_count;
  1321. }
  1322. bank->chip.ngpio = gpio_count;
  1323. gpiochip_add(&bank->chip);
  1324. for (j = bank->virtual_irq_start;
  1325. j < bank->virtual_irq_start + gpio_count; j++) {
  1326. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1327. set_irq_chip_data(j, bank);
  1328. if (bank_is_mpuio(bank))
  1329. set_irq_chip(j, &mpuio_irq_chip);
  1330. else
  1331. set_irq_chip(j, &gpio_irq_chip);
  1332. set_irq_handler(j, handle_simple_irq);
  1333. set_irq_flags(j, IRQF_VALID);
  1334. }
  1335. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1336. set_irq_data(bank->irq, bank);
  1337. }
  1338. /* Enable system clock for GPIO module.
  1339. * The CAM_CLK_CTRL *is* really the right place. */
  1340. if (cpu_is_omap16xx())
  1341. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1342. /* Enable autoidle for the OCP interface */
  1343. if (cpu_is_omap24xx())
  1344. omap_writel(1 << 0, 0x48019010);
  1345. if (cpu_is_omap34xx())
  1346. omap_writel(1 << 0, 0x48306814);
  1347. return 0;
  1348. }
  1349. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1350. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1351. {
  1352. int i;
  1353. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1354. return 0;
  1355. for (i = 0; i < gpio_bank_count; i++) {
  1356. struct gpio_bank *bank = &gpio_bank[i];
  1357. void __iomem *wake_status;
  1358. void __iomem *wake_clear;
  1359. void __iomem *wake_set;
  1360. unsigned long flags;
  1361. switch (bank->method) {
  1362. #ifdef CONFIG_ARCH_OMAP16XX
  1363. case METHOD_GPIO_1610:
  1364. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1365. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1366. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1367. break;
  1368. #endif
  1369. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1370. case METHOD_GPIO_24XX:
  1371. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1372. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1373. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1374. break;
  1375. #endif
  1376. default:
  1377. continue;
  1378. }
  1379. spin_lock_irqsave(&bank->lock, flags);
  1380. bank->saved_wakeup = __raw_readl(wake_status);
  1381. __raw_writel(0xffffffff, wake_clear);
  1382. __raw_writel(bank->suspend_wakeup, wake_set);
  1383. spin_unlock_irqrestore(&bank->lock, flags);
  1384. }
  1385. return 0;
  1386. }
  1387. static int omap_gpio_resume(struct sys_device *dev)
  1388. {
  1389. int i;
  1390. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1391. return 0;
  1392. for (i = 0; i < gpio_bank_count; i++) {
  1393. struct gpio_bank *bank = &gpio_bank[i];
  1394. void __iomem *wake_clear;
  1395. void __iomem *wake_set;
  1396. unsigned long flags;
  1397. switch (bank->method) {
  1398. #ifdef CONFIG_ARCH_OMAP16XX
  1399. case METHOD_GPIO_1610:
  1400. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1401. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1402. break;
  1403. #endif
  1404. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1405. case METHOD_GPIO_24XX:
  1406. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1407. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1408. break;
  1409. #endif
  1410. default:
  1411. continue;
  1412. }
  1413. spin_lock_irqsave(&bank->lock, flags);
  1414. __raw_writel(0xffffffff, wake_clear);
  1415. __raw_writel(bank->saved_wakeup, wake_set);
  1416. spin_unlock_irqrestore(&bank->lock, flags);
  1417. }
  1418. return 0;
  1419. }
  1420. static struct sysdev_class omap_gpio_sysclass = {
  1421. .name = "gpio",
  1422. .suspend = omap_gpio_suspend,
  1423. .resume = omap_gpio_resume,
  1424. };
  1425. static struct sys_device omap_gpio_device = {
  1426. .id = 0,
  1427. .cls = &omap_gpio_sysclass,
  1428. };
  1429. #endif
  1430. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1431. static int workaround_enabled;
  1432. void omap2_gpio_prepare_for_retention(void)
  1433. {
  1434. int i, c = 0;
  1435. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1436. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1437. for (i = 0; i < gpio_bank_count; i++) {
  1438. struct gpio_bank *bank = &gpio_bank[i];
  1439. u32 l1, l2;
  1440. if (!(bank->enabled_non_wakeup_gpios))
  1441. continue;
  1442. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1443. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1444. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1445. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1446. #endif
  1447. bank->saved_fallingdetect = l1;
  1448. bank->saved_risingdetect = l2;
  1449. l1 &= ~bank->enabled_non_wakeup_gpios;
  1450. l2 &= ~bank->enabled_non_wakeup_gpios;
  1451. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1452. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1453. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1454. #endif
  1455. c++;
  1456. }
  1457. if (!c) {
  1458. workaround_enabled = 0;
  1459. return;
  1460. }
  1461. workaround_enabled = 1;
  1462. }
  1463. void omap2_gpio_resume_after_retention(void)
  1464. {
  1465. int i;
  1466. if (!workaround_enabled)
  1467. return;
  1468. for (i = 0; i < gpio_bank_count; i++) {
  1469. struct gpio_bank *bank = &gpio_bank[i];
  1470. u32 l;
  1471. if (!(bank->enabled_non_wakeup_gpios))
  1472. continue;
  1473. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1474. __raw_writel(bank->saved_fallingdetect,
  1475. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1476. __raw_writel(bank->saved_risingdetect,
  1477. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1478. #endif
  1479. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1480. * state. If so, generate an IRQ by software. This is
  1481. * horribly racy, but it's the best we can do to work around
  1482. * this silicon bug. */
  1483. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1484. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1485. #endif
  1486. l ^= bank->saved_datain;
  1487. l &= bank->non_wakeup_gpios;
  1488. if (l) {
  1489. u32 old0, old1;
  1490. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1491. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1492. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1493. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1494. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1495. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1496. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1497. #endif
  1498. }
  1499. }
  1500. }
  1501. #endif
  1502. /*
  1503. * This may get called early from board specific init
  1504. * for boards that have interrupts routed via FPGA.
  1505. */
  1506. int __init omap_gpio_init(void)
  1507. {
  1508. if (!initialized)
  1509. return _omap_gpio_init();
  1510. else
  1511. return 0;
  1512. }
  1513. static int __init omap_gpio_sysinit(void)
  1514. {
  1515. int ret = 0;
  1516. if (!initialized)
  1517. ret = _omap_gpio_init();
  1518. mpuio_init();
  1519. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1520. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1521. if (ret == 0) {
  1522. ret = sysdev_class_register(&omap_gpio_sysclass);
  1523. if (ret == 0)
  1524. ret = sysdev_register(&omap_gpio_device);
  1525. }
  1526. }
  1527. #endif
  1528. return ret;
  1529. }
  1530. EXPORT_SYMBOL(omap_request_gpio);
  1531. EXPORT_SYMBOL(omap_free_gpio);
  1532. EXPORT_SYMBOL(omap_set_gpio_direction);
  1533. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1534. EXPORT_SYMBOL(omap_get_gpio_datain);
  1535. arch_initcall(omap_gpio_sysinit);
  1536. #ifdef CONFIG_DEBUG_FS
  1537. #include <linux/debugfs.h>
  1538. #include <linux/seq_file.h>
  1539. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1540. {
  1541. void __iomem *reg = bank->base;
  1542. switch (bank->method) {
  1543. case METHOD_MPUIO:
  1544. reg += OMAP_MPUIO_IO_CNTL;
  1545. break;
  1546. case METHOD_GPIO_1510:
  1547. reg += OMAP1510_GPIO_DIR_CONTROL;
  1548. break;
  1549. case METHOD_GPIO_1610:
  1550. reg += OMAP1610_GPIO_DIRECTION;
  1551. break;
  1552. case METHOD_GPIO_730:
  1553. reg += OMAP730_GPIO_DIR_CONTROL;
  1554. break;
  1555. case METHOD_GPIO_24XX:
  1556. reg += OMAP24XX_GPIO_OE;
  1557. break;
  1558. }
  1559. return __raw_readl(reg) & mask;
  1560. }
  1561. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1562. {
  1563. unsigned i, j, gpio;
  1564. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1565. struct gpio_bank *bank = gpio_bank + i;
  1566. unsigned bankwidth = 16;
  1567. u32 mask = 1;
  1568. if (bank_is_mpuio(bank))
  1569. gpio = OMAP_MPUIO(0);
  1570. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1571. bankwidth = 32;
  1572. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1573. unsigned irq, value, is_in, irqstat;
  1574. const char *label;
  1575. label = gpiochip_is_requested(&bank->chip, j);
  1576. if (!label)
  1577. continue;
  1578. irq = bank->virtual_irq_start + j;
  1579. value = omap_get_gpio_datain(gpio);
  1580. is_in = gpio_is_input(bank, mask);
  1581. if (bank_is_mpuio(bank))
  1582. seq_printf(s, "MPUIO %2d ", j);
  1583. else
  1584. seq_printf(s, "GPIO %3d ", gpio);
  1585. seq_printf(s, "(%10s): %s %s",
  1586. label,
  1587. is_in ? "in " : "out",
  1588. value ? "hi" : "lo");
  1589. /* FIXME for at least omap2, show pullup/pulldown state */
  1590. irqstat = irq_desc[irq].status;
  1591. if (is_in && ((bank->suspend_wakeup & mask)
  1592. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1593. char *trigger = NULL;
  1594. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1595. case IRQ_TYPE_EDGE_FALLING:
  1596. trigger = "falling";
  1597. break;
  1598. case IRQ_TYPE_EDGE_RISING:
  1599. trigger = "rising";
  1600. break;
  1601. case IRQ_TYPE_EDGE_BOTH:
  1602. trigger = "bothedge";
  1603. break;
  1604. case IRQ_TYPE_LEVEL_LOW:
  1605. trigger = "low";
  1606. break;
  1607. case IRQ_TYPE_LEVEL_HIGH:
  1608. trigger = "high";
  1609. break;
  1610. case IRQ_TYPE_NONE:
  1611. trigger = "(?)";
  1612. break;
  1613. }
  1614. seq_printf(s, ", irq-%d %-8s%s",
  1615. irq, trigger,
  1616. (bank->suspend_wakeup & mask)
  1617. ? " wakeup" : "");
  1618. }
  1619. seq_printf(s, "\n");
  1620. }
  1621. if (bank_is_mpuio(bank)) {
  1622. seq_printf(s, "\n");
  1623. gpio = 0;
  1624. }
  1625. }
  1626. return 0;
  1627. }
  1628. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1629. {
  1630. return single_open(file, dbg_gpio_show, &inode->i_private);
  1631. }
  1632. static const struct file_operations debug_fops = {
  1633. .open = dbg_gpio_open,
  1634. .read = seq_read,
  1635. .llseek = seq_lseek,
  1636. .release = single_release,
  1637. };
  1638. static int __init omap_gpio_debuginit(void)
  1639. {
  1640. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1641. NULL, NULL, &debug_fops);
  1642. return 0;
  1643. }
  1644. late_initcall(omap_gpio_debuginit);
  1645. #endif