pxa27x.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa27x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Nov 05, 2002
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA27x aka Bulverde.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/sysdev.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/pxa-regs.h>
  24. #include <mach/pxa2xx-regs.h>
  25. #include <mach/mfp-pxa27x.h>
  26. #include <mach/reset.h>
  27. #include <mach/ohci.h>
  28. #include <mach/pm.h>
  29. #include <mach/dma.h>
  30. #include <mach/i2c.h>
  31. #include "generic.h"
  32. #include "devices.h"
  33. #include "clock.h"
  34. void pxa27x_clear_otgph(void)
  35. {
  36. if (cpu_is_pxa27x() && (PSSR & PSSR_OTGPH))
  37. PSSR |= PSSR_OTGPH;
  38. }
  39. EXPORT_SYMBOL(pxa27x_clear_otgph);
  40. /* Crystal clock: 13MHz */
  41. #define BASE_CLK 13000000
  42. /*
  43. * Get the clock frequency as reflected by CCSR and the turbo flag.
  44. * We assume these values have been applied via a fcs.
  45. * If info is not 0 we also display the current settings.
  46. */
  47. unsigned int pxa27x_get_clk_frequency_khz(int info)
  48. {
  49. unsigned long ccsr, clkcfg;
  50. unsigned int l, L, m, M, n2, N, S;
  51. int cccr_a, t, ht, b;
  52. ccsr = CCSR;
  53. cccr_a = CCCR & (1 << 25);
  54. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  55. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  56. t = clkcfg & (1 << 0);
  57. ht = clkcfg & (1 << 2);
  58. b = clkcfg & (1 << 3);
  59. l = ccsr & 0x1f;
  60. n2 = (ccsr>>7) & 0xf;
  61. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  62. L = l * BASE_CLK;
  63. N = (L * n2) / 2;
  64. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  65. S = (b) ? L : (L/2);
  66. if (info) {
  67. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  68. L / 1000000, (L % 1000000) / 10000, l );
  69. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  70. N / 1000000, (N % 1000000)/10000, n2 / 2, (n2 % 2)*5,
  71. (t) ? "" : "in" );
  72. printk( KERN_INFO "Memory clock: %d.%02dMHz (/%d)\n",
  73. M / 1000000, (M % 1000000) / 10000, m );
  74. printk( KERN_INFO "System bus clock: %d.%02dMHz \n",
  75. S / 1000000, (S % 1000000) / 10000 );
  76. }
  77. return (t) ? (N/1000) : (L/1000);
  78. }
  79. /*
  80. * Return the current mem clock frequency in units of 10kHz as
  81. * reflected by CCCR[A], B, and L
  82. */
  83. unsigned int pxa27x_get_memclk_frequency_10khz(void)
  84. {
  85. unsigned long ccsr, clkcfg;
  86. unsigned int l, L, m, M;
  87. int cccr_a, b;
  88. ccsr = CCSR;
  89. cccr_a = CCCR & (1 << 25);
  90. /* Read clkcfg register: it has turbo, b, half-turbo (and f) */
  91. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (clkcfg) );
  92. b = clkcfg & (1 << 3);
  93. l = ccsr & 0x1f;
  94. m = (l <= 10) ? 1 : (l <= 20) ? 2 : 4;
  95. L = l * BASE_CLK;
  96. M = (!cccr_a) ? (L/m) : ((b) ? L : (L/2));
  97. return (M / 10000);
  98. }
  99. /*
  100. * Return the current LCD clock frequency in units of 10kHz as
  101. */
  102. static unsigned int pxa27x_get_lcdclk_frequency_10khz(void)
  103. {
  104. unsigned long ccsr;
  105. unsigned int l, L, k, K;
  106. ccsr = CCSR;
  107. l = ccsr & 0x1f;
  108. k = (l <= 7) ? 1 : (l <= 16) ? 2 : 4;
  109. L = l * BASE_CLK;
  110. K = L / k;
  111. return (K / 10000);
  112. }
  113. static unsigned long clk_pxa27x_lcd_getrate(struct clk *clk)
  114. {
  115. return pxa27x_get_lcdclk_frequency_10khz() * 10000;
  116. }
  117. static const struct clkops clk_pxa27x_lcd_ops = {
  118. .enable = clk_cken_enable,
  119. .disable = clk_cken_disable,
  120. .getrate = clk_pxa27x_lcd_getrate,
  121. };
  122. static struct clk pxa27x_clks[] = {
  123. INIT_CK("LCDCLK", LCD, &clk_pxa27x_lcd_ops, &pxa_device_fb.dev),
  124. INIT_CK("CAMCLK", CAMERA, &clk_pxa27x_lcd_ops, NULL),
  125. INIT_CKEN("UARTCLK", FFUART, 14857000, 1, &pxa_device_ffuart.dev),
  126. INIT_CKEN("UARTCLK", BTUART, 14857000, 1, &pxa_device_btuart.dev),
  127. INIT_CKEN("UARTCLK", STUART, 14857000, 1, NULL),
  128. INIT_CKEN("I2SCLK", I2S, 14682000, 0, &pxa_device_i2s.dev),
  129. INIT_CKEN("I2CCLK", I2C, 32842000, 0, &pxa_device_i2c.dev),
  130. INIT_CKEN("UDCCLK", USB, 48000000, 5, &pxa27x_device_udc.dev),
  131. INIT_CKEN("MMCCLK", MMC, 19500000, 0, &pxa_device_mci.dev),
  132. INIT_CKEN("FICPCLK", FICP, 48000000, 0, &pxa_device_ficp.dev),
  133. INIT_CKEN("USBCLK", USBHOST, 48000000, 0, &pxa27x_device_ohci.dev),
  134. INIT_CKEN("I2CCLK", PWRI2C, 13000000, 0, &pxa27x_device_i2c_power.dev),
  135. INIT_CKEN("KBDCLK", KEYPAD, 32768, 0, &pxa27x_device_keypad.dev),
  136. INIT_CKEN("SSPCLK", SSP1, 13000000, 0, &pxa27x_device_ssp1.dev),
  137. INIT_CKEN("SSPCLK", SSP2, 13000000, 0, &pxa27x_device_ssp2.dev),
  138. INIT_CKEN("SSPCLK", SSP3, 13000000, 0, &pxa27x_device_ssp3.dev),
  139. INIT_CKEN("PWMCLK", PWM0, 13000000, 0, &pxa27x_device_pwm0.dev),
  140. INIT_CKEN("PWMCLK", PWM1, 13000000, 0, &pxa27x_device_pwm1.dev),
  141. INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
  142. INIT_CKEN("AC97CONFCLK", AC97CONF, 24576000, 0, NULL),
  143. /*
  144. INIT_CKEN("MSLCLK", MSL, 48000000, 0, NULL),
  145. INIT_CKEN("USIMCLK", USIM, 48000000, 0, NULL),
  146. INIT_CKEN("MSTKCLK", MEMSTK, 19500000, 0, NULL),
  147. INIT_CKEN("IMCLK", IM, 0, 0, NULL),
  148. INIT_CKEN("MEMCLK", MEMC, 0, 0, NULL),
  149. */
  150. };
  151. #ifdef CONFIG_PM
  152. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  153. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  154. /*
  155. * List of global PXA peripheral registers to preserve.
  156. * More ones like CP and general purpose register values are preserved
  157. * with the stack pointer in sleep.S.
  158. */
  159. enum {
  160. SLEEP_SAVE_PSTR,
  161. SLEEP_SAVE_CKEN,
  162. SLEEP_SAVE_MDREFR,
  163. SLEEP_SAVE_PCFR,
  164. SLEEP_SAVE_COUNT
  165. };
  166. void pxa27x_cpu_pm_save(unsigned long *sleep_save)
  167. {
  168. SAVE(MDREFR);
  169. SAVE(PCFR);
  170. SAVE(CKEN);
  171. SAVE(PSTR);
  172. }
  173. void pxa27x_cpu_pm_restore(unsigned long *sleep_save)
  174. {
  175. RESTORE(MDREFR);
  176. RESTORE(PCFR);
  177. PSSR = PSSR_RDH | PSSR_PH;
  178. RESTORE(CKEN);
  179. RESTORE(PSTR);
  180. }
  181. void pxa27x_cpu_pm_enter(suspend_state_t state)
  182. {
  183. extern void pxa_cpu_standby(void);
  184. /* ensure voltage-change sequencer not initiated, which hangs */
  185. PCFR &= ~PCFR_FVC;
  186. /* Clear edge-detect status register. */
  187. PEDR = 0xDF12FE1B;
  188. /* Clear reset status */
  189. RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
  190. switch (state) {
  191. case PM_SUSPEND_STANDBY:
  192. pxa_cpu_standby();
  193. break;
  194. case PM_SUSPEND_MEM:
  195. pxa27x_cpu_suspend(PWRMODE_SLEEP);
  196. break;
  197. }
  198. }
  199. static int pxa27x_cpu_pm_valid(suspend_state_t state)
  200. {
  201. return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
  202. }
  203. static int pxa27x_cpu_pm_prepare(void)
  204. {
  205. /* set resume return address */
  206. PSPR = virt_to_phys(pxa_cpu_resume);
  207. return 0;
  208. }
  209. static void pxa27x_cpu_pm_finish(void)
  210. {
  211. /* ensure not to come back here if it wasn't intended */
  212. PSPR = 0;
  213. }
  214. static struct pxa_cpu_pm_fns pxa27x_cpu_pm_fns = {
  215. .save_count = SLEEP_SAVE_COUNT,
  216. .save = pxa27x_cpu_pm_save,
  217. .restore = pxa27x_cpu_pm_restore,
  218. .valid = pxa27x_cpu_pm_valid,
  219. .enter = pxa27x_cpu_pm_enter,
  220. .prepare = pxa27x_cpu_pm_prepare,
  221. .finish = pxa27x_cpu_pm_finish,
  222. };
  223. static void __init pxa27x_init_pm(void)
  224. {
  225. pxa_cpu_pm_fns = &pxa27x_cpu_pm_fns;
  226. }
  227. #else
  228. static inline void pxa27x_init_pm(void) {}
  229. #endif
  230. /* PXA27x: Various gpios can issue wakeup events. This logic only
  231. * handles the simple cases, not the WEMUX2 and WEMUX3 options
  232. */
  233. static int pxa27x_set_wake(unsigned int irq, unsigned int on)
  234. {
  235. int gpio = IRQ_TO_GPIO(irq);
  236. uint32_t mask;
  237. if (gpio >= 0 && gpio < 128)
  238. return gpio_set_wake(gpio, on);
  239. if (irq == IRQ_KEYPAD)
  240. return keypad_set_wake(on);
  241. switch (irq) {
  242. case IRQ_RTCAlrm:
  243. mask = PWER_RTC;
  244. break;
  245. case IRQ_USB:
  246. mask = 1u << 26;
  247. break;
  248. default:
  249. return -EINVAL;
  250. }
  251. if (on)
  252. PWER |= mask;
  253. else
  254. PWER &=~mask;
  255. return 0;
  256. }
  257. void __init pxa27x_init_irq(void)
  258. {
  259. pxa_init_irq(34, pxa27x_set_wake);
  260. pxa_init_gpio(128, pxa27x_set_wake);
  261. }
  262. /*
  263. * device registration specific to PXA27x.
  264. */
  265. static struct resource i2c_power_resources[] = {
  266. {
  267. .start = 0x40f00180,
  268. .end = 0x40f001a3,
  269. .flags = IORESOURCE_MEM,
  270. }, {
  271. .start = IRQ_PWRI2C,
  272. .end = IRQ_PWRI2C,
  273. .flags = IORESOURCE_IRQ,
  274. },
  275. };
  276. struct platform_device pxa27x_device_i2c_power = {
  277. .name = "pxa2xx-i2c",
  278. .id = 1,
  279. .resource = i2c_power_resources,
  280. .num_resources = ARRAY_SIZE(i2c_power_resources),
  281. };
  282. void __init pxa27x_set_i2c_power_info(struct i2c_pxa_platform_data *info)
  283. {
  284. local_irq_disable();
  285. PCFR |= PCFR_PI2CEN;
  286. local_irq_enable();
  287. pxa27x_device_i2c_power.dev.platform_data = info;
  288. }
  289. static struct platform_device *devices[] __initdata = {
  290. &pxa27x_device_udc,
  291. &pxa_device_ffuart,
  292. &pxa_device_btuart,
  293. &pxa_device_stuart,
  294. &pxa_device_i2s,
  295. &pxa_device_rtc,
  296. &pxa27x_device_i2c_power,
  297. &pxa27x_device_ssp1,
  298. &pxa27x_device_ssp2,
  299. &pxa27x_device_ssp3,
  300. &pxa27x_device_pwm0,
  301. &pxa27x_device_pwm1,
  302. };
  303. static struct sys_device pxa27x_sysdev[] = {
  304. {
  305. .cls = &pxa_irq_sysclass,
  306. }, {
  307. .cls = &pxa2xx_mfp_sysclass,
  308. }, {
  309. .cls = &pxa_gpio_sysclass,
  310. },
  311. };
  312. static int __init pxa27x_init(void)
  313. {
  314. int i, ret = 0;
  315. if (cpu_is_pxa27x()) {
  316. reset_status = RCSR;
  317. clks_register(pxa27x_clks, ARRAY_SIZE(pxa27x_clks));
  318. if ((ret = pxa_init_dma(32)))
  319. return ret;
  320. pxa27x_init_pm();
  321. for (i = 0; i < ARRAY_SIZE(pxa27x_sysdev); i++) {
  322. ret = sysdev_register(&pxa27x_sysdev[i]);
  323. if (ret)
  324. pr_err("failed to register sysdev[%d]\n", i);
  325. }
  326. ret = platform_add_devices(devices, ARRAY_SIZE(devices));
  327. }
  328. return ret;
  329. }
  330. postcore_initcall(pxa27x_init);