mcbsp.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * linux/arch/arm/mach-omap2/mcbsp.c
  3. *
  4. * Copyright (C) 2008 Instituto Nokia de Tecnologia
  5. * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Multichannel mode not supported.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/platform_device.h>
  19. #include <mach/dma.h>
  20. #include <mach/mux.h>
  21. #include <mach/cpu.h>
  22. #include <mach/mcbsp.h>
  23. struct mcbsp_internal_clk {
  24. struct clk clk;
  25. struct clk **childs;
  26. int n_childs;
  27. };
  28. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  29. static void omap_mcbsp_clk_init(struct mcbsp_internal_clk *mclk)
  30. {
  31. const char *clk_names[] = { "mcbsp_ick", "mcbsp_fck" };
  32. int i;
  33. mclk->n_childs = ARRAY_SIZE(clk_names);
  34. mclk->childs = kzalloc(mclk->n_childs * sizeof(struct clk *),
  35. GFP_KERNEL);
  36. for (i = 0; i < mclk->n_childs; i++) {
  37. /* We fake a platform device to get correct device id */
  38. struct platform_device pdev;
  39. pdev.dev.bus = &platform_bus_type;
  40. pdev.id = mclk->clk.id;
  41. mclk->childs[i] = clk_get(&pdev.dev, clk_names[i]);
  42. if (IS_ERR(mclk->childs[i]))
  43. printk(KERN_ERR "Could not get clock %s (%d).\n",
  44. clk_names[i], mclk->clk.id);
  45. }
  46. }
  47. static int omap_mcbsp_clk_enable(struct clk *clk)
  48. {
  49. struct mcbsp_internal_clk *mclk = container_of(clk,
  50. struct mcbsp_internal_clk, clk);
  51. int i;
  52. for (i = 0; i < mclk->n_childs; i++)
  53. clk_enable(mclk->childs[i]);
  54. return 0;
  55. }
  56. static void omap_mcbsp_clk_disable(struct clk *clk)
  57. {
  58. struct mcbsp_internal_clk *mclk = container_of(clk,
  59. struct mcbsp_internal_clk, clk);
  60. int i;
  61. for (i = 0; i < mclk->n_childs; i++)
  62. clk_disable(mclk->childs[i]);
  63. }
  64. static struct mcbsp_internal_clk omap_mcbsp_clks[] = {
  65. {
  66. .clk = {
  67. .name = "mcbsp_clk",
  68. .id = 1,
  69. .enable = omap_mcbsp_clk_enable,
  70. .disable = omap_mcbsp_clk_disable,
  71. },
  72. },
  73. {
  74. .clk = {
  75. .name = "mcbsp_clk",
  76. .id = 2,
  77. .enable = omap_mcbsp_clk_enable,
  78. .disable = omap_mcbsp_clk_disable,
  79. },
  80. },
  81. {
  82. .clk = {
  83. .name = "mcbsp_clk",
  84. .id = 3,
  85. .enable = omap_mcbsp_clk_enable,
  86. .disable = omap_mcbsp_clk_disable,
  87. },
  88. },
  89. {
  90. .clk = {
  91. .name = "mcbsp_clk",
  92. .id = 4,
  93. .enable = omap_mcbsp_clk_enable,
  94. .disable = omap_mcbsp_clk_disable,
  95. },
  96. },
  97. {
  98. .clk = {
  99. .name = "mcbsp_clk",
  100. .id = 5,
  101. .enable = omap_mcbsp_clk_enable,
  102. .disable = omap_mcbsp_clk_disable,
  103. },
  104. },
  105. };
  106. #define omap_mcbsp_clks_size ARRAY_SIZE(omap_mcbsp_clks)
  107. #else
  108. #define omap_mcbsp_clks_size 0
  109. static struct mcbsp_internal_clk __initdata *omap_mcbsp_clks;
  110. static inline void omap_mcbsp_clk_init(struct clk *clk)
  111. { }
  112. #endif
  113. static void omap2_mcbsp2_mux_setup(void)
  114. {
  115. omap_cfg_reg(Y15_24XX_MCBSP2_CLKX);
  116. omap_cfg_reg(R14_24XX_MCBSP2_FSX);
  117. omap_cfg_reg(W15_24XX_MCBSP2_DR);
  118. omap_cfg_reg(V15_24XX_MCBSP2_DX);
  119. omap_cfg_reg(V14_24XX_GPIO117);
  120. /*
  121. * TODO: Need to add MUX settings for OMAP 2430 SDP
  122. */
  123. }
  124. static void omap2_mcbsp_request(unsigned int id)
  125. {
  126. if (cpu_is_omap2420() && (id == OMAP_MCBSP2))
  127. omap2_mcbsp2_mux_setup();
  128. }
  129. static struct omap_mcbsp_ops omap2_mcbsp_ops = {
  130. .request = omap2_mcbsp_request,
  131. };
  132. #ifdef CONFIG_ARCH_OMAP2420
  133. static struct omap_mcbsp_platform_data omap2420_mcbsp_pdata[] = {
  134. {
  135. .phys_base = OMAP24XX_MCBSP1_BASE,
  136. .dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
  137. .dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
  138. .rx_irq = INT_24XX_MCBSP1_IRQ_RX,
  139. .tx_irq = INT_24XX_MCBSP1_IRQ_TX,
  140. .ops = &omap2_mcbsp_ops,
  141. .clk_name = "mcbsp_clk",
  142. },
  143. {
  144. .phys_base = OMAP24XX_MCBSP2_BASE,
  145. .dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
  146. .dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
  147. .rx_irq = INT_24XX_MCBSP2_IRQ_RX,
  148. .tx_irq = INT_24XX_MCBSP2_IRQ_TX,
  149. .ops = &omap2_mcbsp_ops,
  150. .clk_name = "mcbsp_clk",
  151. },
  152. };
  153. #define OMAP2420_MCBSP_PDATA_SZ ARRAY_SIZE(omap2420_mcbsp_pdata)
  154. #else
  155. #define omap2420_mcbsp_pdata NULL
  156. #define OMAP2420_MCBSP_PDATA_SZ 0
  157. #endif
  158. #ifdef CONFIG_ARCH_OMAP2430
  159. static struct omap_mcbsp_platform_data omap2430_mcbsp_pdata[] = {
  160. {
  161. .phys_base = OMAP24XX_MCBSP1_BASE,
  162. .dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
  163. .dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
  164. .rx_irq = INT_24XX_MCBSP1_IRQ_RX,
  165. .tx_irq = INT_24XX_MCBSP1_IRQ_TX,
  166. .ops = &omap2_mcbsp_ops,
  167. .clk_name = "mcbsp_clk",
  168. },
  169. {
  170. .phys_base = OMAP24XX_MCBSP2_BASE,
  171. .dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
  172. .dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
  173. .rx_irq = INT_24XX_MCBSP2_IRQ_RX,
  174. .tx_irq = INT_24XX_MCBSP2_IRQ_TX,
  175. .ops = &omap2_mcbsp_ops,
  176. .clk_name = "mcbsp_clk",
  177. },
  178. {
  179. .phys_base = OMAP2430_MCBSP3_BASE,
  180. .dma_rx_sync = OMAP24XX_DMA_MCBSP3_RX,
  181. .dma_tx_sync = OMAP24XX_DMA_MCBSP3_TX,
  182. .rx_irq = INT_24XX_MCBSP3_IRQ_RX,
  183. .tx_irq = INT_24XX_MCBSP3_IRQ_TX,
  184. .ops = &omap2_mcbsp_ops,
  185. .clk_name = "mcbsp_clk",
  186. },
  187. {
  188. .phys_base = OMAP2430_MCBSP4_BASE,
  189. .dma_rx_sync = OMAP24XX_DMA_MCBSP4_RX,
  190. .dma_tx_sync = OMAP24XX_DMA_MCBSP4_TX,
  191. .rx_irq = INT_24XX_MCBSP4_IRQ_RX,
  192. .tx_irq = INT_24XX_MCBSP4_IRQ_TX,
  193. .ops = &omap2_mcbsp_ops,
  194. .clk_name = "mcbsp_clk",
  195. },
  196. {
  197. .phys_base = OMAP2430_MCBSP5_BASE,
  198. .dma_rx_sync = OMAP24XX_DMA_MCBSP5_RX,
  199. .dma_tx_sync = OMAP24XX_DMA_MCBSP5_TX,
  200. .rx_irq = INT_24XX_MCBSP5_IRQ_RX,
  201. .tx_irq = INT_24XX_MCBSP5_IRQ_TX,
  202. .ops = &omap2_mcbsp_ops,
  203. .clk_name = "mcbsp_clk",
  204. },
  205. };
  206. #define OMAP2430_MCBSP_PDATA_SZ ARRAY_SIZE(omap2430_mcbsp_pdata)
  207. #else
  208. #define omap2430_mcbsp_pdata NULL
  209. #define OMAP2430_MCBSP_PDATA_SZ 0
  210. #endif
  211. #ifdef CONFIG_ARCH_OMAP34XX
  212. static struct omap_mcbsp_platform_data omap34xx_mcbsp_pdata[] = {
  213. {
  214. .phys_base = OMAP34XX_MCBSP1_BASE,
  215. .dma_rx_sync = OMAP24XX_DMA_MCBSP1_RX,
  216. .dma_tx_sync = OMAP24XX_DMA_MCBSP1_TX,
  217. .rx_irq = INT_24XX_MCBSP1_IRQ_RX,
  218. .tx_irq = INT_24XX_MCBSP1_IRQ_TX,
  219. .ops = &omap2_mcbsp_ops,
  220. .clk_name = "mcbsp_clk",
  221. },
  222. {
  223. .phys_base = OMAP34XX_MCBSP2_BASE,
  224. .dma_rx_sync = OMAP24XX_DMA_MCBSP2_RX,
  225. .dma_tx_sync = OMAP24XX_DMA_MCBSP2_TX,
  226. .rx_irq = INT_24XX_MCBSP2_IRQ_RX,
  227. .tx_irq = INT_24XX_MCBSP2_IRQ_TX,
  228. .ops = &omap2_mcbsp_ops,
  229. .clk_name = "mcbsp_clk",
  230. },
  231. {
  232. .phys_base = OMAP34XX_MCBSP3_BASE,
  233. .dma_rx_sync = OMAP24XX_DMA_MCBSP3_RX,
  234. .dma_tx_sync = OMAP24XX_DMA_MCBSP3_TX,
  235. .rx_irq = INT_24XX_MCBSP3_IRQ_RX,
  236. .tx_irq = INT_24XX_MCBSP3_IRQ_TX,
  237. .ops = &omap2_mcbsp_ops,
  238. .clk_name = "mcbsp_clk",
  239. },
  240. {
  241. .phys_base = OMAP34XX_MCBSP4_BASE,
  242. .dma_rx_sync = OMAP24XX_DMA_MCBSP4_RX,
  243. .dma_tx_sync = OMAP24XX_DMA_MCBSP4_TX,
  244. .rx_irq = INT_24XX_MCBSP4_IRQ_RX,
  245. .tx_irq = INT_24XX_MCBSP4_IRQ_TX,
  246. .ops = &omap2_mcbsp_ops,
  247. .clk_name = "mcbsp_clk",
  248. },
  249. {
  250. .phys_base = OMAP34XX_MCBSP5_BASE,
  251. .dma_rx_sync = OMAP24XX_DMA_MCBSP5_RX,
  252. .dma_tx_sync = OMAP24XX_DMA_MCBSP5_TX,
  253. .rx_irq = INT_24XX_MCBSP5_IRQ_RX,
  254. .tx_irq = INT_24XX_MCBSP5_IRQ_TX,
  255. .ops = &omap2_mcbsp_ops,
  256. .clk_name = "mcbsp_clk",
  257. },
  258. };
  259. #define OMAP34XX_MCBSP_PDATA_SZ ARRAY_SIZE(omap34xx_mcbsp_pdata)
  260. #else
  261. #define omap34xx_mcbsp_pdata NULL
  262. #define OMAP34XX_MCBSP_PDATA_SZ 0
  263. #endif
  264. static int __init omap2_mcbsp_init(void)
  265. {
  266. int i;
  267. for (i = 0; i < omap_mcbsp_clks_size; i++) {
  268. /* Once we call clk_get inside init, we do not register it */
  269. omap_mcbsp_clk_init(&omap_mcbsp_clks[i]);
  270. clk_register(&omap_mcbsp_clks[i].clk);
  271. }
  272. if (cpu_is_omap2420())
  273. omap_mcbsp_count = OMAP2420_MCBSP_PDATA_SZ;
  274. if (cpu_is_omap2430())
  275. omap_mcbsp_count = OMAP2430_MCBSP_PDATA_SZ;
  276. if (cpu_is_omap34xx())
  277. omap_mcbsp_count = OMAP34XX_MCBSP_PDATA_SZ;
  278. mcbsp_ptr = kzalloc(omap_mcbsp_count * sizeof(struct omap_mcbsp *),
  279. GFP_KERNEL);
  280. if (!mcbsp_ptr)
  281. return -ENOMEM;
  282. if (cpu_is_omap2420())
  283. omap_mcbsp_register_board_cfg(omap2420_mcbsp_pdata,
  284. OMAP2420_MCBSP_PDATA_SZ);
  285. if (cpu_is_omap2430())
  286. omap_mcbsp_register_board_cfg(omap2430_mcbsp_pdata,
  287. OMAP2430_MCBSP_PDATA_SZ);
  288. if (cpu_is_omap34xx())
  289. omap_mcbsp_register_board_cfg(omap34xx_mcbsp_pdata,
  290. OMAP34XX_MCBSP_PDATA_SZ);
  291. return omap_mcbsp_init();
  292. }
  293. arch_initcall(omap2_mcbsp_init);