clock24xx.h 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796
  1. /*
  2. * linux/arch/arm/mach-omap2/clock24xx.h
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  17. #include "clock.h"
  18. #include "prm.h"
  19. #include "cm.h"
  20. #include "prm-regbits-24xx.h"
  21. #include "cm-regbits-24xx.h"
  22. #include "sdrc.h"
  23. static void omap2_table_mpu_recalc(struct clk *clk);
  24. static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
  25. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
  26. static void omap2_sys_clk_recalc(struct clk *clk);
  27. static void omap2_osc_clk_recalc(struct clk *clk);
  28. static void omap2_sys_clk_recalc(struct clk *clk);
  29. static void omap2_dpllcore_recalc(struct clk *clk);
  30. static int omap2_clk_fixed_enable(struct clk *clk);
  31. static void omap2_clk_fixed_disable(struct clk *clk);
  32. static int omap2_enable_osc_ck(struct clk *clk);
  33. static void omap2_disable_osc_ck(struct clk *clk);
  34. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
  35. /* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  36. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
  37. * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  38. */
  39. struct prcm_config {
  40. unsigned long xtal_speed; /* crystal rate */
  41. unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
  42. unsigned long mpu_speed; /* speed of MPU */
  43. unsigned long cm_clksel_mpu; /* mpu divider */
  44. unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
  45. unsigned long cm_clksel_gfx; /* gfx dividers */
  46. unsigned long cm_clksel1_core; /* major subsystem dividers */
  47. unsigned long cm_clksel1_pll; /* m,n */
  48. unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
  49. unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
  50. unsigned long base_sdrc_rfr; /* base refresh timing for a set */
  51. unsigned char flags;
  52. };
  53. /*
  54. * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
  55. * These configurations are characterized by voltage and speed for clocks.
  56. * The device is only validated for certain combinations. One way to express
  57. * these combinations is via the 'ratio's' which the clocks operate with
  58. * respect to each other. These ratio sets are for a given voltage/DPLL
  59. * setting. All configurations can be described by a DPLL setting and a ratio
  60. * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
  61. *
  62. * 2430 differs from 2420 in that there are no more phase synchronizers used.
  63. * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
  64. * 2430 (iva2.1, NOdsp, mdm)
  65. */
  66. /* Core fields for cm_clksel, not ratio governed */
  67. #define RX_CLKSEL_DSS1 (0x10 << 8)
  68. #define RX_CLKSEL_DSS2 (0x0 << 13)
  69. #define RX_CLKSEL_SSI (0x5 << 20)
  70. /*-------------------------------------------------------------------------
  71. * Voltage/DPLL ratios
  72. *-------------------------------------------------------------------------*/
  73. /* 2430 Ratio's, 2430-Ratio Config 1 */
  74. #define R1_CLKSEL_L3 (4 << 0)
  75. #define R1_CLKSEL_L4 (2 << 5)
  76. #define R1_CLKSEL_USB (4 << 25)
  77. #define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
  78. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  79. R1_CLKSEL_L4 | R1_CLKSEL_L3
  80. #define R1_CLKSEL_MPU (2 << 0)
  81. #define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
  82. #define R1_CLKSEL_DSP (2 << 0)
  83. #define R1_CLKSEL_DSP_IF (2 << 5)
  84. #define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
  85. #define R1_CLKSEL_GFX (2 << 0)
  86. #define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
  87. #define R1_CLKSEL_MDM (4 << 0)
  88. #define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
  89. /* 2430-Ratio Config 2 */
  90. #define R2_CLKSEL_L3 (6 << 0)
  91. #define R2_CLKSEL_L4 (2 << 5)
  92. #define R2_CLKSEL_USB (2 << 25)
  93. #define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
  94. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  95. R2_CLKSEL_L4 | R2_CLKSEL_L3
  96. #define R2_CLKSEL_MPU (2 << 0)
  97. #define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
  98. #define R2_CLKSEL_DSP (2 << 0)
  99. #define R2_CLKSEL_DSP_IF (3 << 5)
  100. #define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
  101. #define R2_CLKSEL_GFX (2 << 0)
  102. #define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
  103. #define R2_CLKSEL_MDM (6 << 0)
  104. #define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
  105. /* 2430-Ratio Bootm (BYPASS) */
  106. #define RB_CLKSEL_L3 (1 << 0)
  107. #define RB_CLKSEL_L4 (1 << 5)
  108. #define RB_CLKSEL_USB (1 << 25)
  109. #define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
  110. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  111. RB_CLKSEL_L4 | RB_CLKSEL_L3
  112. #define RB_CLKSEL_MPU (1 << 0)
  113. #define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
  114. #define RB_CLKSEL_DSP (1 << 0)
  115. #define RB_CLKSEL_DSP_IF (1 << 5)
  116. #define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
  117. #define RB_CLKSEL_GFX (1 << 0)
  118. #define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
  119. #define RB_CLKSEL_MDM (1 << 0)
  120. #define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
  121. /* 2420 Ratio Equivalents */
  122. #define RXX_CLKSEL_VLYNQ (0x12 << 15)
  123. #define RXX_CLKSEL_SSI (0x8 << 20)
  124. /* 2420-PRCM III 532MHz core */
  125. #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
  126. #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
  127. #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
  128. #define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
  129. RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
  130. RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
  131. RIII_CLKSEL_L3
  132. #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
  133. #define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
  134. #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
  135. #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
  136. #define RIII_SYNC_DSP (1 << 7) /* Enable sync */
  137. #define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
  138. #define RIII_SYNC_IVA (1 << 13) /* Enable sync */
  139. #define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
  140. RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
  141. RIII_CLKSEL_DSP
  142. #define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
  143. #define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
  144. /* 2420-PRCM II 600MHz core */
  145. #define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
  146. #define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
  147. #define RII_CLKSEL_USB (2 << 25) /* 50MHz */
  148. #define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
  149. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  150. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  151. RII_CLKSEL_L4 | RII_CLKSEL_L3
  152. #define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
  153. #define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
  154. #define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
  155. #define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
  156. #define RII_SYNC_DSP (0 << 7) /* Bypass sync */
  157. #define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
  158. #define RII_SYNC_IVA (0 << 13) /* Bypass sync */
  159. #define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
  160. RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
  161. RII_CLKSEL_DSP
  162. #define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
  163. #define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
  164. /* 2420-PRCM I 660MHz core */
  165. #define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
  166. #define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
  167. #define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
  168. #define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
  169. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  170. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  171. RI_CLKSEL_L4 | RI_CLKSEL_L3
  172. #define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
  173. #define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
  174. #define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
  175. #define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
  176. #define RI_SYNC_DSP (1 << 7) /* Activate sync */
  177. #define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
  178. #define RI_SYNC_IVA (0 << 13) /* Bypass sync */
  179. #define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
  180. RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
  181. RI_CLKSEL_DSP
  182. #define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
  183. #define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
  184. /* 2420-PRCM VII (boot) */
  185. #define RVII_CLKSEL_L3 (1 << 0)
  186. #define RVII_CLKSEL_L4 (1 << 5)
  187. #define RVII_CLKSEL_DSS1 (1 << 8)
  188. #define RVII_CLKSEL_DSS2 (0 << 13)
  189. #define RVII_CLKSEL_VLYNQ (1 << 15)
  190. #define RVII_CLKSEL_SSI (1 << 20)
  191. #define RVII_CLKSEL_USB (1 << 25)
  192. #define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
  193. RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
  194. RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
  195. #define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
  196. #define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
  197. #define RVII_CLKSEL_DSP (1 << 0)
  198. #define RVII_CLKSEL_DSP_IF (1 << 5)
  199. #define RVII_SYNC_DSP (0 << 7)
  200. #define RVII_CLKSEL_IVA (1 << 8)
  201. #define RVII_SYNC_IVA (0 << 13)
  202. #define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
  203. RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
  204. #define RVII_CLKSEL_GFX (1 << 0)
  205. #define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
  206. /*-------------------------------------------------------------------------
  207. * 2430 Target modes: Along with each configuration the CPU has several
  208. * modes which goes along with them. Modes mainly are the addition of
  209. * describe DPLL combinations to go along with a ratio.
  210. *-------------------------------------------------------------------------*/
  211. /* Hardware governed */
  212. #define MX_48M_SRC (0 << 3)
  213. #define MX_54M_SRC (0 << 5)
  214. #define MX_APLLS_CLIKIN_12 (3 << 23)
  215. #define MX_APLLS_CLIKIN_13 (2 << 23)
  216. #define MX_APLLS_CLIKIN_19_2 (0 << 23)
  217. /*
  218. * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
  219. * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
  220. */
  221. #define M5A_DPLL_MULT_12 (133 << 12)
  222. #define M5A_DPLL_DIV_12 (5 << 8)
  223. #define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  224. M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
  225. MX_APLLS_CLIKIN_12
  226. #define M5A_DPLL_MULT_13 (61 << 12)
  227. #define M5A_DPLL_DIV_13 (2 << 8)
  228. #define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  229. M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
  230. MX_APLLS_CLIKIN_13
  231. #define M5A_DPLL_MULT_19 (55 << 12)
  232. #define M5A_DPLL_DIV_19 (3 << 8)
  233. #define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  234. M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
  235. MX_APLLS_CLIKIN_19_2
  236. /* #5b (ratio1) target DPLL = 200*2 = 400MHz */
  237. #define M5B_DPLL_MULT_12 (50 << 12)
  238. #define M5B_DPLL_DIV_12 (2 << 8)
  239. #define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  240. M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
  241. MX_APLLS_CLIKIN_12
  242. #define M5B_DPLL_MULT_13 (200 << 12)
  243. #define M5B_DPLL_DIV_13 (12 << 8)
  244. #define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  245. M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
  246. MX_APLLS_CLIKIN_13
  247. #define M5B_DPLL_MULT_19 (125 << 12)
  248. #define M5B_DPLL_DIV_19 (31 << 8)
  249. #define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  250. M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
  251. MX_APLLS_CLIKIN_19_2
  252. /*
  253. * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
  254. */
  255. #define M4_DPLL_MULT_12 (133 << 12)
  256. #define M4_DPLL_DIV_12 (3 << 8)
  257. #define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  258. M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
  259. MX_APLLS_CLIKIN_12
  260. #define M4_DPLL_MULT_13 (399 << 12)
  261. #define M4_DPLL_DIV_13 (12 << 8)
  262. #define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  263. M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
  264. MX_APLLS_CLIKIN_13
  265. #define M4_DPLL_MULT_19 (145 << 12)
  266. #define M4_DPLL_DIV_19 (6 << 8)
  267. #define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  268. M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
  269. MX_APLLS_CLIKIN_19_2
  270. /*
  271. * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
  272. */
  273. #define M3_DPLL_MULT_12 (55 << 12)
  274. #define M3_DPLL_DIV_12 (1 << 8)
  275. #define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  276. M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
  277. MX_APLLS_CLIKIN_12
  278. #define M3_DPLL_MULT_13 (76 << 12)
  279. #define M3_DPLL_DIV_13 (2 << 8)
  280. #define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  281. M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
  282. MX_APLLS_CLIKIN_13
  283. #define M3_DPLL_MULT_19 (17 << 12)
  284. #define M3_DPLL_DIV_19 (0 << 8)
  285. #define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  286. M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
  287. MX_APLLS_CLIKIN_19_2
  288. /*
  289. * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
  290. */
  291. #define M2_DPLL_MULT_12 (55 << 12)
  292. #define M2_DPLL_DIV_12 (1 << 8)
  293. #define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  294. M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
  295. MX_APLLS_CLIKIN_12
  296. /* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
  297. * relock time issue */
  298. /* Core frequency changed from 330/165 to 329/164 MHz*/
  299. #define M2_DPLL_MULT_13 (76 << 12)
  300. #define M2_DPLL_DIV_13 (2 << 8)
  301. #define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  302. M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
  303. MX_APLLS_CLIKIN_13
  304. #define M2_DPLL_MULT_19 (17 << 12)
  305. #define M2_DPLL_DIV_19 (0 << 8)
  306. #define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  307. M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
  308. MX_APLLS_CLIKIN_19_2
  309. /* boot (boot) */
  310. #define MB_DPLL_MULT (1 << 12)
  311. #define MB_DPLL_DIV (0 << 8)
  312. #define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  313. MB_DPLL_MULT | MX_APLLS_CLIKIN_12
  314. #define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  315. MB_DPLL_MULT | MX_APLLS_CLIKIN_13
  316. #define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  317. MB_DPLL_MULT | MX_APLLS_CLIKIN_19
  318. /*
  319. * 2430 - chassis (sedna)
  320. * 165 (ratio1) same as above #2
  321. * 150 (ratio1)
  322. * 133 (ratio2) same as above #4
  323. * 110 (ratio2) same as above #3
  324. * 104 (ratio2)
  325. * boot (boot)
  326. */
  327. /* PRCM I target DPLL = 2*330MHz = 660MHz */
  328. #define MI_DPLL_MULT_12 (55 << 12)
  329. #define MI_DPLL_DIV_12 (1 << 8)
  330. #define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  331. MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
  332. MX_APLLS_CLIKIN_12
  333. /*
  334. * 2420 Equivalent - mode registers
  335. * PRCM II , target DPLL = 2*300MHz = 600MHz
  336. */
  337. #define MII_DPLL_MULT_12 (50 << 12)
  338. #define MII_DPLL_DIV_12 (1 << 8)
  339. #define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  340. MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
  341. MX_APLLS_CLIKIN_12
  342. #define MII_DPLL_MULT_13 (300 << 12)
  343. #define MII_DPLL_DIV_13 (12 << 8)
  344. #define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  345. MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
  346. MX_APLLS_CLIKIN_13
  347. /* PRCM III target DPLL = 2*266 = 532MHz*/
  348. #define MIII_DPLL_MULT_12 (133 << 12)
  349. #define MIII_DPLL_DIV_12 (5 << 8)
  350. #define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  351. MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
  352. MX_APLLS_CLIKIN_12
  353. #define MIII_DPLL_MULT_13 (266 << 12)
  354. #define MIII_DPLL_DIV_13 (12 << 8)
  355. #define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  356. MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
  357. MX_APLLS_CLIKIN_13
  358. /* PRCM VII (boot bypass) */
  359. #define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
  360. #define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
  361. /* High and low operation value */
  362. #define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
  363. #define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
  364. /* MPU speed defines */
  365. #define S12M 12000000
  366. #define S13M 13000000
  367. #define S19M 19200000
  368. #define S26M 26000000
  369. #define S100M 100000000
  370. #define S133M 133000000
  371. #define S150M 150000000
  372. #define S164M 164000000
  373. #define S165M 165000000
  374. #define S199M 199000000
  375. #define S200M 200000000
  376. #define S266M 266000000
  377. #define S300M 300000000
  378. #define S329M 329000000
  379. #define S330M 330000000
  380. #define S399M 399000000
  381. #define S400M 400000000
  382. #define S532M 532000000
  383. #define S600M 600000000
  384. #define S658M 658000000
  385. #define S660M 660000000
  386. #define S798M 798000000
  387. /*-------------------------------------------------------------------------
  388. * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  389. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
  390. * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
  391. * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  392. *
  393. * Filling in table based on H4 boards and 2430-SDPs variants available.
  394. * There are quite a few more rates combinations which could be defined.
  395. *
  396. * When multiple values are defined the start up will try and choose the
  397. * fastest one. If a 'fast' value is defined, then automatically, the /2
  398. * one should be included as it can be used. Generally having more that
  399. * one fast set does not make sense, as static timings need to be changed
  400. * to change the set. The exception is the bypass setting which is
  401. * availble for low power bypass.
  402. *
  403. * Note: This table needs to be sorted, fastest to slowest.
  404. *-------------------------------------------------------------------------*/
  405. static struct prcm_config rate_table[] = {
  406. /* PRCM I - FAST */
  407. {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  408. RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
  409. RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
  410. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
  411. RATE_IN_242X},
  412. /* PRCM II - FAST */
  413. {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  414. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  415. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  416. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  417. RATE_IN_242X},
  418. {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  419. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  420. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  421. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  422. RATE_IN_242X},
  423. /* PRCM III - FAST */
  424. {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  425. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  426. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  427. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  428. RATE_IN_242X},
  429. {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  430. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  431. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  432. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  433. RATE_IN_242X},
  434. /* PRCM II - SLOW */
  435. {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  436. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  437. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  438. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  439. RATE_IN_242X},
  440. {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  441. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  442. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  443. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  444. RATE_IN_242X},
  445. /* PRCM III - SLOW */
  446. {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  447. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  448. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  449. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  450. RATE_IN_242X},
  451. {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  452. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  453. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  454. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  455. RATE_IN_242X},
  456. /* PRCM-VII (boot-bypass) */
  457. {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
  458. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  459. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
  460. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  461. RATE_IN_242X},
  462. /* PRCM-VII (boot-bypass) */
  463. {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
  464. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  465. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
  466. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  467. RATE_IN_242X},
  468. /* PRCM #4 - ratio2 (ES2.1) - FAST */
  469. {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
  470. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  471. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  472. MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
  473. SDRC_RFR_CTRL_133MHz,
  474. RATE_IN_243X},
  475. /* PRCM #2 - ratio1 (ES2) - FAST */
  476. {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  477. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  478. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  479. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  480. SDRC_RFR_CTRL_165MHz,
  481. RATE_IN_243X},
  482. /* PRCM #5a - ratio1 - FAST */
  483. {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  484. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  485. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  486. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  487. SDRC_RFR_CTRL_133MHz,
  488. RATE_IN_243X},
  489. /* PRCM #5b - ratio1 - FAST */
  490. {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  491. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  492. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  493. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  494. SDRC_RFR_CTRL_100MHz,
  495. RATE_IN_243X},
  496. /* PRCM #4 - ratio1 (ES2.1) - SLOW */
  497. {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  498. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  499. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  500. MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
  501. SDRC_RFR_CTRL_133MHz,
  502. RATE_IN_243X},
  503. /* PRCM #2 - ratio1 (ES2) - SLOW */
  504. {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
  505. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  506. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  507. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  508. SDRC_RFR_CTRL_165MHz,
  509. RATE_IN_243X},
  510. /* PRCM #5a - ratio1 - SLOW */
  511. {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  512. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  513. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  514. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  515. SDRC_RFR_CTRL_133MHz,
  516. RATE_IN_243X},
  517. /* PRCM #5b - ratio1 - SLOW*/
  518. {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
  519. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  520. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  521. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  522. SDRC_RFR_CTRL_100MHz,
  523. RATE_IN_243X},
  524. /* PRCM-boot/bypass */
  525. {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
  526. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  527. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
  528. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  529. SDRC_RFR_CTRL_BYPASS,
  530. RATE_IN_243X},
  531. /* PRCM-boot/bypass */
  532. {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
  533. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  534. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
  535. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  536. SDRC_RFR_CTRL_BYPASS,
  537. RATE_IN_243X},
  538. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  539. };
  540. /*-------------------------------------------------------------------------
  541. * 24xx clock tree.
  542. *
  543. * NOTE:In many cases here we are assigning a 'default' parent. In many
  544. * cases the parent is selectable. The get/set parent calls will also
  545. * switch sources.
  546. *
  547. * Many some clocks say always_enabled, but they can be auto idled for
  548. * power savings. They will always be available upon clock request.
  549. *
  550. * Several sources are given initial rates which may be wrong, this will
  551. * be fixed up in the init func.
  552. *
  553. * Things are broadly separated below by clock domains. It is
  554. * noteworthy that most periferals have dependencies on multiple clock
  555. * domains. Many get their interface clocks from the L4 domain, but get
  556. * functional clocks from fixed sources or other core domain derived
  557. * clocks.
  558. *-------------------------------------------------------------------------*/
  559. /* Base external input clocks */
  560. static struct clk func_32k_ck = {
  561. .name = "func_32k_ck",
  562. .rate = 32000,
  563. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  564. RATE_FIXED | ALWAYS_ENABLED | RATE_PROPAGATES,
  565. .clkdm_name = "wkup_clkdm",
  566. .recalc = &propagate_rate,
  567. };
  568. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  569. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  570. .name = "osc_ck",
  571. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  572. RATE_PROPAGATES,
  573. .clkdm_name = "wkup_clkdm",
  574. .enable = &omap2_enable_osc_ck,
  575. .disable = &omap2_disable_osc_ck,
  576. .recalc = &omap2_osc_clk_recalc,
  577. };
  578. /* Without modem likely 12MHz, with modem likely 13MHz */
  579. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  580. .name = "sys_ck", /* ~ ref_clk also */
  581. .parent = &osc_ck,
  582. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  583. ALWAYS_ENABLED | RATE_PROPAGATES,
  584. .clkdm_name = "wkup_clkdm",
  585. .recalc = &omap2_sys_clk_recalc,
  586. };
  587. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  588. .name = "alt_ck",
  589. .rate = 54000000,
  590. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  591. RATE_FIXED | ALWAYS_ENABLED | RATE_PROPAGATES,
  592. .clkdm_name = "wkup_clkdm",
  593. .recalc = &propagate_rate,
  594. };
  595. /*
  596. * Analog domain root source clocks
  597. */
  598. /* dpll_ck, is broken out in to special cases through clksel */
  599. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  600. * deal with this
  601. */
  602. static struct dpll_data dpll_dd = {
  603. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  604. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  605. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  606. .max_multiplier = 1024,
  607. .max_divider = 16,
  608. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  609. };
  610. /*
  611. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  612. * not just a DPLL
  613. */
  614. static struct clk dpll_ck = {
  615. .name = "dpll_ck",
  616. .parent = &sys_ck, /* Can be func_32k also */
  617. .dpll_data = &dpll_dd,
  618. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  619. RATE_PROPAGATES | ALWAYS_ENABLED,
  620. .clkdm_name = "wkup_clkdm",
  621. .recalc = &omap2_dpllcore_recalc,
  622. .set_rate = &omap2_reprogram_dpllcore,
  623. };
  624. static struct clk apll96_ck = {
  625. .name = "apll96_ck",
  626. .parent = &sys_ck,
  627. .rate = 96000000,
  628. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  629. RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
  630. .clkdm_name = "wkup_clkdm",
  631. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  632. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  633. .enable = &omap2_clk_fixed_enable,
  634. .disable = &omap2_clk_fixed_disable,
  635. .recalc = &propagate_rate,
  636. };
  637. static struct clk apll54_ck = {
  638. .name = "apll54_ck",
  639. .parent = &sys_ck,
  640. .rate = 54000000,
  641. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  642. RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
  643. .clkdm_name = "wkup_clkdm",
  644. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  645. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  646. .enable = &omap2_clk_fixed_enable,
  647. .disable = &omap2_clk_fixed_disable,
  648. .recalc = &propagate_rate,
  649. };
  650. /*
  651. * PRCM digital base sources
  652. */
  653. /* func_54m_ck */
  654. static const struct clksel_rate func_54m_apll54_rates[] = {
  655. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  656. { .div = 0 },
  657. };
  658. static const struct clksel_rate func_54m_alt_rates[] = {
  659. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  660. { .div = 0 },
  661. };
  662. static const struct clksel func_54m_clksel[] = {
  663. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  664. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  665. { .parent = NULL },
  666. };
  667. static struct clk func_54m_ck = {
  668. .name = "func_54m_ck",
  669. .parent = &apll54_ck, /* can also be alt_clk */
  670. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  671. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  672. .clkdm_name = "wkup_clkdm",
  673. .init = &omap2_init_clksel_parent,
  674. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  675. .clksel_mask = OMAP24XX_54M_SOURCE,
  676. .clksel = func_54m_clksel,
  677. .recalc = &omap2_clksel_recalc,
  678. };
  679. static struct clk core_ck = {
  680. .name = "core_ck",
  681. .parent = &dpll_ck, /* can also be 32k */
  682. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  683. ALWAYS_ENABLED | RATE_PROPAGATES,
  684. .clkdm_name = "wkup_clkdm",
  685. .recalc = &followparent_recalc,
  686. };
  687. /* func_96m_ck */
  688. static const struct clksel_rate func_96m_apll96_rates[] = {
  689. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  690. { .div = 0 },
  691. };
  692. static const struct clksel_rate func_96m_alt_rates[] = {
  693. { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
  694. { .div = 0 },
  695. };
  696. static const struct clksel func_96m_clksel[] = {
  697. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  698. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  699. { .parent = NULL }
  700. };
  701. /* The parent of this clock is not selectable on 2420. */
  702. static struct clk func_96m_ck = {
  703. .name = "func_96m_ck",
  704. .parent = &apll96_ck,
  705. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  706. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  707. .clkdm_name = "wkup_clkdm",
  708. .init = &omap2_init_clksel_parent,
  709. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  710. .clksel_mask = OMAP2430_96M_SOURCE,
  711. .clksel = func_96m_clksel,
  712. .recalc = &omap2_clksel_recalc,
  713. .round_rate = &omap2_clksel_round_rate,
  714. .set_rate = &omap2_clksel_set_rate
  715. };
  716. /* func_48m_ck */
  717. static const struct clksel_rate func_48m_apll96_rates[] = {
  718. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  719. { .div = 0 },
  720. };
  721. static const struct clksel_rate func_48m_alt_rates[] = {
  722. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  723. { .div = 0 },
  724. };
  725. static const struct clksel func_48m_clksel[] = {
  726. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  727. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  728. { .parent = NULL }
  729. };
  730. static struct clk func_48m_ck = {
  731. .name = "func_48m_ck",
  732. .parent = &apll96_ck, /* 96M or Alt */
  733. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  734. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  735. .clkdm_name = "wkup_clkdm",
  736. .init = &omap2_init_clksel_parent,
  737. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  738. .clksel_mask = OMAP24XX_48M_SOURCE,
  739. .clksel = func_48m_clksel,
  740. .recalc = &omap2_clksel_recalc,
  741. .round_rate = &omap2_clksel_round_rate,
  742. .set_rate = &omap2_clksel_set_rate
  743. };
  744. static struct clk func_12m_ck = {
  745. .name = "func_12m_ck",
  746. .parent = &func_48m_ck,
  747. .fixed_div = 4,
  748. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  749. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  750. .clkdm_name = "wkup_clkdm",
  751. .recalc = &omap2_fixed_divisor_recalc,
  752. };
  753. /* Secure timer, only available in secure mode */
  754. static struct clk wdt1_osc_ck = {
  755. .name = "ck_wdt1_osc",
  756. .parent = &osc_ck,
  757. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  758. .recalc = &followparent_recalc,
  759. };
  760. /*
  761. * The common_clkout* clksel_rate structs are common to
  762. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  763. * sys_clkout2_* are 2420-only, so the
  764. * clksel_rate flags fields are inaccurate for those clocks. This is
  765. * harmless since access to those clocks are gated by the struct clk
  766. * flags fields, which mark them as 2420-only.
  767. */
  768. static const struct clksel_rate common_clkout_src_core_rates[] = {
  769. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  770. { .div = 0 }
  771. };
  772. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  773. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  774. { .div = 0 }
  775. };
  776. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  777. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  778. { .div = 0 }
  779. };
  780. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  781. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  782. { .div = 0 }
  783. };
  784. static const struct clksel common_clkout_src_clksel[] = {
  785. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  786. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  787. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  788. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  789. { .parent = NULL }
  790. };
  791. static struct clk sys_clkout_src = {
  792. .name = "sys_clkout_src",
  793. .parent = &func_54m_ck,
  794. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  795. RATE_PROPAGATES,
  796. .clkdm_name = "wkup_clkdm",
  797. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  798. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  799. .init = &omap2_init_clksel_parent,
  800. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  801. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  802. .clksel = common_clkout_src_clksel,
  803. .recalc = &omap2_clksel_recalc,
  804. .round_rate = &omap2_clksel_round_rate,
  805. .set_rate = &omap2_clksel_set_rate
  806. };
  807. static const struct clksel_rate common_clkout_rates[] = {
  808. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  809. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  810. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  811. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  812. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  813. { .div = 0 },
  814. };
  815. static const struct clksel sys_clkout_clksel[] = {
  816. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  817. { .parent = NULL }
  818. };
  819. static struct clk sys_clkout = {
  820. .name = "sys_clkout",
  821. .parent = &sys_clkout_src,
  822. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  823. PARENT_CONTROLS_CLOCK,
  824. .clkdm_name = "wkup_clkdm",
  825. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  826. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  827. .clksel = sys_clkout_clksel,
  828. .recalc = &omap2_clksel_recalc,
  829. .round_rate = &omap2_clksel_round_rate,
  830. .set_rate = &omap2_clksel_set_rate
  831. };
  832. /* In 2430, new in 2420 ES2 */
  833. static struct clk sys_clkout2_src = {
  834. .name = "sys_clkout2_src",
  835. .parent = &func_54m_ck,
  836. .flags = CLOCK_IN_OMAP242X | RATE_PROPAGATES,
  837. .clkdm_name = "wkup_clkdm",
  838. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  839. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  840. .init = &omap2_init_clksel_parent,
  841. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  842. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  843. .clksel = common_clkout_src_clksel,
  844. .recalc = &omap2_clksel_recalc,
  845. .round_rate = &omap2_clksel_round_rate,
  846. .set_rate = &omap2_clksel_set_rate
  847. };
  848. static const struct clksel sys_clkout2_clksel[] = {
  849. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  850. { .parent = NULL }
  851. };
  852. /* In 2430, new in 2420 ES2 */
  853. static struct clk sys_clkout2 = {
  854. .name = "sys_clkout2",
  855. .parent = &sys_clkout2_src,
  856. .flags = CLOCK_IN_OMAP242X | PARENT_CONTROLS_CLOCK,
  857. .clkdm_name = "wkup_clkdm",
  858. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  859. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  860. .clksel = sys_clkout2_clksel,
  861. .recalc = &omap2_clksel_recalc,
  862. .round_rate = &omap2_clksel_round_rate,
  863. .set_rate = &omap2_clksel_set_rate
  864. };
  865. static struct clk emul_ck = {
  866. .name = "emul_ck",
  867. .parent = &func_54m_ck,
  868. .flags = CLOCK_IN_OMAP242X,
  869. .clkdm_name = "wkup_clkdm",
  870. .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
  871. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  872. .recalc = &followparent_recalc,
  873. };
  874. /*
  875. * MPU clock domain
  876. * Clocks:
  877. * MPU_FCLK, MPU_ICLK
  878. * INT_M_FCLK, INT_M_I_CLK
  879. *
  880. * - Individual clocks are hardware managed.
  881. * - Base divider comes from: CM_CLKSEL_MPU
  882. *
  883. */
  884. static const struct clksel_rate mpu_core_rates[] = {
  885. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  886. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  887. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  888. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  889. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  890. { .div = 0 },
  891. };
  892. static const struct clksel mpu_clksel[] = {
  893. { .parent = &core_ck, .rates = mpu_core_rates },
  894. { .parent = NULL }
  895. };
  896. static struct clk mpu_ck = { /* Control cpu */
  897. .name = "mpu_ck",
  898. .parent = &core_ck,
  899. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  900. ALWAYS_ENABLED | DELAYED_APP |
  901. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  902. .clkdm_name = "mpu_clkdm",
  903. .init = &omap2_init_clksel_parent,
  904. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  905. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  906. .clksel = mpu_clksel,
  907. .recalc = &omap2_clksel_recalc,
  908. .round_rate = &omap2_clksel_round_rate,
  909. .set_rate = &omap2_clksel_set_rate
  910. };
  911. /*
  912. * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
  913. * Clocks:
  914. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  915. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  916. *
  917. * Won't be too specific here. The core clock comes into this block
  918. * it is divided then tee'ed. One branch goes directly to xyz enable
  919. * controls. The other branch gets further divided by 2 then possibly
  920. * routed into a synchronizer and out of clocks abc.
  921. */
  922. static const struct clksel_rate dsp_fck_core_rates[] = {
  923. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  924. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  925. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  926. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  927. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  928. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  929. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  930. { .div = 0 },
  931. };
  932. static const struct clksel dsp_fck_clksel[] = {
  933. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  934. { .parent = NULL }
  935. };
  936. static struct clk dsp_fck = {
  937. .name = "dsp_fck",
  938. .parent = &core_ck,
  939. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | DELAYED_APP |
  940. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  941. .clkdm_name = "dsp_clkdm",
  942. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  943. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  944. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  945. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  946. .clksel = dsp_fck_clksel,
  947. .recalc = &omap2_clksel_recalc,
  948. .round_rate = &omap2_clksel_round_rate,
  949. .set_rate = &omap2_clksel_set_rate
  950. };
  951. /* DSP interface clock */
  952. static const struct clksel_rate dsp_irate_ick_rates[] = {
  953. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  954. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  955. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  956. { .div = 0 },
  957. };
  958. static const struct clksel dsp_irate_ick_clksel[] = {
  959. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  960. { .parent = NULL }
  961. };
  962. /* This clock does not exist as such in the TRM. */
  963. static struct clk dsp_irate_ick = {
  964. .name = "dsp_irate_ick",
  965. .parent = &dsp_fck,
  966. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | DELAYED_APP |
  967. CONFIG_PARTICIPANT | PARENT_CONTROLS_CLOCK,
  968. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  969. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  970. .clksel = dsp_irate_ick_clksel,
  971. .recalc = &omap2_clksel_recalc,
  972. .round_rate = &omap2_clksel_round_rate,
  973. .set_rate = &omap2_clksel_set_rate
  974. };
  975. /* 2420 only */
  976. static struct clk dsp_ick = {
  977. .name = "dsp_ick", /* apparently ipi and isp */
  978. .parent = &dsp_irate_ick,
  979. .flags = CLOCK_IN_OMAP242X | DELAYED_APP | CONFIG_PARTICIPANT,
  980. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  981. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  982. };
  983. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  984. static struct clk iva2_1_ick = {
  985. .name = "iva2_1_ick",
  986. .parent = &dsp_irate_ick,
  987. .flags = CLOCK_IN_OMAP243X | DELAYED_APP | CONFIG_PARTICIPANT,
  988. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  989. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  990. };
  991. /*
  992. * The IVA1 is an ARM7 core on the 2420 that has nothing to do with
  993. * the C54x, but which is contained in the DSP powerdomain. Does not
  994. * exist on later OMAPs.
  995. */
  996. static struct clk iva1_ifck = {
  997. .name = "iva1_ifck",
  998. .parent = &core_ck,
  999. .flags = CLOCK_IN_OMAP242X | CONFIG_PARTICIPANT |
  1000. RATE_PROPAGATES | DELAYED_APP,
  1001. .clkdm_name = "iva1_clkdm",
  1002. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  1003. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  1004. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  1005. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  1006. .clksel = dsp_fck_clksel,
  1007. .recalc = &omap2_clksel_recalc,
  1008. .round_rate = &omap2_clksel_round_rate,
  1009. .set_rate = &omap2_clksel_set_rate
  1010. };
  1011. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  1012. static struct clk iva1_mpu_int_ifck = {
  1013. .name = "iva1_mpu_int_ifck",
  1014. .parent = &iva1_ifck,
  1015. .flags = CLOCK_IN_OMAP242X,
  1016. .clkdm_name = "iva1_clkdm",
  1017. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  1018. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  1019. .fixed_div = 2,
  1020. .recalc = &omap2_fixed_divisor_recalc,
  1021. };
  1022. /*
  1023. * L3 clock domain
  1024. * L3 clocks are used for both interface and functional clocks to
  1025. * multiple entities. Some of these clocks are completely managed
  1026. * by hardware, and some others allow software control. Hardware
  1027. * managed ones general are based on directly CLK_REQ signals and
  1028. * various auto idle settings. The functional spec sets many of these
  1029. * as 'tie-high' for their enables.
  1030. *
  1031. * I-CLOCKS:
  1032. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  1033. * CAM, HS-USB.
  1034. * F-CLOCK
  1035. * SSI.
  1036. *
  1037. * GPMC memories and SDRC have timing and clock sensitive registers which
  1038. * may very well need notification when the clock changes. Currently for low
  1039. * operating points, these are taken care of in sleep.S.
  1040. */
  1041. static const struct clksel_rate core_l3_core_rates[] = {
  1042. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1043. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1044. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1045. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1046. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1047. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1048. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1049. { .div = 0 }
  1050. };
  1051. static const struct clksel core_l3_clksel[] = {
  1052. { .parent = &core_ck, .rates = core_l3_core_rates },
  1053. { .parent = NULL }
  1054. };
  1055. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  1056. .name = "core_l3_ck",
  1057. .parent = &core_ck,
  1058. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1059. ALWAYS_ENABLED | DELAYED_APP |
  1060. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  1061. .clkdm_name = "core_l3_clkdm",
  1062. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1063. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  1064. .clksel = core_l3_clksel,
  1065. .recalc = &omap2_clksel_recalc,
  1066. .round_rate = &omap2_clksel_round_rate,
  1067. .set_rate = &omap2_clksel_set_rate
  1068. };
  1069. /* usb_l4_ick */
  1070. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  1071. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1072. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1073. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1074. { .div = 0 }
  1075. };
  1076. static const struct clksel usb_l4_ick_clksel[] = {
  1077. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  1078. { .parent = NULL },
  1079. };
  1080. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  1081. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  1082. .name = "usb_l4_ick",
  1083. .parent = &core_l3_ck,
  1084. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1085. DELAYED_APP | CONFIG_PARTICIPANT,
  1086. .clkdm_name = "core_l4_clkdm",
  1087. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1088. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1089. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1090. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  1091. .clksel = usb_l4_ick_clksel,
  1092. .recalc = &omap2_clksel_recalc,
  1093. .round_rate = &omap2_clksel_round_rate,
  1094. .set_rate = &omap2_clksel_set_rate
  1095. };
  1096. /*
  1097. * L4 clock management domain
  1098. *
  1099. * This domain contains lots of interface clocks from the L4 interface, some
  1100. * functional clocks. Fixed APLL functional source clocks are managed in
  1101. * this domain.
  1102. */
  1103. static const struct clksel_rate l4_core_l3_rates[] = {
  1104. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1105. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1106. { .div = 0 }
  1107. };
  1108. static const struct clksel l4_clksel[] = {
  1109. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  1110. { .parent = NULL }
  1111. };
  1112. static struct clk l4_ck = { /* used both as an ick and fck */
  1113. .name = "l4_ck",
  1114. .parent = &core_l3_ck,
  1115. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1116. ALWAYS_ENABLED | DELAYED_APP | RATE_PROPAGATES,
  1117. .clkdm_name = "core_l4_clkdm",
  1118. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1119. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  1120. .clksel = l4_clksel,
  1121. .recalc = &omap2_clksel_recalc,
  1122. .round_rate = &omap2_clksel_round_rate,
  1123. .set_rate = &omap2_clksel_set_rate
  1124. };
  1125. /*
  1126. * SSI is in L3 management domain, its direct parent is core not l3,
  1127. * many core power domain entities are grouped into the L3 clock
  1128. * domain.
  1129. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  1130. *
  1131. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  1132. */
  1133. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  1134. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1135. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1136. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1137. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1138. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  1139. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1140. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1141. { .div = 0 }
  1142. };
  1143. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  1144. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  1145. { .parent = NULL }
  1146. };
  1147. static struct clk ssi_ssr_sst_fck = {
  1148. .name = "ssi_fck",
  1149. .parent = &core_ck,
  1150. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1151. DELAYED_APP,
  1152. .clkdm_name = "core_l3_clkdm",
  1153. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1154. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1155. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1156. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  1157. .clksel = ssi_ssr_sst_fck_clksel,
  1158. .recalc = &omap2_clksel_recalc,
  1159. .round_rate = &omap2_clksel_round_rate,
  1160. .set_rate = &omap2_clksel_set_rate
  1161. };
  1162. /*
  1163. * GFX clock domain
  1164. * Clocks:
  1165. * GFX_FCLK, GFX_ICLK
  1166. * GFX_CG1(2d), GFX_CG2(3d)
  1167. *
  1168. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  1169. * The 2d and 3d clocks run at a hardware determined
  1170. * divided value of fclk.
  1171. *
  1172. */
  1173. /* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
  1174. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  1175. static const struct clksel gfx_fck_clksel[] = {
  1176. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  1177. { .parent = NULL },
  1178. };
  1179. static struct clk gfx_3d_fck = {
  1180. .name = "gfx_3d_fck",
  1181. .parent = &core_l3_ck,
  1182. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1183. .clkdm_name = "gfx_clkdm",
  1184. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1185. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  1186. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1187. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1188. .clksel = gfx_fck_clksel,
  1189. .recalc = &omap2_clksel_recalc,
  1190. .round_rate = &omap2_clksel_round_rate,
  1191. .set_rate = &omap2_clksel_set_rate
  1192. };
  1193. static struct clk gfx_2d_fck = {
  1194. .name = "gfx_2d_fck",
  1195. .parent = &core_l3_ck,
  1196. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1197. .clkdm_name = "gfx_clkdm",
  1198. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1199. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  1200. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1201. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1202. .clksel = gfx_fck_clksel,
  1203. .recalc = &omap2_clksel_recalc,
  1204. .round_rate = &omap2_clksel_round_rate,
  1205. .set_rate = &omap2_clksel_set_rate
  1206. };
  1207. static struct clk gfx_ick = {
  1208. .name = "gfx_ick", /* From l3 */
  1209. .parent = &core_l3_ck,
  1210. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1211. .clkdm_name = "gfx_clkdm",
  1212. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1213. .enable_bit = OMAP_EN_GFX_SHIFT,
  1214. .recalc = &followparent_recalc,
  1215. };
  1216. /*
  1217. * Modem clock domain (2430)
  1218. * CLOCKS:
  1219. * MDM_OSC_CLK
  1220. * MDM_ICLK
  1221. * These clocks are usable in chassis mode only.
  1222. */
  1223. static const struct clksel_rate mdm_ick_core_rates[] = {
  1224. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  1225. { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
  1226. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  1227. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  1228. { .div = 0 }
  1229. };
  1230. static const struct clksel mdm_ick_clksel[] = {
  1231. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  1232. { .parent = NULL }
  1233. };
  1234. static struct clk mdm_ick = { /* used both as a ick and fck */
  1235. .name = "mdm_ick",
  1236. .parent = &core_ck,
  1237. .flags = CLOCK_IN_OMAP243X | DELAYED_APP | CONFIG_PARTICIPANT,
  1238. .clkdm_name = "mdm_clkdm",
  1239. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  1240. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  1241. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  1242. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  1243. .clksel = mdm_ick_clksel,
  1244. .recalc = &omap2_clksel_recalc,
  1245. .round_rate = &omap2_clksel_round_rate,
  1246. .set_rate = &omap2_clksel_set_rate
  1247. };
  1248. static struct clk mdm_osc_ck = {
  1249. .name = "mdm_osc_ck",
  1250. .parent = &osc_ck,
  1251. .flags = CLOCK_IN_OMAP243X,
  1252. .clkdm_name = "mdm_clkdm",
  1253. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  1254. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  1255. .recalc = &followparent_recalc,
  1256. };
  1257. /*
  1258. * DSS clock domain
  1259. * CLOCKs:
  1260. * DSS_L4_ICLK, DSS_L3_ICLK,
  1261. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  1262. *
  1263. * DSS is both initiator and target.
  1264. */
  1265. /* XXX Add RATE_NOT_VALIDATED */
  1266. static const struct clksel_rate dss1_fck_sys_rates[] = {
  1267. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1268. { .div = 0 }
  1269. };
  1270. static const struct clksel_rate dss1_fck_core_rates[] = {
  1271. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1272. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1273. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1274. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1275. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  1276. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1277. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  1278. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  1279. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  1280. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1281. { .div = 0 }
  1282. };
  1283. static const struct clksel dss1_fck_clksel[] = {
  1284. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  1285. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  1286. { .parent = NULL },
  1287. };
  1288. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  1289. .name = "dss_ick",
  1290. .parent = &l4_ck, /* really both l3 and l4 */
  1291. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1292. .clkdm_name = "dss_clkdm",
  1293. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1294. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1295. .recalc = &followparent_recalc,
  1296. };
  1297. static struct clk dss1_fck = {
  1298. .name = "dss1_fck",
  1299. .parent = &core_ck, /* Core or sys */
  1300. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1301. DELAYED_APP,
  1302. .clkdm_name = "dss_clkdm",
  1303. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1304. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1305. .init = &omap2_init_clksel_parent,
  1306. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1307. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  1308. .clksel = dss1_fck_clksel,
  1309. .recalc = &omap2_clksel_recalc,
  1310. .round_rate = &omap2_clksel_round_rate,
  1311. .set_rate = &omap2_clksel_set_rate
  1312. };
  1313. static const struct clksel_rate dss2_fck_sys_rates[] = {
  1314. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1315. { .div = 0 }
  1316. };
  1317. static const struct clksel_rate dss2_fck_48m_rates[] = {
  1318. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1319. { .div = 0 }
  1320. };
  1321. static const struct clksel dss2_fck_clksel[] = {
  1322. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  1323. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  1324. { .parent = NULL }
  1325. };
  1326. static struct clk dss2_fck = { /* Alt clk used in power management */
  1327. .name = "dss2_fck",
  1328. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  1329. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1330. DELAYED_APP,
  1331. .clkdm_name = "dss_clkdm",
  1332. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1333. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  1334. .init = &omap2_init_clksel_parent,
  1335. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1336. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  1337. .clksel = dss2_fck_clksel,
  1338. .recalc = &followparent_recalc,
  1339. };
  1340. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  1341. .name = "dss_54m_fck", /* 54m tv clk */
  1342. .parent = &func_54m_ck,
  1343. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1344. .clkdm_name = "dss_clkdm",
  1345. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1346. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  1347. .recalc = &followparent_recalc,
  1348. };
  1349. /*
  1350. * CORE power domain ICLK & FCLK defines.
  1351. * Many of the these can have more than one possible parent. Entries
  1352. * here will likely have an L4 interface parent, and may have multiple
  1353. * functional clock parents.
  1354. */
  1355. static const struct clksel_rate gpt_alt_rates[] = {
  1356. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1357. { .div = 0 }
  1358. };
  1359. static const struct clksel omap24xx_gpt_clksel[] = {
  1360. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  1361. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1362. { .parent = &alt_ck, .rates = gpt_alt_rates },
  1363. { .parent = NULL },
  1364. };
  1365. static struct clk gpt1_ick = {
  1366. .name = "gpt1_ick",
  1367. .parent = &l4_ck,
  1368. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1369. .clkdm_name = "core_l4_clkdm",
  1370. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1371. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1372. .recalc = &followparent_recalc,
  1373. };
  1374. static struct clk gpt1_fck = {
  1375. .name = "gpt1_fck",
  1376. .parent = &func_32k_ck,
  1377. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1378. .clkdm_name = "core_l4_clkdm",
  1379. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1380. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1381. .init = &omap2_init_clksel_parent,
  1382. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  1383. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  1384. .clksel = omap24xx_gpt_clksel,
  1385. .recalc = &omap2_clksel_recalc,
  1386. .round_rate = &omap2_clksel_round_rate,
  1387. .set_rate = &omap2_clksel_set_rate
  1388. };
  1389. static struct clk gpt2_ick = {
  1390. .name = "gpt2_ick",
  1391. .parent = &l4_ck,
  1392. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1393. .clkdm_name = "core_l4_clkdm",
  1394. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1395. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1396. .recalc = &followparent_recalc,
  1397. };
  1398. static struct clk gpt2_fck = {
  1399. .name = "gpt2_fck",
  1400. .parent = &func_32k_ck,
  1401. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1402. .clkdm_name = "core_l4_clkdm",
  1403. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1404. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1405. .init = &omap2_init_clksel_parent,
  1406. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1407. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  1408. .clksel = omap24xx_gpt_clksel,
  1409. .recalc = &omap2_clksel_recalc,
  1410. };
  1411. static struct clk gpt3_ick = {
  1412. .name = "gpt3_ick",
  1413. .parent = &l4_ck,
  1414. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1415. .clkdm_name = "core_l4_clkdm",
  1416. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1417. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1418. .recalc = &followparent_recalc,
  1419. };
  1420. static struct clk gpt3_fck = {
  1421. .name = "gpt3_fck",
  1422. .parent = &func_32k_ck,
  1423. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1424. .clkdm_name = "core_l4_clkdm",
  1425. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1426. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1427. .init = &omap2_init_clksel_parent,
  1428. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1429. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  1430. .clksel = omap24xx_gpt_clksel,
  1431. .recalc = &omap2_clksel_recalc,
  1432. };
  1433. static struct clk gpt4_ick = {
  1434. .name = "gpt4_ick",
  1435. .parent = &l4_ck,
  1436. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1437. .clkdm_name = "core_l4_clkdm",
  1438. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1439. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1440. .recalc = &followparent_recalc,
  1441. };
  1442. static struct clk gpt4_fck = {
  1443. .name = "gpt4_fck",
  1444. .parent = &func_32k_ck,
  1445. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1446. .clkdm_name = "core_l4_clkdm",
  1447. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1448. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1449. .init = &omap2_init_clksel_parent,
  1450. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1451. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  1452. .clksel = omap24xx_gpt_clksel,
  1453. .recalc = &omap2_clksel_recalc,
  1454. };
  1455. static struct clk gpt5_ick = {
  1456. .name = "gpt5_ick",
  1457. .parent = &l4_ck,
  1458. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1459. .clkdm_name = "core_l4_clkdm",
  1460. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1461. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1462. .recalc = &followparent_recalc,
  1463. };
  1464. static struct clk gpt5_fck = {
  1465. .name = "gpt5_fck",
  1466. .parent = &func_32k_ck,
  1467. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1468. .clkdm_name = "core_l4_clkdm",
  1469. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1470. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1471. .init = &omap2_init_clksel_parent,
  1472. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1473. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  1474. .clksel = omap24xx_gpt_clksel,
  1475. .recalc = &omap2_clksel_recalc,
  1476. };
  1477. static struct clk gpt6_ick = {
  1478. .name = "gpt6_ick",
  1479. .parent = &l4_ck,
  1480. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1481. .clkdm_name = "core_l4_clkdm",
  1482. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1483. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1484. .recalc = &followparent_recalc,
  1485. };
  1486. static struct clk gpt6_fck = {
  1487. .name = "gpt6_fck",
  1488. .parent = &func_32k_ck,
  1489. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1490. .clkdm_name = "core_l4_clkdm",
  1491. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1492. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1493. .init = &omap2_init_clksel_parent,
  1494. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1495. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  1496. .clksel = omap24xx_gpt_clksel,
  1497. .recalc = &omap2_clksel_recalc,
  1498. };
  1499. static struct clk gpt7_ick = {
  1500. .name = "gpt7_ick",
  1501. .parent = &l4_ck,
  1502. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1503. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1504. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1505. .recalc = &followparent_recalc,
  1506. };
  1507. static struct clk gpt7_fck = {
  1508. .name = "gpt7_fck",
  1509. .parent = &func_32k_ck,
  1510. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1511. .clkdm_name = "core_l4_clkdm",
  1512. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1513. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1514. .init = &omap2_init_clksel_parent,
  1515. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1516. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  1517. .clksel = omap24xx_gpt_clksel,
  1518. .recalc = &omap2_clksel_recalc,
  1519. };
  1520. static struct clk gpt8_ick = {
  1521. .name = "gpt8_ick",
  1522. .parent = &l4_ck,
  1523. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1524. .clkdm_name = "core_l4_clkdm",
  1525. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1526. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1527. .recalc = &followparent_recalc,
  1528. };
  1529. static struct clk gpt8_fck = {
  1530. .name = "gpt8_fck",
  1531. .parent = &func_32k_ck,
  1532. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1533. .clkdm_name = "core_l4_clkdm",
  1534. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1535. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1536. .init = &omap2_init_clksel_parent,
  1537. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1538. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  1539. .clksel = omap24xx_gpt_clksel,
  1540. .recalc = &omap2_clksel_recalc,
  1541. };
  1542. static struct clk gpt9_ick = {
  1543. .name = "gpt9_ick",
  1544. .parent = &l4_ck,
  1545. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1546. .clkdm_name = "core_l4_clkdm",
  1547. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1548. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1549. .recalc = &followparent_recalc,
  1550. };
  1551. static struct clk gpt9_fck = {
  1552. .name = "gpt9_fck",
  1553. .parent = &func_32k_ck,
  1554. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1555. .clkdm_name = "core_l4_clkdm",
  1556. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1557. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1558. .init = &omap2_init_clksel_parent,
  1559. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1560. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  1561. .clksel = omap24xx_gpt_clksel,
  1562. .recalc = &omap2_clksel_recalc,
  1563. };
  1564. static struct clk gpt10_ick = {
  1565. .name = "gpt10_ick",
  1566. .parent = &l4_ck,
  1567. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1568. .clkdm_name = "core_l4_clkdm",
  1569. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1570. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1571. .recalc = &followparent_recalc,
  1572. };
  1573. static struct clk gpt10_fck = {
  1574. .name = "gpt10_fck",
  1575. .parent = &func_32k_ck,
  1576. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1577. .clkdm_name = "core_l4_clkdm",
  1578. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1579. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1580. .init = &omap2_init_clksel_parent,
  1581. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1582. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  1583. .clksel = omap24xx_gpt_clksel,
  1584. .recalc = &omap2_clksel_recalc,
  1585. };
  1586. static struct clk gpt11_ick = {
  1587. .name = "gpt11_ick",
  1588. .parent = &l4_ck,
  1589. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1590. .clkdm_name = "core_l4_clkdm",
  1591. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1592. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1593. .recalc = &followparent_recalc,
  1594. };
  1595. static struct clk gpt11_fck = {
  1596. .name = "gpt11_fck",
  1597. .parent = &func_32k_ck,
  1598. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1599. .clkdm_name = "core_l4_clkdm",
  1600. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1601. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1602. .init = &omap2_init_clksel_parent,
  1603. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1604. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  1605. .clksel = omap24xx_gpt_clksel,
  1606. .recalc = &omap2_clksel_recalc,
  1607. };
  1608. static struct clk gpt12_ick = {
  1609. .name = "gpt12_ick",
  1610. .parent = &l4_ck,
  1611. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1612. .clkdm_name = "core_l4_clkdm",
  1613. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1614. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1615. .recalc = &followparent_recalc,
  1616. };
  1617. static struct clk gpt12_fck = {
  1618. .name = "gpt12_fck",
  1619. .parent = &func_32k_ck,
  1620. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1621. .clkdm_name = "core_l4_clkdm",
  1622. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1623. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1624. .init = &omap2_init_clksel_parent,
  1625. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1626. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1627. .clksel = omap24xx_gpt_clksel,
  1628. .recalc = &omap2_clksel_recalc,
  1629. };
  1630. static struct clk mcbsp1_ick = {
  1631. .name = "mcbsp_ick",
  1632. .id = 1,
  1633. .parent = &l4_ck,
  1634. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1635. .clkdm_name = "core_l4_clkdm",
  1636. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1637. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1638. .recalc = &followparent_recalc,
  1639. };
  1640. static struct clk mcbsp1_fck = {
  1641. .name = "mcbsp_fck",
  1642. .id = 1,
  1643. .parent = &func_96m_ck,
  1644. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1645. .clkdm_name = "core_l4_clkdm",
  1646. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1647. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1648. .recalc = &followparent_recalc,
  1649. };
  1650. static struct clk mcbsp2_ick = {
  1651. .name = "mcbsp_ick",
  1652. .id = 2,
  1653. .parent = &l4_ck,
  1654. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1655. .clkdm_name = "core_l4_clkdm",
  1656. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1657. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1658. .recalc = &followparent_recalc,
  1659. };
  1660. static struct clk mcbsp2_fck = {
  1661. .name = "mcbsp_fck",
  1662. .id = 2,
  1663. .parent = &func_96m_ck,
  1664. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1665. .clkdm_name = "core_l4_clkdm",
  1666. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1667. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1668. .recalc = &followparent_recalc,
  1669. };
  1670. static struct clk mcbsp3_ick = {
  1671. .name = "mcbsp_ick",
  1672. .id = 3,
  1673. .parent = &l4_ck,
  1674. .flags = CLOCK_IN_OMAP243X,
  1675. .clkdm_name = "core_l4_clkdm",
  1676. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1677. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1678. .recalc = &followparent_recalc,
  1679. };
  1680. static struct clk mcbsp3_fck = {
  1681. .name = "mcbsp_fck",
  1682. .id = 3,
  1683. .parent = &func_96m_ck,
  1684. .flags = CLOCK_IN_OMAP243X,
  1685. .clkdm_name = "core_l4_clkdm",
  1686. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1687. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1688. .recalc = &followparent_recalc,
  1689. };
  1690. static struct clk mcbsp4_ick = {
  1691. .name = "mcbsp_ick",
  1692. .id = 4,
  1693. .parent = &l4_ck,
  1694. .flags = CLOCK_IN_OMAP243X,
  1695. .clkdm_name = "core_l4_clkdm",
  1696. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1697. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1698. .recalc = &followparent_recalc,
  1699. };
  1700. static struct clk mcbsp4_fck = {
  1701. .name = "mcbsp_fck",
  1702. .id = 4,
  1703. .parent = &func_96m_ck,
  1704. .flags = CLOCK_IN_OMAP243X,
  1705. .clkdm_name = "core_l4_clkdm",
  1706. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1707. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1708. .recalc = &followparent_recalc,
  1709. };
  1710. static struct clk mcbsp5_ick = {
  1711. .name = "mcbsp_ick",
  1712. .id = 5,
  1713. .parent = &l4_ck,
  1714. .flags = CLOCK_IN_OMAP243X,
  1715. .clkdm_name = "core_l4_clkdm",
  1716. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1717. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1718. .recalc = &followparent_recalc,
  1719. };
  1720. static struct clk mcbsp5_fck = {
  1721. .name = "mcbsp_fck",
  1722. .id = 5,
  1723. .parent = &func_96m_ck,
  1724. .flags = CLOCK_IN_OMAP243X,
  1725. .clkdm_name = "core_l4_clkdm",
  1726. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1727. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1728. .recalc = &followparent_recalc,
  1729. };
  1730. static struct clk mcspi1_ick = {
  1731. .name = "mcspi_ick",
  1732. .id = 1,
  1733. .parent = &l4_ck,
  1734. .clkdm_name = "core_l4_clkdm",
  1735. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1736. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1737. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1738. .recalc = &followparent_recalc,
  1739. };
  1740. static struct clk mcspi1_fck = {
  1741. .name = "mcspi_fck",
  1742. .id = 1,
  1743. .parent = &func_48m_ck,
  1744. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1745. .clkdm_name = "core_l4_clkdm",
  1746. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1747. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1748. .recalc = &followparent_recalc,
  1749. };
  1750. static struct clk mcspi2_ick = {
  1751. .name = "mcspi_ick",
  1752. .id = 2,
  1753. .parent = &l4_ck,
  1754. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1755. .clkdm_name = "core_l4_clkdm",
  1756. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1757. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1758. .recalc = &followparent_recalc,
  1759. };
  1760. static struct clk mcspi2_fck = {
  1761. .name = "mcspi_fck",
  1762. .id = 2,
  1763. .parent = &func_48m_ck,
  1764. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1765. .clkdm_name = "core_l4_clkdm",
  1766. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1767. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1768. .recalc = &followparent_recalc,
  1769. };
  1770. static struct clk mcspi3_ick = {
  1771. .name = "mcspi_ick",
  1772. .id = 3,
  1773. .parent = &l4_ck,
  1774. .flags = CLOCK_IN_OMAP243X,
  1775. .clkdm_name = "core_l4_clkdm",
  1776. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1777. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1778. .recalc = &followparent_recalc,
  1779. };
  1780. static struct clk mcspi3_fck = {
  1781. .name = "mcspi_fck",
  1782. .id = 3,
  1783. .parent = &func_48m_ck,
  1784. .flags = CLOCK_IN_OMAP243X,
  1785. .clkdm_name = "core_l4_clkdm",
  1786. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1787. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1788. .recalc = &followparent_recalc,
  1789. };
  1790. static struct clk uart1_ick = {
  1791. .name = "uart1_ick",
  1792. .parent = &l4_ck,
  1793. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1794. .clkdm_name = "core_l4_clkdm",
  1795. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1796. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1797. .recalc = &followparent_recalc,
  1798. };
  1799. static struct clk uart1_fck = {
  1800. .name = "uart1_fck",
  1801. .parent = &func_48m_ck,
  1802. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1803. .clkdm_name = "core_l4_clkdm",
  1804. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1805. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1806. .recalc = &followparent_recalc,
  1807. };
  1808. static struct clk uart2_ick = {
  1809. .name = "uart2_ick",
  1810. .parent = &l4_ck,
  1811. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1812. .clkdm_name = "core_l4_clkdm",
  1813. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1814. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1815. .recalc = &followparent_recalc,
  1816. };
  1817. static struct clk uart2_fck = {
  1818. .name = "uart2_fck",
  1819. .parent = &func_48m_ck,
  1820. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1821. .clkdm_name = "core_l4_clkdm",
  1822. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1823. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1824. .recalc = &followparent_recalc,
  1825. };
  1826. static struct clk uart3_ick = {
  1827. .name = "uart3_ick",
  1828. .parent = &l4_ck,
  1829. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1830. .clkdm_name = "core_l4_clkdm",
  1831. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1832. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1833. .recalc = &followparent_recalc,
  1834. };
  1835. static struct clk uart3_fck = {
  1836. .name = "uart3_fck",
  1837. .parent = &func_48m_ck,
  1838. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1839. .clkdm_name = "core_l4_clkdm",
  1840. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1841. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1842. .recalc = &followparent_recalc,
  1843. };
  1844. static struct clk gpios_ick = {
  1845. .name = "gpios_ick",
  1846. .parent = &l4_ck,
  1847. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1848. .clkdm_name = "core_l4_clkdm",
  1849. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1850. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1851. .recalc = &followparent_recalc,
  1852. };
  1853. static struct clk gpios_fck = {
  1854. .name = "gpios_fck",
  1855. .parent = &func_32k_ck,
  1856. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1857. .clkdm_name = "wkup_clkdm",
  1858. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1859. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1860. .recalc = &followparent_recalc,
  1861. };
  1862. static struct clk mpu_wdt_ick = {
  1863. .name = "mpu_wdt_ick",
  1864. .parent = &l4_ck,
  1865. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1866. .clkdm_name = "core_l4_clkdm",
  1867. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1868. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1869. .recalc = &followparent_recalc,
  1870. };
  1871. static struct clk mpu_wdt_fck = {
  1872. .name = "mpu_wdt_fck",
  1873. .parent = &func_32k_ck,
  1874. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1875. .clkdm_name = "wkup_clkdm",
  1876. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1877. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1878. .recalc = &followparent_recalc,
  1879. };
  1880. static struct clk sync_32k_ick = {
  1881. .name = "sync_32k_ick",
  1882. .parent = &l4_ck,
  1883. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1884. ENABLE_ON_INIT,
  1885. .clkdm_name = "core_l4_clkdm",
  1886. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1887. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1888. .recalc = &followparent_recalc,
  1889. };
  1890. static struct clk wdt1_ick = {
  1891. .name = "wdt1_ick",
  1892. .parent = &l4_ck,
  1893. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1894. .clkdm_name = "core_l4_clkdm",
  1895. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1896. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1897. .recalc = &followparent_recalc,
  1898. };
  1899. static struct clk omapctrl_ick = {
  1900. .name = "omapctrl_ick",
  1901. .parent = &l4_ck,
  1902. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1903. ENABLE_ON_INIT,
  1904. .clkdm_name = "core_l4_clkdm",
  1905. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1906. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1907. .recalc = &followparent_recalc,
  1908. };
  1909. static struct clk icr_ick = {
  1910. .name = "icr_ick",
  1911. .parent = &l4_ck,
  1912. .flags = CLOCK_IN_OMAP243X,
  1913. .clkdm_name = "core_l4_clkdm",
  1914. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1915. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1916. .recalc = &followparent_recalc,
  1917. };
  1918. static struct clk cam_ick = {
  1919. .name = "cam_ick",
  1920. .parent = &l4_ck,
  1921. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1922. .clkdm_name = "core_l4_clkdm",
  1923. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1924. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1925. .recalc = &followparent_recalc,
  1926. };
  1927. /*
  1928. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1929. * split into two separate clocks, since the parent clocks are different
  1930. * and the clockdomains are also different.
  1931. */
  1932. static struct clk cam_fck = {
  1933. .name = "cam_fck",
  1934. .parent = &func_96m_ck,
  1935. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1936. .clkdm_name = "core_l3_clkdm",
  1937. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1938. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1939. .recalc = &followparent_recalc,
  1940. };
  1941. static struct clk mailboxes_ick = {
  1942. .name = "mailboxes_ick",
  1943. .parent = &l4_ck,
  1944. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1945. .clkdm_name = "core_l4_clkdm",
  1946. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1947. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1948. .recalc = &followparent_recalc,
  1949. };
  1950. static struct clk wdt4_ick = {
  1951. .name = "wdt4_ick",
  1952. .parent = &l4_ck,
  1953. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1954. .clkdm_name = "core_l4_clkdm",
  1955. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1956. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1957. .recalc = &followparent_recalc,
  1958. };
  1959. static struct clk wdt4_fck = {
  1960. .name = "wdt4_fck",
  1961. .parent = &func_32k_ck,
  1962. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1963. .clkdm_name = "core_l4_clkdm",
  1964. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1965. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1966. .recalc = &followparent_recalc,
  1967. };
  1968. static struct clk wdt3_ick = {
  1969. .name = "wdt3_ick",
  1970. .parent = &l4_ck,
  1971. .flags = CLOCK_IN_OMAP242X,
  1972. .clkdm_name = "core_l4_clkdm",
  1973. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1974. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1975. .recalc = &followparent_recalc,
  1976. };
  1977. static struct clk wdt3_fck = {
  1978. .name = "wdt3_fck",
  1979. .parent = &func_32k_ck,
  1980. .flags = CLOCK_IN_OMAP242X,
  1981. .clkdm_name = "core_l4_clkdm",
  1982. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1983. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1984. .recalc = &followparent_recalc,
  1985. };
  1986. static struct clk mspro_ick = {
  1987. .name = "mspro_ick",
  1988. .parent = &l4_ck,
  1989. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1990. .clkdm_name = "core_l4_clkdm",
  1991. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1992. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1993. .recalc = &followparent_recalc,
  1994. };
  1995. static struct clk mspro_fck = {
  1996. .name = "mspro_fck",
  1997. .parent = &func_96m_ck,
  1998. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1999. .clkdm_name = "core_l4_clkdm",
  2000. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2001. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  2002. .recalc = &followparent_recalc,
  2003. };
  2004. static struct clk mmc_ick = {
  2005. .name = "mmc_ick",
  2006. .parent = &l4_ck,
  2007. .flags = CLOCK_IN_OMAP242X,
  2008. .clkdm_name = "core_l4_clkdm",
  2009. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2010. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2011. .recalc = &followparent_recalc,
  2012. };
  2013. static struct clk mmc_fck = {
  2014. .name = "mmc_fck",
  2015. .parent = &func_96m_ck,
  2016. .flags = CLOCK_IN_OMAP242X,
  2017. .clkdm_name = "core_l4_clkdm",
  2018. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2019. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  2020. .recalc = &followparent_recalc,
  2021. };
  2022. static struct clk fac_ick = {
  2023. .name = "fac_ick",
  2024. .parent = &l4_ck,
  2025. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2026. .clkdm_name = "core_l4_clkdm",
  2027. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2028. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2029. .recalc = &followparent_recalc,
  2030. };
  2031. static struct clk fac_fck = {
  2032. .name = "fac_fck",
  2033. .parent = &func_12m_ck,
  2034. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2035. .clkdm_name = "core_l4_clkdm",
  2036. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2037. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  2038. .recalc = &followparent_recalc,
  2039. };
  2040. static struct clk eac_ick = {
  2041. .name = "eac_ick",
  2042. .parent = &l4_ck,
  2043. .flags = CLOCK_IN_OMAP242X,
  2044. .clkdm_name = "core_l4_clkdm",
  2045. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2046. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2047. .recalc = &followparent_recalc,
  2048. };
  2049. static struct clk eac_fck = {
  2050. .name = "eac_fck",
  2051. .parent = &func_96m_ck,
  2052. .flags = CLOCK_IN_OMAP242X,
  2053. .clkdm_name = "core_l4_clkdm",
  2054. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2055. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  2056. .recalc = &followparent_recalc,
  2057. };
  2058. static struct clk hdq_ick = {
  2059. .name = "hdq_ick",
  2060. .parent = &l4_ck,
  2061. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2062. .clkdm_name = "core_l4_clkdm",
  2063. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2064. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2065. .recalc = &followparent_recalc,
  2066. };
  2067. static struct clk hdq_fck = {
  2068. .name = "hdq_fck",
  2069. .parent = &func_12m_ck,
  2070. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2071. .clkdm_name = "core_l4_clkdm",
  2072. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2073. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  2074. .recalc = &followparent_recalc,
  2075. };
  2076. static struct clk i2c2_ick = {
  2077. .name = "i2c_ick",
  2078. .id = 2,
  2079. .parent = &l4_ck,
  2080. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2081. .clkdm_name = "core_l4_clkdm",
  2082. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2083. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2084. .recalc = &followparent_recalc,
  2085. };
  2086. static struct clk i2c2_fck = {
  2087. .name = "i2c_fck",
  2088. .id = 2,
  2089. .parent = &func_12m_ck,
  2090. .flags = CLOCK_IN_OMAP242X,
  2091. .clkdm_name = "core_l4_clkdm",
  2092. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2093. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  2094. .recalc = &followparent_recalc,
  2095. };
  2096. static struct clk i2chs2_fck = {
  2097. .name = "i2chs_fck",
  2098. .id = 2,
  2099. .parent = &func_96m_ck,
  2100. .flags = CLOCK_IN_OMAP243X,
  2101. .clkdm_name = "core_l4_clkdm",
  2102. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2103. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  2104. .recalc = &followparent_recalc,
  2105. };
  2106. static struct clk i2c1_ick = {
  2107. .name = "i2c_ick",
  2108. .id = 1,
  2109. .parent = &l4_ck,
  2110. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2111. .clkdm_name = "core_l4_clkdm",
  2112. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2113. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2114. .recalc = &followparent_recalc,
  2115. };
  2116. static struct clk i2c1_fck = {
  2117. .name = "i2c_fck",
  2118. .id = 1,
  2119. .parent = &func_12m_ck,
  2120. .flags = CLOCK_IN_OMAP242X,
  2121. .clkdm_name = "core_l4_clkdm",
  2122. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2123. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2124. .recalc = &followparent_recalc,
  2125. };
  2126. static struct clk i2chs1_fck = {
  2127. .name = "i2chs_fck",
  2128. .id = 1,
  2129. .parent = &func_96m_ck,
  2130. .flags = CLOCK_IN_OMAP243X,
  2131. .clkdm_name = "core_l4_clkdm",
  2132. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2133. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  2134. .recalc = &followparent_recalc,
  2135. };
  2136. static struct clk gpmc_fck = {
  2137. .name = "gpmc_fck",
  2138. .parent = &core_l3_ck,
  2139. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  2140. ENABLE_ON_INIT,
  2141. .clkdm_name = "core_l3_clkdm",
  2142. .recalc = &followparent_recalc,
  2143. };
  2144. static struct clk sdma_fck = {
  2145. .name = "sdma_fck",
  2146. .parent = &core_l3_ck,
  2147. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2148. .clkdm_name = "core_l3_clkdm",
  2149. .recalc = &followparent_recalc,
  2150. };
  2151. static struct clk sdma_ick = {
  2152. .name = "sdma_ick",
  2153. .parent = &l4_ck,
  2154. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2155. .clkdm_name = "core_l3_clkdm",
  2156. .recalc = &followparent_recalc,
  2157. };
  2158. static struct clk vlynq_ick = {
  2159. .name = "vlynq_ick",
  2160. .parent = &core_l3_ck,
  2161. .flags = CLOCK_IN_OMAP242X,
  2162. .clkdm_name = "core_l3_clkdm",
  2163. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2164. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2165. .recalc = &followparent_recalc,
  2166. };
  2167. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  2168. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  2169. { .div = 0 }
  2170. };
  2171. static const struct clksel_rate vlynq_fck_core_rates[] = {
  2172. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  2173. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  2174. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  2175. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  2176. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  2177. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  2178. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  2179. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  2180. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  2181. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  2182. { .div = 0 }
  2183. };
  2184. static const struct clksel vlynq_fck_clksel[] = {
  2185. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  2186. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  2187. { .parent = NULL }
  2188. };
  2189. static struct clk vlynq_fck = {
  2190. .name = "vlynq_fck",
  2191. .parent = &func_96m_ck,
  2192. .flags = CLOCK_IN_OMAP242X | DELAYED_APP,
  2193. .clkdm_name = "core_l3_clkdm",
  2194. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2195. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2196. .init = &omap2_init_clksel_parent,
  2197. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  2198. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  2199. .clksel = vlynq_fck_clksel,
  2200. .recalc = &omap2_clksel_recalc,
  2201. .round_rate = &omap2_clksel_round_rate,
  2202. .set_rate = &omap2_clksel_set_rate
  2203. };
  2204. static struct clk sdrc_ick = {
  2205. .name = "sdrc_ick",
  2206. .parent = &l4_ck,
  2207. .flags = CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  2208. .clkdm_name = "core_l4_clkdm",
  2209. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2210. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  2211. .recalc = &followparent_recalc,
  2212. };
  2213. static struct clk des_ick = {
  2214. .name = "des_ick",
  2215. .parent = &l4_ck,
  2216. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2217. .clkdm_name = "core_l4_clkdm",
  2218. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2219. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  2220. .recalc = &followparent_recalc,
  2221. };
  2222. static struct clk sha_ick = {
  2223. .name = "sha_ick",
  2224. .parent = &l4_ck,
  2225. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2226. .clkdm_name = "core_l4_clkdm",
  2227. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2228. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  2229. .recalc = &followparent_recalc,
  2230. };
  2231. static struct clk rng_ick = {
  2232. .name = "rng_ick",
  2233. .parent = &l4_ck,
  2234. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2235. .clkdm_name = "core_l4_clkdm",
  2236. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2237. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  2238. .recalc = &followparent_recalc,
  2239. };
  2240. static struct clk aes_ick = {
  2241. .name = "aes_ick",
  2242. .parent = &l4_ck,
  2243. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2244. .clkdm_name = "core_l4_clkdm",
  2245. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2246. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  2247. .recalc = &followparent_recalc,
  2248. };
  2249. static struct clk pka_ick = {
  2250. .name = "pka_ick",
  2251. .parent = &l4_ck,
  2252. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2253. .clkdm_name = "core_l4_clkdm",
  2254. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2255. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  2256. .recalc = &followparent_recalc,
  2257. };
  2258. static struct clk usb_fck = {
  2259. .name = "usb_fck",
  2260. .parent = &func_48m_ck,
  2261. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2262. .clkdm_name = "core_l3_clkdm",
  2263. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2264. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  2265. .recalc = &followparent_recalc,
  2266. };
  2267. static struct clk usbhs_ick = {
  2268. .name = "usbhs_ick",
  2269. .parent = &core_l3_ck,
  2270. .flags = CLOCK_IN_OMAP243X,
  2271. .clkdm_name = "core_l3_clkdm",
  2272. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2273. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  2274. .recalc = &followparent_recalc,
  2275. };
  2276. static struct clk mmchs1_ick = {
  2277. .name = "mmchs_ick",
  2278. .id = 1,
  2279. .parent = &l4_ck,
  2280. .flags = CLOCK_IN_OMAP243X,
  2281. .clkdm_name = "core_l4_clkdm",
  2282. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2283. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2284. .recalc = &followparent_recalc,
  2285. };
  2286. static struct clk mmchs1_fck = {
  2287. .name = "mmchs_fck",
  2288. .id = 1,
  2289. .parent = &func_96m_ck,
  2290. .flags = CLOCK_IN_OMAP243X,
  2291. .clkdm_name = "core_l3_clkdm",
  2292. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2293. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2294. .recalc = &followparent_recalc,
  2295. };
  2296. static struct clk mmchs2_ick = {
  2297. .name = "mmchs_ick",
  2298. .id = 2,
  2299. .parent = &l4_ck,
  2300. .flags = CLOCK_IN_OMAP243X,
  2301. .clkdm_name = "core_l4_clkdm",
  2302. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2303. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2304. .recalc = &followparent_recalc,
  2305. };
  2306. static struct clk mmchs2_fck = {
  2307. .name = "mmchs_fck",
  2308. .id = 2,
  2309. .parent = &func_96m_ck,
  2310. .flags = CLOCK_IN_OMAP243X,
  2311. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2312. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2313. .recalc = &followparent_recalc,
  2314. };
  2315. static struct clk gpio5_ick = {
  2316. .name = "gpio5_ick",
  2317. .parent = &l4_ck,
  2318. .flags = CLOCK_IN_OMAP243X,
  2319. .clkdm_name = "core_l4_clkdm",
  2320. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2321. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2322. .recalc = &followparent_recalc,
  2323. };
  2324. static struct clk gpio5_fck = {
  2325. .name = "gpio5_fck",
  2326. .parent = &func_32k_ck,
  2327. .flags = CLOCK_IN_OMAP243X,
  2328. .clkdm_name = "core_l4_clkdm",
  2329. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2330. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2331. .recalc = &followparent_recalc,
  2332. };
  2333. static struct clk mdm_intc_ick = {
  2334. .name = "mdm_intc_ick",
  2335. .parent = &l4_ck,
  2336. .flags = CLOCK_IN_OMAP243X,
  2337. .clkdm_name = "core_l4_clkdm",
  2338. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2339. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  2340. .recalc = &followparent_recalc,
  2341. };
  2342. static struct clk mmchsdb1_fck = {
  2343. .name = "mmchsdb_fck",
  2344. .id = 1,
  2345. .parent = &func_32k_ck,
  2346. .flags = CLOCK_IN_OMAP243X,
  2347. .clkdm_name = "core_l4_clkdm",
  2348. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2349. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  2350. .recalc = &followparent_recalc,
  2351. };
  2352. static struct clk mmchsdb2_fck = {
  2353. .name = "mmchsdb_fck",
  2354. .id = 2,
  2355. .parent = &func_32k_ck,
  2356. .flags = CLOCK_IN_OMAP243X,
  2357. .clkdm_name = "core_l4_clkdm",
  2358. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2359. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  2360. .recalc = &followparent_recalc,
  2361. };
  2362. /*
  2363. * This clock is a composite clock which does entire set changes then
  2364. * forces a rebalance. It keys on the MPU speed, but it really could
  2365. * be any key speed part of a set in the rate table.
  2366. *
  2367. * to really change a set, you need memory table sets which get changed
  2368. * in sram, pre-notifiers & post notifiers, changing the top set, without
  2369. * having low level display recalc's won't work... this is why dpm notifiers
  2370. * work, isr's off, walk a list of clocks already _off_ and not messing with
  2371. * the bus.
  2372. *
  2373. * This clock should have no parent. It embodies the entire upper level
  2374. * active set. A parent will mess up some of the init also.
  2375. */
  2376. static struct clk virt_prcm_set = {
  2377. .name = "virt_prcm_set",
  2378. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  2379. VIRTUAL_CLOCK | ALWAYS_ENABLED | DELAYED_APP,
  2380. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  2381. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  2382. .set_rate = &omap2_select_table_rate,
  2383. .round_rate = &omap2_round_to_table_rate,
  2384. };
  2385. static struct clk *onchip_24xx_clks[] __initdata = {
  2386. /* external root sources */
  2387. &func_32k_ck,
  2388. &osc_ck,
  2389. &sys_ck,
  2390. &alt_ck,
  2391. /* internal analog sources */
  2392. &dpll_ck,
  2393. &apll96_ck,
  2394. &apll54_ck,
  2395. /* internal prcm root sources */
  2396. &func_54m_ck,
  2397. &core_ck,
  2398. &func_96m_ck,
  2399. &func_48m_ck,
  2400. &func_12m_ck,
  2401. &wdt1_osc_ck,
  2402. &sys_clkout_src,
  2403. &sys_clkout,
  2404. &sys_clkout2_src,
  2405. &sys_clkout2,
  2406. &emul_ck,
  2407. /* mpu domain clocks */
  2408. &mpu_ck,
  2409. /* dsp domain clocks */
  2410. &dsp_fck,
  2411. &dsp_irate_ick,
  2412. &dsp_ick, /* 242x */
  2413. &iva2_1_ick, /* 243x */
  2414. &iva1_ifck, /* 242x */
  2415. &iva1_mpu_int_ifck, /* 242x */
  2416. /* GFX domain clocks */
  2417. &gfx_3d_fck,
  2418. &gfx_2d_fck,
  2419. &gfx_ick,
  2420. /* Modem domain clocks */
  2421. &mdm_ick,
  2422. &mdm_osc_ck,
  2423. /* DSS domain clocks */
  2424. &dss_ick,
  2425. &dss1_fck,
  2426. &dss2_fck,
  2427. &dss_54m_fck,
  2428. /* L3 domain clocks */
  2429. &core_l3_ck,
  2430. &ssi_ssr_sst_fck,
  2431. &usb_l4_ick,
  2432. /* L4 domain clocks */
  2433. &l4_ck, /* used as both core_l4 and wu_l4 */
  2434. /* virtual meta-group clock */
  2435. &virt_prcm_set,
  2436. /* general l4 interface ck, multi-parent functional clk */
  2437. &gpt1_ick,
  2438. &gpt1_fck,
  2439. &gpt2_ick,
  2440. &gpt2_fck,
  2441. &gpt3_ick,
  2442. &gpt3_fck,
  2443. &gpt4_ick,
  2444. &gpt4_fck,
  2445. &gpt5_ick,
  2446. &gpt5_fck,
  2447. &gpt6_ick,
  2448. &gpt6_fck,
  2449. &gpt7_ick,
  2450. &gpt7_fck,
  2451. &gpt8_ick,
  2452. &gpt8_fck,
  2453. &gpt9_ick,
  2454. &gpt9_fck,
  2455. &gpt10_ick,
  2456. &gpt10_fck,
  2457. &gpt11_ick,
  2458. &gpt11_fck,
  2459. &gpt12_ick,
  2460. &gpt12_fck,
  2461. &mcbsp1_ick,
  2462. &mcbsp1_fck,
  2463. &mcbsp2_ick,
  2464. &mcbsp2_fck,
  2465. &mcbsp3_ick,
  2466. &mcbsp3_fck,
  2467. &mcbsp4_ick,
  2468. &mcbsp4_fck,
  2469. &mcbsp5_ick,
  2470. &mcbsp5_fck,
  2471. &mcspi1_ick,
  2472. &mcspi1_fck,
  2473. &mcspi2_ick,
  2474. &mcspi2_fck,
  2475. &mcspi3_ick,
  2476. &mcspi3_fck,
  2477. &uart1_ick,
  2478. &uart1_fck,
  2479. &uart2_ick,
  2480. &uart2_fck,
  2481. &uart3_ick,
  2482. &uart3_fck,
  2483. &gpios_ick,
  2484. &gpios_fck,
  2485. &mpu_wdt_ick,
  2486. &mpu_wdt_fck,
  2487. &sync_32k_ick,
  2488. &wdt1_ick,
  2489. &omapctrl_ick,
  2490. &icr_ick,
  2491. &cam_fck,
  2492. &cam_ick,
  2493. &mailboxes_ick,
  2494. &wdt4_ick,
  2495. &wdt4_fck,
  2496. &wdt3_ick,
  2497. &wdt3_fck,
  2498. &mspro_ick,
  2499. &mspro_fck,
  2500. &mmc_ick,
  2501. &mmc_fck,
  2502. &fac_ick,
  2503. &fac_fck,
  2504. &eac_ick,
  2505. &eac_fck,
  2506. &hdq_ick,
  2507. &hdq_fck,
  2508. &i2c1_ick,
  2509. &i2c1_fck,
  2510. &i2chs1_fck,
  2511. &i2c2_ick,
  2512. &i2c2_fck,
  2513. &i2chs2_fck,
  2514. &gpmc_fck,
  2515. &sdma_fck,
  2516. &sdma_ick,
  2517. &vlynq_ick,
  2518. &vlynq_fck,
  2519. &sdrc_ick,
  2520. &des_ick,
  2521. &sha_ick,
  2522. &rng_ick,
  2523. &aes_ick,
  2524. &pka_ick,
  2525. &usb_fck,
  2526. &usbhs_ick,
  2527. &mmchs1_ick,
  2528. &mmchs1_fck,
  2529. &mmchs2_ick,
  2530. &mmchs2_fck,
  2531. &gpio5_ick,
  2532. &gpio5_fck,
  2533. &mdm_intc_ick,
  2534. &mmchsdb1_fck,
  2535. &mmchsdb2_fck,
  2536. };
  2537. #endif