core.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. /*
  2. * include/linux/mfd/wm831x/core.h -- Core interface for WM831x
  3. *
  4. * Copyright 2009 Wolfson Microelectronics PLC.
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #ifndef __MFD_WM831X_CORE_H__
  15. #define __MFD_WM831X_CORE_H__
  16. #include <linux/completion.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/list.h>
  19. #include <linux/regmap.h>
  20. /*
  21. * Register values.
  22. */
  23. #define WM831X_RESET_ID 0x00
  24. #define WM831X_REVISION 0x01
  25. #define WM831X_PARENT_ID 0x4000
  26. #define WM831X_SYSVDD_CONTROL 0x4001
  27. #define WM831X_THERMAL_MONITORING 0x4002
  28. #define WM831X_POWER_STATE 0x4003
  29. #define WM831X_WATCHDOG 0x4004
  30. #define WM831X_ON_PIN_CONTROL 0x4005
  31. #define WM831X_RESET_CONTROL 0x4006
  32. #define WM831X_CONTROL_INTERFACE 0x4007
  33. #define WM831X_SECURITY_KEY 0x4008
  34. #define WM831X_SOFTWARE_SCRATCH 0x4009
  35. #define WM831X_OTP_CONTROL 0x400A
  36. #define WM831X_GPIO_LEVEL 0x400C
  37. #define WM831X_SYSTEM_STATUS 0x400D
  38. #define WM831X_ON_SOURCE 0x400E
  39. #define WM831X_OFF_SOURCE 0x400F
  40. #define WM831X_SYSTEM_INTERRUPTS 0x4010
  41. #define WM831X_INTERRUPT_STATUS_1 0x4011
  42. #define WM831X_INTERRUPT_STATUS_2 0x4012
  43. #define WM831X_INTERRUPT_STATUS_3 0x4013
  44. #define WM831X_INTERRUPT_STATUS_4 0x4014
  45. #define WM831X_INTERRUPT_STATUS_5 0x4015
  46. #define WM831X_IRQ_CONFIG 0x4017
  47. #define WM831X_SYSTEM_INTERRUPTS_MASK 0x4018
  48. #define WM831X_INTERRUPT_STATUS_1_MASK 0x4019
  49. #define WM831X_INTERRUPT_STATUS_2_MASK 0x401A
  50. #define WM831X_INTERRUPT_STATUS_3_MASK 0x401B
  51. #define WM831X_INTERRUPT_STATUS_4_MASK 0x401C
  52. #define WM831X_INTERRUPT_STATUS_5_MASK 0x401D
  53. #define WM831X_RTC_WRITE_COUNTER 0x4020
  54. #define WM831X_RTC_TIME_1 0x4021
  55. #define WM831X_RTC_TIME_2 0x4022
  56. #define WM831X_RTC_ALARM_1 0x4023
  57. #define WM831X_RTC_ALARM_2 0x4024
  58. #define WM831X_RTC_CONTROL 0x4025
  59. #define WM831X_RTC_TRIM 0x4026
  60. #define WM831X_TOUCH_CONTROL_1 0x4028
  61. #define WM831X_TOUCH_CONTROL_2 0x4029
  62. #define WM831X_TOUCH_DATA_X 0x402A
  63. #define WM831X_TOUCH_DATA_Y 0x402B
  64. #define WM831X_TOUCH_DATA_Z 0x402C
  65. #define WM831X_AUXADC_DATA 0x402D
  66. #define WM831X_AUXADC_CONTROL 0x402E
  67. #define WM831X_AUXADC_SOURCE 0x402F
  68. #define WM831X_COMPARATOR_CONTROL 0x4030
  69. #define WM831X_COMPARATOR_1 0x4031
  70. #define WM831X_COMPARATOR_2 0x4032
  71. #define WM831X_COMPARATOR_3 0x4033
  72. #define WM831X_COMPARATOR_4 0x4034
  73. #define WM831X_GPIO1_CONTROL 0x4038
  74. #define WM831X_GPIO2_CONTROL 0x4039
  75. #define WM831X_GPIO3_CONTROL 0x403A
  76. #define WM831X_GPIO4_CONTROL 0x403B
  77. #define WM831X_GPIO5_CONTROL 0x403C
  78. #define WM831X_GPIO6_CONTROL 0x403D
  79. #define WM831X_GPIO7_CONTROL 0x403E
  80. #define WM831X_GPIO8_CONTROL 0x403F
  81. #define WM831X_GPIO9_CONTROL 0x4040
  82. #define WM831X_GPIO10_CONTROL 0x4041
  83. #define WM831X_GPIO11_CONTROL 0x4042
  84. #define WM831X_GPIO12_CONTROL 0x4043
  85. #define WM831X_GPIO13_CONTROL 0x4044
  86. #define WM831X_GPIO14_CONTROL 0x4045
  87. #define WM831X_GPIO15_CONTROL 0x4046
  88. #define WM831X_GPIO16_CONTROL 0x4047
  89. #define WM831X_CHARGER_CONTROL_1 0x4048
  90. #define WM831X_CHARGER_CONTROL_2 0x4049
  91. #define WM831X_CHARGER_STATUS 0x404A
  92. #define WM831X_BACKUP_CHARGER_CONTROL 0x404B
  93. #define WM831X_STATUS_LED_1 0x404C
  94. #define WM831X_STATUS_LED_2 0x404D
  95. #define WM831X_CURRENT_SINK_1 0x404E
  96. #define WM831X_CURRENT_SINK_2 0x404F
  97. #define WM831X_DCDC_ENABLE 0x4050
  98. #define WM831X_LDO_ENABLE 0x4051
  99. #define WM831X_DCDC_STATUS 0x4052
  100. #define WM831X_LDO_STATUS 0x4053
  101. #define WM831X_DCDC_UV_STATUS 0x4054
  102. #define WM831X_LDO_UV_STATUS 0x4055
  103. #define WM831X_DC1_CONTROL_1 0x4056
  104. #define WM831X_DC1_CONTROL_2 0x4057
  105. #define WM831X_DC1_ON_CONFIG 0x4058
  106. #define WM831X_DC1_SLEEP_CONTROL 0x4059
  107. #define WM831X_DC1_DVS_CONTROL 0x405A
  108. #define WM831X_DC2_CONTROL_1 0x405B
  109. #define WM831X_DC2_CONTROL_2 0x405C
  110. #define WM831X_DC2_ON_CONFIG 0x405D
  111. #define WM831X_DC2_SLEEP_CONTROL 0x405E
  112. #define WM831X_DC2_DVS_CONTROL 0x405F
  113. #define WM831X_DC3_CONTROL_1 0x4060
  114. #define WM831X_DC3_CONTROL_2 0x4061
  115. #define WM831X_DC3_ON_CONFIG 0x4062
  116. #define WM831X_DC3_SLEEP_CONTROL 0x4063
  117. #define WM831X_DC4_CONTROL 0x4064
  118. #define WM831X_DC4_SLEEP_CONTROL 0x4065
  119. #define WM832X_DC4_SLEEP_CONTROL 0x4067
  120. #define WM831X_EPE1_CONTROL 0x4066
  121. #define WM831X_EPE2_CONTROL 0x4067
  122. #define WM831X_LDO1_CONTROL 0x4068
  123. #define WM831X_LDO1_ON_CONTROL 0x4069
  124. #define WM831X_LDO1_SLEEP_CONTROL 0x406A
  125. #define WM831X_LDO2_CONTROL 0x406B
  126. #define WM831X_LDO2_ON_CONTROL 0x406C
  127. #define WM831X_LDO2_SLEEP_CONTROL 0x406D
  128. #define WM831X_LDO3_CONTROL 0x406E
  129. #define WM831X_LDO3_ON_CONTROL 0x406F
  130. #define WM831X_LDO3_SLEEP_CONTROL 0x4070
  131. #define WM831X_LDO4_CONTROL 0x4071
  132. #define WM831X_LDO4_ON_CONTROL 0x4072
  133. #define WM831X_LDO4_SLEEP_CONTROL 0x4073
  134. #define WM831X_LDO5_CONTROL 0x4074
  135. #define WM831X_LDO5_ON_CONTROL 0x4075
  136. #define WM831X_LDO5_SLEEP_CONTROL 0x4076
  137. #define WM831X_LDO6_CONTROL 0x4077
  138. #define WM831X_LDO6_ON_CONTROL 0x4078
  139. #define WM831X_LDO6_SLEEP_CONTROL 0x4079
  140. #define WM831X_LDO7_CONTROL 0x407A
  141. #define WM831X_LDO7_ON_CONTROL 0x407B
  142. #define WM831X_LDO7_SLEEP_CONTROL 0x407C
  143. #define WM831X_LDO8_CONTROL 0x407D
  144. #define WM831X_LDO8_ON_CONTROL 0x407E
  145. #define WM831X_LDO8_SLEEP_CONTROL 0x407F
  146. #define WM831X_LDO9_CONTROL 0x4080
  147. #define WM831X_LDO9_ON_CONTROL 0x4081
  148. #define WM831X_LDO9_SLEEP_CONTROL 0x4082
  149. #define WM831X_LDO10_CONTROL 0x4083
  150. #define WM831X_LDO10_ON_CONTROL 0x4084
  151. #define WM831X_LDO10_SLEEP_CONTROL 0x4085
  152. #define WM831X_LDO11_ON_CONTROL 0x4087
  153. #define WM831X_LDO11_SLEEP_CONTROL 0x4088
  154. #define WM831X_POWER_GOOD_SOURCE_1 0x408E
  155. #define WM831X_POWER_GOOD_SOURCE_2 0x408F
  156. #define WM831X_CLOCK_CONTROL_1 0x4090
  157. #define WM831X_CLOCK_CONTROL_2 0x4091
  158. #define WM831X_FLL_CONTROL_1 0x4092
  159. #define WM831X_FLL_CONTROL_2 0x4093
  160. #define WM831X_FLL_CONTROL_3 0x4094
  161. #define WM831X_FLL_CONTROL_4 0x4095
  162. #define WM831X_FLL_CONTROL_5 0x4096
  163. #define WM831X_UNIQUE_ID_1 0x7800
  164. #define WM831X_UNIQUE_ID_2 0x7801
  165. #define WM831X_UNIQUE_ID_3 0x7802
  166. #define WM831X_UNIQUE_ID_4 0x7803
  167. #define WM831X_UNIQUE_ID_5 0x7804
  168. #define WM831X_UNIQUE_ID_6 0x7805
  169. #define WM831X_UNIQUE_ID_7 0x7806
  170. #define WM831X_UNIQUE_ID_8 0x7807
  171. #define WM831X_FACTORY_OTP_ID 0x7808
  172. #define WM831X_FACTORY_OTP_1 0x7809
  173. #define WM831X_FACTORY_OTP_2 0x780A
  174. #define WM831X_FACTORY_OTP_3 0x780B
  175. #define WM831X_FACTORY_OTP_4 0x780C
  176. #define WM831X_FACTORY_OTP_5 0x780D
  177. #define WM831X_CUSTOMER_OTP_ID 0x7810
  178. #define WM831X_DC1_OTP_CONTROL 0x7811
  179. #define WM831X_DC2_OTP_CONTROL 0x7812
  180. #define WM831X_DC3_OTP_CONTROL 0x7813
  181. #define WM831X_LDO1_2_OTP_CONTROL 0x7814
  182. #define WM831X_LDO3_4_OTP_CONTROL 0x7815
  183. #define WM831X_LDO5_6_OTP_CONTROL 0x7816
  184. #define WM831X_LDO7_8_OTP_CONTROL 0x7817
  185. #define WM831X_LDO9_10_OTP_CONTROL 0x7818
  186. #define WM831X_LDO11_EPE_CONTROL 0x7819
  187. #define WM831X_GPIO1_OTP_CONTROL 0x781A
  188. #define WM831X_GPIO2_OTP_CONTROL 0x781B
  189. #define WM831X_GPIO3_OTP_CONTROL 0x781C
  190. #define WM831X_GPIO4_OTP_CONTROL 0x781D
  191. #define WM831X_GPIO5_OTP_CONTROL 0x781E
  192. #define WM831X_GPIO6_OTP_CONTROL 0x781F
  193. #define WM831X_DBE_CHECK_DATA 0x7827
  194. /*
  195. * R0 (0x00) - Reset ID
  196. */
  197. #define WM831X_CHIP_ID_MASK 0xFFFF /* CHIP_ID - [15:0] */
  198. #define WM831X_CHIP_ID_SHIFT 0 /* CHIP_ID - [15:0] */
  199. #define WM831X_CHIP_ID_WIDTH 16 /* CHIP_ID - [15:0] */
  200. /*
  201. * R1 (0x01) - Revision
  202. */
  203. #define WM831X_PARENT_REV_MASK 0xFF00 /* PARENT_REV - [15:8] */
  204. #define WM831X_PARENT_REV_SHIFT 8 /* PARENT_REV - [15:8] */
  205. #define WM831X_PARENT_REV_WIDTH 8 /* PARENT_REV - [15:8] */
  206. #define WM831X_CHILD_REV_MASK 0x00FF /* CHILD_REV - [7:0] */
  207. #define WM831X_CHILD_REV_SHIFT 0 /* CHILD_REV - [7:0] */
  208. #define WM831X_CHILD_REV_WIDTH 8 /* CHILD_REV - [7:0] */
  209. /*
  210. * R16384 (0x4000) - Parent ID
  211. */
  212. #define WM831X_PARENT_ID_MASK 0xFFFF /* PARENT_ID - [15:0] */
  213. #define WM831X_PARENT_ID_SHIFT 0 /* PARENT_ID - [15:0] */
  214. #define WM831X_PARENT_ID_WIDTH 16 /* PARENT_ID - [15:0] */
  215. /*
  216. * R16389 (0x4005) - ON Pin Control
  217. */
  218. #define WM831X_ON_PIN_SECACT_MASK 0x0300 /* ON_PIN_SECACT - [9:8] */
  219. #define WM831X_ON_PIN_SECACT_SHIFT 8 /* ON_PIN_SECACT - [9:8] */
  220. #define WM831X_ON_PIN_SECACT_WIDTH 2 /* ON_PIN_SECACT - [9:8] */
  221. #define WM831X_ON_PIN_PRIMACT_MASK 0x0030 /* ON_PIN_PRIMACT - [5:4] */
  222. #define WM831X_ON_PIN_PRIMACT_SHIFT 4 /* ON_PIN_PRIMACT - [5:4] */
  223. #define WM831X_ON_PIN_PRIMACT_WIDTH 2 /* ON_PIN_PRIMACT - [5:4] */
  224. #define WM831X_ON_PIN_STS 0x0008 /* ON_PIN_STS */
  225. #define WM831X_ON_PIN_STS_MASK 0x0008 /* ON_PIN_STS */
  226. #define WM831X_ON_PIN_STS_SHIFT 3 /* ON_PIN_STS */
  227. #define WM831X_ON_PIN_STS_WIDTH 1 /* ON_PIN_STS */
  228. #define WM831X_ON_PIN_TO_MASK 0x0003 /* ON_PIN_TO - [1:0] */
  229. #define WM831X_ON_PIN_TO_SHIFT 0 /* ON_PIN_TO - [1:0] */
  230. #define WM831X_ON_PIN_TO_WIDTH 2 /* ON_PIN_TO - [1:0] */
  231. /*
  232. * R16528 (0x4090) - Clock Control 1
  233. */
  234. #define WM831X_CLKOUT_ENA 0x8000 /* CLKOUT_ENA */
  235. #define WM831X_CLKOUT_ENA_MASK 0x8000 /* CLKOUT_ENA */
  236. #define WM831X_CLKOUT_ENA_SHIFT 15 /* CLKOUT_ENA */
  237. #define WM831X_CLKOUT_ENA_WIDTH 1 /* CLKOUT_ENA */
  238. #define WM831X_CLKOUT_OD 0x2000 /* CLKOUT_OD */
  239. #define WM831X_CLKOUT_OD_MASK 0x2000 /* CLKOUT_OD */
  240. #define WM831X_CLKOUT_OD_SHIFT 13 /* CLKOUT_OD */
  241. #define WM831X_CLKOUT_OD_WIDTH 1 /* CLKOUT_OD */
  242. #define WM831X_CLKOUT_SLOT_MASK 0x0700 /* CLKOUT_SLOT - [10:8] */
  243. #define WM831X_CLKOUT_SLOT_SHIFT 8 /* CLKOUT_SLOT - [10:8] */
  244. #define WM831X_CLKOUT_SLOT_WIDTH 3 /* CLKOUT_SLOT - [10:8] */
  245. #define WM831X_CLKOUT_SLPSLOT_MASK 0x0070 /* CLKOUT_SLPSLOT - [6:4] */
  246. #define WM831X_CLKOUT_SLPSLOT_SHIFT 4 /* CLKOUT_SLPSLOT - [6:4] */
  247. #define WM831X_CLKOUT_SLPSLOT_WIDTH 3 /* CLKOUT_SLPSLOT - [6:4] */
  248. #define WM831X_CLKOUT_SRC 0x0001 /* CLKOUT_SRC */
  249. #define WM831X_CLKOUT_SRC_MASK 0x0001 /* CLKOUT_SRC */
  250. #define WM831X_CLKOUT_SRC_SHIFT 0 /* CLKOUT_SRC */
  251. #define WM831X_CLKOUT_SRC_WIDTH 1 /* CLKOUT_SRC */
  252. /*
  253. * R16529 (0x4091) - Clock Control 2
  254. */
  255. #define WM831X_XTAL_INH 0x8000 /* XTAL_INH */
  256. #define WM831X_XTAL_INH_MASK 0x8000 /* XTAL_INH */
  257. #define WM831X_XTAL_INH_SHIFT 15 /* XTAL_INH */
  258. #define WM831X_XTAL_INH_WIDTH 1 /* XTAL_INH */
  259. #define WM831X_XTAL_ENA 0x2000 /* XTAL_ENA */
  260. #define WM831X_XTAL_ENA_MASK 0x2000 /* XTAL_ENA */
  261. #define WM831X_XTAL_ENA_SHIFT 13 /* XTAL_ENA */
  262. #define WM831X_XTAL_ENA_WIDTH 1 /* XTAL_ENA */
  263. #define WM831X_XTAL_BKUPENA 0x1000 /* XTAL_BKUPENA */
  264. #define WM831X_XTAL_BKUPENA_MASK 0x1000 /* XTAL_BKUPENA */
  265. #define WM831X_XTAL_BKUPENA_SHIFT 12 /* XTAL_BKUPENA */
  266. #define WM831X_XTAL_BKUPENA_WIDTH 1 /* XTAL_BKUPENA */
  267. #define WM831X_FLL_AUTO 0x0080 /* FLL_AUTO */
  268. #define WM831X_FLL_AUTO_MASK 0x0080 /* FLL_AUTO */
  269. #define WM831X_FLL_AUTO_SHIFT 7 /* FLL_AUTO */
  270. #define WM831X_FLL_AUTO_WIDTH 1 /* FLL_AUTO */
  271. #define WM831X_FLL_AUTO_FREQ_MASK 0x0007 /* FLL_AUTO_FREQ - [2:0] */
  272. #define WM831X_FLL_AUTO_FREQ_SHIFT 0 /* FLL_AUTO_FREQ - [2:0] */
  273. #define WM831X_FLL_AUTO_FREQ_WIDTH 3 /* FLL_AUTO_FREQ - [2:0] */
  274. /*
  275. * R16530 (0x4092) - FLL Control 1
  276. */
  277. #define WM831X_FLL_FRAC 0x0004 /* FLL_FRAC */
  278. #define WM831X_FLL_FRAC_MASK 0x0004 /* FLL_FRAC */
  279. #define WM831X_FLL_FRAC_SHIFT 2 /* FLL_FRAC */
  280. #define WM831X_FLL_FRAC_WIDTH 1 /* FLL_FRAC */
  281. #define WM831X_FLL_OSC_ENA 0x0002 /* FLL_OSC_ENA */
  282. #define WM831X_FLL_OSC_ENA_MASK 0x0002 /* FLL_OSC_ENA */
  283. #define WM831X_FLL_OSC_ENA_SHIFT 1 /* FLL_OSC_ENA */
  284. #define WM831X_FLL_OSC_ENA_WIDTH 1 /* FLL_OSC_ENA */
  285. #define WM831X_FLL_ENA 0x0001 /* FLL_ENA */
  286. #define WM831X_FLL_ENA_MASK 0x0001 /* FLL_ENA */
  287. #define WM831X_FLL_ENA_SHIFT 0 /* FLL_ENA */
  288. #define WM831X_FLL_ENA_WIDTH 1 /* FLL_ENA */
  289. /*
  290. * R16531 (0x4093) - FLL Control 2
  291. */
  292. #define WM831X_FLL_OUTDIV_MASK 0x3F00 /* FLL_OUTDIV - [13:8] */
  293. #define WM831X_FLL_OUTDIV_SHIFT 8 /* FLL_OUTDIV - [13:8] */
  294. #define WM831X_FLL_OUTDIV_WIDTH 6 /* FLL_OUTDIV - [13:8] */
  295. #define WM831X_FLL_CTRL_RATE_MASK 0x0070 /* FLL_CTRL_RATE - [6:4] */
  296. #define WM831X_FLL_CTRL_RATE_SHIFT 4 /* FLL_CTRL_RATE - [6:4] */
  297. #define WM831X_FLL_CTRL_RATE_WIDTH 3 /* FLL_CTRL_RATE - [6:4] */
  298. #define WM831X_FLL_FRATIO_MASK 0x0007 /* FLL_FRATIO - [2:0] */
  299. #define WM831X_FLL_FRATIO_SHIFT 0 /* FLL_FRATIO - [2:0] */
  300. #define WM831X_FLL_FRATIO_WIDTH 3 /* FLL_FRATIO - [2:0] */
  301. /*
  302. * R16532 (0x4094) - FLL Control 3
  303. */
  304. #define WM831X_FLL_K_MASK 0xFFFF /* FLL_K - [15:0] */
  305. #define WM831X_FLL_K_SHIFT 0 /* FLL_K - [15:0] */
  306. #define WM831X_FLL_K_WIDTH 16 /* FLL_K - [15:0] */
  307. /*
  308. * R16533 (0x4095) - FLL Control 4
  309. */
  310. #define WM831X_FLL_N_MASK 0x7FE0 /* FLL_N - [14:5] */
  311. #define WM831X_FLL_N_SHIFT 5 /* FLL_N - [14:5] */
  312. #define WM831X_FLL_N_WIDTH 10 /* FLL_N - [14:5] */
  313. #define WM831X_FLL_GAIN_MASK 0x000F /* FLL_GAIN - [3:0] */
  314. #define WM831X_FLL_GAIN_SHIFT 0 /* FLL_GAIN - [3:0] */
  315. #define WM831X_FLL_GAIN_WIDTH 4 /* FLL_GAIN - [3:0] */
  316. /*
  317. * R16534 (0x4096) - FLL Control 5
  318. */
  319. #define WM831X_FLL_CLK_REF_DIV_MASK 0x0018 /* FLL_CLK_REF_DIV - [4:3] */
  320. #define WM831X_FLL_CLK_REF_DIV_SHIFT 3 /* FLL_CLK_REF_DIV - [4:3] */
  321. #define WM831X_FLL_CLK_REF_DIV_WIDTH 2 /* FLL_CLK_REF_DIV - [4:3] */
  322. #define WM831X_FLL_CLK_SRC_MASK 0x0003 /* FLL_CLK_SRC - [1:0] */
  323. #define WM831X_FLL_CLK_SRC_SHIFT 0 /* FLL_CLK_SRC - [1:0] */
  324. #define WM831X_FLL_CLK_SRC_WIDTH 2 /* FLL_CLK_SRC - [1:0] */
  325. struct regulator_dev;
  326. #define WM831X_NUM_IRQ_REGS 5
  327. #define WM831X_NUM_GPIO_REGS 16
  328. enum wm831x_parent {
  329. WM8310 = 0x8310,
  330. WM8311 = 0x8311,
  331. WM8312 = 0x8312,
  332. WM8320 = 0x8320,
  333. WM8321 = 0x8321,
  334. WM8325 = 0x8325,
  335. WM8326 = 0x8326,
  336. };
  337. struct wm831x;
  338. enum wm831x_auxadc;
  339. typedef int (*wm831x_auxadc_read_fn)(struct wm831x *wm831x,
  340. enum wm831x_auxadc input);
  341. struct wm831x {
  342. struct mutex io_lock;
  343. struct device *dev;
  344. struct regmap *regmap;
  345. int irq; /* Our chip IRQ */
  346. struct mutex irq_lock;
  347. int irq_base;
  348. int irq_masks_cur[WM831X_NUM_IRQ_REGS]; /* Currently active value */
  349. int irq_masks_cache[WM831X_NUM_IRQ_REGS]; /* Cached hardware value */
  350. /* Chip revision based flags */
  351. unsigned has_gpio_ena:1; /* Has GPIO enable bit */
  352. unsigned has_cs_sts:1; /* Has current sink status bit */
  353. unsigned charger_irq_wake:1; /* Are charger IRQs a wake source? */
  354. int num_gpio;
  355. /* Used by the interrupt controller code to post writes */
  356. int gpio_update[WM831X_NUM_GPIO_REGS];
  357. struct mutex auxadc_lock;
  358. struct list_head auxadc_pending;
  359. u16 auxadc_active;
  360. wm831x_auxadc_read_fn auxadc_read;
  361. /* The WM831x has a security key blocking access to certain
  362. * registers. The mutex is taken by the accessors for locking
  363. * and unlocking the security key, locked is used to fail
  364. * writes if the lock is held.
  365. */
  366. struct mutex key_lock;
  367. unsigned int locked:1;
  368. };
  369. /* Device I/O API */
  370. int wm831x_reg_read(struct wm831x *wm831x, unsigned short reg);
  371. int wm831x_reg_write(struct wm831x *wm831x, unsigned short reg,
  372. unsigned short val);
  373. void wm831x_reg_lock(struct wm831x *wm831x);
  374. int wm831x_reg_unlock(struct wm831x *wm831x);
  375. int wm831x_set_bits(struct wm831x *wm831x, unsigned short reg,
  376. unsigned short mask, unsigned short val);
  377. int wm831x_bulk_read(struct wm831x *wm831x, unsigned short reg,
  378. int count, u16 *buf);
  379. int wm831x_device_init(struct wm831x *wm831x, unsigned long id, int irq);
  380. void wm831x_device_exit(struct wm831x *wm831x);
  381. int wm831x_device_suspend(struct wm831x *wm831x);
  382. int wm831x_irq_init(struct wm831x *wm831x, int irq);
  383. void wm831x_irq_exit(struct wm831x *wm831x);
  384. void wm831x_auxadc_init(struct wm831x *wm831x);
  385. extern struct regmap_config wm831x_regmap_config;
  386. #endif