i915_irq.c 105 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. /* For display hotplug interrupt */
  75. static void
  76. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  77. {
  78. assert_spin_locked(&dev_priv->irq_lock);
  79. if ((dev_priv->irq_mask & mask) != 0) {
  80. dev_priv->irq_mask &= ~mask;
  81. I915_WRITE(DEIMR, dev_priv->irq_mask);
  82. POSTING_READ(DEIMR);
  83. }
  84. }
  85. static void
  86. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. assert_spin_locked(&dev_priv->irq_lock);
  89. if ((dev_priv->irq_mask & mask) != mask) {
  90. dev_priv->irq_mask |= mask;
  91. I915_WRITE(DEIMR, dev_priv->irq_mask);
  92. POSTING_READ(DEIMR);
  93. }
  94. }
  95. static bool ivb_can_enable_err_int(struct drm_device *dev)
  96. {
  97. struct drm_i915_private *dev_priv = dev->dev_private;
  98. struct intel_crtc *crtc;
  99. enum pipe pipe;
  100. assert_spin_locked(&dev_priv->irq_lock);
  101. for_each_pipe(pipe) {
  102. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  103. if (crtc->cpu_fifo_underrun_disabled)
  104. return false;
  105. }
  106. return true;
  107. }
  108. static bool cpt_can_enable_serr_int(struct drm_device *dev)
  109. {
  110. struct drm_i915_private *dev_priv = dev->dev_private;
  111. enum pipe pipe;
  112. struct intel_crtc *crtc;
  113. assert_spin_locked(&dev_priv->irq_lock);
  114. for_each_pipe(pipe) {
  115. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  116. if (crtc->pch_fifo_underrun_disabled)
  117. return false;
  118. }
  119. return true;
  120. }
  121. static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
  122. enum pipe pipe, bool enable)
  123. {
  124. struct drm_i915_private *dev_priv = dev->dev_private;
  125. uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
  126. DE_PIPEB_FIFO_UNDERRUN;
  127. if (enable)
  128. ironlake_enable_display_irq(dev_priv, bit);
  129. else
  130. ironlake_disable_display_irq(dev_priv, bit);
  131. }
  132. static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
  133. bool enable)
  134. {
  135. struct drm_i915_private *dev_priv = dev->dev_private;
  136. if (enable) {
  137. if (!ivb_can_enable_err_int(dev))
  138. return;
  139. I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
  140. ERR_INT_FIFO_UNDERRUN_B |
  141. ERR_INT_FIFO_UNDERRUN_C);
  142. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  143. } else {
  144. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  145. }
  146. }
  147. /**
  148. * ibx_display_interrupt_update - update SDEIMR
  149. * @dev_priv: driver private
  150. * @interrupt_mask: mask of interrupt bits to update
  151. * @enabled_irq_mask: mask of interrupt bits to enable
  152. */
  153. static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  154. uint32_t interrupt_mask,
  155. uint32_t enabled_irq_mask)
  156. {
  157. uint32_t sdeimr = I915_READ(SDEIMR);
  158. sdeimr &= ~interrupt_mask;
  159. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  160. assert_spin_locked(&dev_priv->irq_lock);
  161. I915_WRITE(SDEIMR, sdeimr);
  162. POSTING_READ(SDEIMR);
  163. }
  164. #define ibx_enable_display_interrupt(dev_priv, bits) \
  165. ibx_display_interrupt_update((dev_priv), (bits), (bits))
  166. #define ibx_disable_display_interrupt(dev_priv, bits) \
  167. ibx_display_interrupt_update((dev_priv), (bits), 0)
  168. static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
  169. bool enable)
  170. {
  171. struct drm_device *dev = crtc->base.dev;
  172. struct drm_i915_private *dev_priv = dev->dev_private;
  173. uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
  174. SDE_TRANSB_FIFO_UNDER;
  175. if (enable)
  176. ibx_enable_display_interrupt(dev_priv, bit);
  177. else
  178. ibx_disable_display_interrupt(dev_priv, bit);
  179. }
  180. static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
  181. enum transcoder pch_transcoder,
  182. bool enable)
  183. {
  184. struct drm_i915_private *dev_priv = dev->dev_private;
  185. if (enable) {
  186. I915_WRITE(SERR_INT,
  187. SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
  188. if (!cpt_can_enable_serr_int(dev))
  189. return;
  190. ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
  191. } else {
  192. uint32_t tmp = I915_READ(SERR_INT);
  193. bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
  194. /* Change the state _after_ we've read out the current one. */
  195. ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
  196. if (!was_enabled &&
  197. (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
  198. DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
  199. transcoder_name(pch_transcoder));
  200. }
  201. }
  202. }
  203. /**
  204. * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
  205. * @dev: drm device
  206. * @pipe: pipe
  207. * @enable: true if we want to report FIFO underrun errors, false otherwise
  208. *
  209. * This function makes us disable or enable CPU fifo underruns for a specific
  210. * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
  211. * reporting for one pipe may also disable all the other CPU error interruts for
  212. * the other pipes, due to the fact that there's just one interrupt mask/enable
  213. * bit for all the pipes.
  214. *
  215. * Returns the previous state of underrun reporting.
  216. */
  217. bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
  218. enum pipe pipe, bool enable)
  219. {
  220. struct drm_i915_private *dev_priv = dev->dev_private;
  221. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  222. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  223. unsigned long flags;
  224. bool ret;
  225. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  226. ret = !intel_crtc->cpu_fifo_underrun_disabled;
  227. if (enable == ret)
  228. goto done;
  229. intel_crtc->cpu_fifo_underrun_disabled = !enable;
  230. if (IS_GEN5(dev) || IS_GEN6(dev))
  231. ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
  232. else if (IS_GEN7(dev))
  233. ivybridge_set_fifo_underrun_reporting(dev, enable);
  234. done:
  235. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  236. return ret;
  237. }
  238. /**
  239. * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
  240. * @dev: drm device
  241. * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
  242. * @enable: true if we want to report FIFO underrun errors, false otherwise
  243. *
  244. * This function makes us disable or enable PCH fifo underruns for a specific
  245. * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
  246. * underrun reporting for one transcoder may also disable all the other PCH
  247. * error interruts for the other transcoders, due to the fact that there's just
  248. * one interrupt mask/enable bit for all the transcoders.
  249. *
  250. * Returns the previous state of underrun reporting.
  251. */
  252. bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
  253. enum transcoder pch_transcoder,
  254. bool enable)
  255. {
  256. struct drm_i915_private *dev_priv = dev->dev_private;
  257. enum pipe p;
  258. struct drm_crtc *crtc;
  259. struct intel_crtc *intel_crtc;
  260. unsigned long flags;
  261. bool ret;
  262. if (HAS_PCH_LPT(dev)) {
  263. crtc = NULL;
  264. for_each_pipe(p) {
  265. struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
  266. if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
  267. crtc = c;
  268. break;
  269. }
  270. }
  271. if (!crtc) {
  272. DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
  273. return false;
  274. }
  275. } else {
  276. crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
  277. }
  278. intel_crtc = to_intel_crtc(crtc);
  279. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  280. ret = !intel_crtc->pch_fifo_underrun_disabled;
  281. if (enable == ret)
  282. goto done;
  283. intel_crtc->pch_fifo_underrun_disabled = !enable;
  284. if (HAS_PCH_IBX(dev))
  285. ibx_set_fifo_underrun_reporting(intel_crtc, enable);
  286. else
  287. cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
  288. done:
  289. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  290. return ret;
  291. }
  292. void
  293. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  294. {
  295. u32 reg = PIPESTAT(pipe);
  296. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  297. assert_spin_locked(&dev_priv->irq_lock);
  298. if ((pipestat & mask) == mask)
  299. return;
  300. /* Enable the interrupt, clear any pending status */
  301. pipestat |= mask | (mask >> 16);
  302. I915_WRITE(reg, pipestat);
  303. POSTING_READ(reg);
  304. }
  305. void
  306. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  307. {
  308. u32 reg = PIPESTAT(pipe);
  309. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  310. assert_spin_locked(&dev_priv->irq_lock);
  311. if ((pipestat & mask) == 0)
  312. return;
  313. pipestat &= ~mask;
  314. I915_WRITE(reg, pipestat);
  315. POSTING_READ(reg);
  316. }
  317. /**
  318. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  319. */
  320. static void i915_enable_asle_pipestat(struct drm_device *dev)
  321. {
  322. drm_i915_private_t *dev_priv = dev->dev_private;
  323. unsigned long irqflags;
  324. if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
  325. return;
  326. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  327. i915_enable_pipestat(dev_priv, 1, PIPE_LEGACY_BLC_EVENT_ENABLE);
  328. if (INTEL_INFO(dev)->gen >= 4)
  329. i915_enable_pipestat(dev_priv, 0, PIPE_LEGACY_BLC_EVENT_ENABLE);
  330. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  331. }
  332. /**
  333. * i915_pipe_enabled - check if a pipe is enabled
  334. * @dev: DRM device
  335. * @pipe: pipe to check
  336. *
  337. * Reading certain registers when the pipe is disabled can hang the chip.
  338. * Use this routine to make sure the PLL is running and the pipe is active
  339. * before reading such registers if unsure.
  340. */
  341. static int
  342. i915_pipe_enabled(struct drm_device *dev, int pipe)
  343. {
  344. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  345. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  346. /* Locking is horribly broken here, but whatever. */
  347. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  348. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  349. return intel_crtc->active;
  350. } else {
  351. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  352. }
  353. }
  354. /* Called from drm generic code, passed a 'crtc', which
  355. * we use as a pipe index
  356. */
  357. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  358. {
  359. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  360. unsigned long high_frame;
  361. unsigned long low_frame;
  362. u32 high1, high2, low;
  363. if (!i915_pipe_enabled(dev, pipe)) {
  364. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  365. "pipe %c\n", pipe_name(pipe));
  366. return 0;
  367. }
  368. high_frame = PIPEFRAME(pipe);
  369. low_frame = PIPEFRAMEPIXEL(pipe);
  370. /*
  371. * High & low register fields aren't synchronized, so make sure
  372. * we get a low value that's stable across two reads of the high
  373. * register.
  374. */
  375. do {
  376. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  377. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  378. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  379. } while (high1 != high2);
  380. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  381. low >>= PIPE_FRAME_LOW_SHIFT;
  382. return (high1 << 8) | low;
  383. }
  384. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  385. {
  386. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  387. int reg = PIPE_FRMCOUNT_GM45(pipe);
  388. if (!i915_pipe_enabled(dev, pipe)) {
  389. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  390. "pipe %c\n", pipe_name(pipe));
  391. return 0;
  392. }
  393. return I915_READ(reg);
  394. }
  395. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  396. int *vpos, int *hpos)
  397. {
  398. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  399. u32 vbl = 0, position = 0;
  400. int vbl_start, vbl_end, htotal, vtotal;
  401. bool in_vbl = true;
  402. int ret = 0;
  403. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  404. pipe);
  405. if (!i915_pipe_enabled(dev, pipe)) {
  406. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  407. "pipe %c\n", pipe_name(pipe));
  408. return 0;
  409. }
  410. /* Get vtotal. */
  411. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  412. if (INTEL_INFO(dev)->gen >= 4) {
  413. /* No obvious pixelcount register. Only query vertical
  414. * scanout position from Display scan line register.
  415. */
  416. position = I915_READ(PIPEDSL(pipe));
  417. /* Decode into vertical scanout position. Don't have
  418. * horizontal scanout position.
  419. */
  420. *vpos = position & 0x1fff;
  421. *hpos = 0;
  422. } else {
  423. /* Have access to pixelcount since start of frame.
  424. * We can split this into vertical and horizontal
  425. * scanout position.
  426. */
  427. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  428. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  429. *vpos = position / htotal;
  430. *hpos = position - (*vpos * htotal);
  431. }
  432. /* Query vblank area. */
  433. vbl = I915_READ(VBLANK(cpu_transcoder));
  434. /* Test position against vblank region. */
  435. vbl_start = vbl & 0x1fff;
  436. vbl_end = (vbl >> 16) & 0x1fff;
  437. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  438. in_vbl = false;
  439. /* Inside "upper part" of vblank area? Apply corrective offset: */
  440. if (in_vbl && (*vpos >= vbl_start))
  441. *vpos = *vpos - vtotal;
  442. /* Readouts valid? */
  443. if (vbl > 0)
  444. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  445. /* In vblank? */
  446. if (in_vbl)
  447. ret |= DRM_SCANOUTPOS_INVBL;
  448. return ret;
  449. }
  450. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  451. int *max_error,
  452. struct timeval *vblank_time,
  453. unsigned flags)
  454. {
  455. struct drm_crtc *crtc;
  456. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  457. DRM_ERROR("Invalid crtc %d\n", pipe);
  458. return -EINVAL;
  459. }
  460. /* Get drm_crtc to timestamp: */
  461. crtc = intel_get_crtc_for_pipe(dev, pipe);
  462. if (crtc == NULL) {
  463. DRM_ERROR("Invalid crtc %d\n", pipe);
  464. return -EINVAL;
  465. }
  466. if (!crtc->enabled) {
  467. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  468. return -EBUSY;
  469. }
  470. /* Helper routine in DRM core does all the work: */
  471. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  472. vblank_time, flags,
  473. crtc);
  474. }
  475. static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
  476. {
  477. enum drm_connector_status old_status;
  478. WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
  479. old_status = connector->status;
  480. connector->status = connector->funcs->detect(connector, false);
  481. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
  482. connector->base.id,
  483. drm_get_connector_name(connector),
  484. old_status, connector->status);
  485. return (old_status != connector->status);
  486. }
  487. /*
  488. * Handle hotplug events outside the interrupt handler proper.
  489. */
  490. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  491. static void i915_hotplug_work_func(struct work_struct *work)
  492. {
  493. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  494. hotplug_work);
  495. struct drm_device *dev = dev_priv->dev;
  496. struct drm_mode_config *mode_config = &dev->mode_config;
  497. struct intel_connector *intel_connector;
  498. struct intel_encoder *intel_encoder;
  499. struct drm_connector *connector;
  500. unsigned long irqflags;
  501. bool hpd_disabled = false;
  502. bool changed = false;
  503. u32 hpd_event_bits;
  504. /* HPD irq before everything is fully set up. */
  505. if (!dev_priv->enable_hotplug_processing)
  506. return;
  507. mutex_lock(&mode_config->mutex);
  508. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  509. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  510. hpd_event_bits = dev_priv->hpd_event_bits;
  511. dev_priv->hpd_event_bits = 0;
  512. list_for_each_entry(connector, &mode_config->connector_list, head) {
  513. intel_connector = to_intel_connector(connector);
  514. intel_encoder = intel_connector->encoder;
  515. if (intel_encoder->hpd_pin > HPD_NONE &&
  516. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  517. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  518. DRM_INFO("HPD interrupt storm detected on connector %s: "
  519. "switching from hotplug detection to polling\n",
  520. drm_get_connector_name(connector));
  521. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  522. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  523. | DRM_CONNECTOR_POLL_DISCONNECT;
  524. hpd_disabled = true;
  525. }
  526. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  527. DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
  528. drm_get_connector_name(connector), intel_encoder->hpd_pin);
  529. }
  530. }
  531. /* if there were no outputs to poll, poll was disabled,
  532. * therefore make sure it's enabled when disabling HPD on
  533. * some connectors */
  534. if (hpd_disabled) {
  535. drm_kms_helper_poll_enable(dev);
  536. mod_timer(&dev_priv->hotplug_reenable_timer,
  537. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  538. }
  539. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  540. list_for_each_entry(connector, &mode_config->connector_list, head) {
  541. intel_connector = to_intel_connector(connector);
  542. intel_encoder = intel_connector->encoder;
  543. if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
  544. if (intel_encoder->hot_plug)
  545. intel_encoder->hot_plug(intel_encoder);
  546. if (intel_hpd_irq_event(dev, connector))
  547. changed = true;
  548. }
  549. }
  550. mutex_unlock(&mode_config->mutex);
  551. if (changed)
  552. drm_kms_helper_hotplug_event(dev);
  553. }
  554. static void ironlake_handle_rps_change(struct drm_device *dev)
  555. {
  556. drm_i915_private_t *dev_priv = dev->dev_private;
  557. u32 busy_up, busy_down, max_avg, min_avg;
  558. u8 new_delay;
  559. unsigned long flags;
  560. spin_lock_irqsave(&mchdev_lock, flags);
  561. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  562. new_delay = dev_priv->ips.cur_delay;
  563. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  564. busy_up = I915_READ(RCPREVBSYTUPAVG);
  565. busy_down = I915_READ(RCPREVBSYTDNAVG);
  566. max_avg = I915_READ(RCBMAXAVG);
  567. min_avg = I915_READ(RCBMINAVG);
  568. /* Handle RCS change request from hw */
  569. if (busy_up > max_avg) {
  570. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  571. new_delay = dev_priv->ips.cur_delay - 1;
  572. if (new_delay < dev_priv->ips.max_delay)
  573. new_delay = dev_priv->ips.max_delay;
  574. } else if (busy_down < min_avg) {
  575. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  576. new_delay = dev_priv->ips.cur_delay + 1;
  577. if (new_delay > dev_priv->ips.min_delay)
  578. new_delay = dev_priv->ips.min_delay;
  579. }
  580. if (ironlake_set_drps(dev, new_delay))
  581. dev_priv->ips.cur_delay = new_delay;
  582. spin_unlock_irqrestore(&mchdev_lock, flags);
  583. return;
  584. }
  585. static void notify_ring(struct drm_device *dev,
  586. struct intel_ring_buffer *ring)
  587. {
  588. struct drm_i915_private *dev_priv = dev->dev_private;
  589. if (ring->obj == NULL)
  590. return;
  591. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  592. wake_up_all(&ring->irq_queue);
  593. if (i915_enable_hangcheck) {
  594. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  595. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  596. }
  597. }
  598. static void gen6_pm_rps_work(struct work_struct *work)
  599. {
  600. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  601. rps.work);
  602. u32 pm_iir, pm_imr;
  603. u8 new_delay;
  604. spin_lock_irq(&dev_priv->rps.lock);
  605. pm_iir = dev_priv->rps.pm_iir;
  606. dev_priv->rps.pm_iir = 0;
  607. pm_imr = I915_READ(GEN6_PMIMR);
  608. /* Make sure not to corrupt PMIMR state used by ringbuffer code */
  609. I915_WRITE(GEN6_PMIMR, pm_imr & ~GEN6_PM_RPS_EVENTS);
  610. spin_unlock_irq(&dev_priv->rps.lock);
  611. if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
  612. return;
  613. mutex_lock(&dev_priv->rps.hw_lock);
  614. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  615. new_delay = dev_priv->rps.cur_delay + 1;
  616. /*
  617. * For better performance, jump directly
  618. * to RPe if we're below it.
  619. */
  620. if (IS_VALLEYVIEW(dev_priv->dev) &&
  621. dev_priv->rps.cur_delay < dev_priv->rps.rpe_delay)
  622. new_delay = dev_priv->rps.rpe_delay;
  623. } else
  624. new_delay = dev_priv->rps.cur_delay - 1;
  625. /* sysfs frequency interfaces may have snuck in while servicing the
  626. * interrupt
  627. */
  628. if (new_delay >= dev_priv->rps.min_delay &&
  629. new_delay <= dev_priv->rps.max_delay) {
  630. if (IS_VALLEYVIEW(dev_priv->dev))
  631. valleyview_set_rps(dev_priv->dev, new_delay);
  632. else
  633. gen6_set_rps(dev_priv->dev, new_delay);
  634. }
  635. if (IS_VALLEYVIEW(dev_priv->dev)) {
  636. /*
  637. * On VLV, when we enter RC6 we may not be at the minimum
  638. * voltage level, so arm a timer to check. It should only
  639. * fire when there's activity or once after we've entered
  640. * RC6, and then won't be re-armed until the next RPS interrupt.
  641. */
  642. mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
  643. msecs_to_jiffies(100));
  644. }
  645. mutex_unlock(&dev_priv->rps.hw_lock);
  646. }
  647. /**
  648. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  649. * occurred.
  650. * @work: workqueue struct
  651. *
  652. * Doesn't actually do anything except notify userspace. As a consequence of
  653. * this event, userspace should try to remap the bad rows since statistically
  654. * it is likely the same row is more likely to go bad again.
  655. */
  656. static void ivybridge_parity_work(struct work_struct *work)
  657. {
  658. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  659. l3_parity.error_work);
  660. u32 error_status, row, bank, subbank;
  661. char *parity_event[5];
  662. uint32_t misccpctl;
  663. unsigned long flags;
  664. /* We must turn off DOP level clock gating to access the L3 registers.
  665. * In order to prevent a get/put style interface, acquire struct mutex
  666. * any time we access those registers.
  667. */
  668. mutex_lock(&dev_priv->dev->struct_mutex);
  669. misccpctl = I915_READ(GEN7_MISCCPCTL);
  670. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  671. POSTING_READ(GEN7_MISCCPCTL);
  672. error_status = I915_READ(GEN7_L3CDERRST1);
  673. row = GEN7_PARITY_ERROR_ROW(error_status);
  674. bank = GEN7_PARITY_ERROR_BANK(error_status);
  675. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  676. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  677. GEN7_L3CDERRST1_ENABLE);
  678. POSTING_READ(GEN7_L3CDERRST1);
  679. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  680. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  681. dev_priv->gt_irq_mask &= ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  682. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  683. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  684. mutex_unlock(&dev_priv->dev->struct_mutex);
  685. parity_event[0] = "L3_PARITY_ERROR=1";
  686. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  687. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  688. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  689. parity_event[4] = NULL;
  690. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  691. KOBJ_CHANGE, parity_event);
  692. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  693. row, bank, subbank);
  694. kfree(parity_event[3]);
  695. kfree(parity_event[2]);
  696. kfree(parity_event[1]);
  697. }
  698. static void ivybridge_handle_parity_error(struct drm_device *dev)
  699. {
  700. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  701. unsigned long flags;
  702. if (!HAS_L3_GPU_CACHE(dev))
  703. return;
  704. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  705. dev_priv->gt_irq_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  706. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  707. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  708. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  709. }
  710. static void snb_gt_irq_handler(struct drm_device *dev,
  711. struct drm_i915_private *dev_priv,
  712. u32 gt_iir)
  713. {
  714. if (gt_iir &
  715. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  716. notify_ring(dev, &dev_priv->ring[RCS]);
  717. if (gt_iir & GT_BSD_USER_INTERRUPT)
  718. notify_ring(dev, &dev_priv->ring[VCS]);
  719. if (gt_iir & GT_BLT_USER_INTERRUPT)
  720. notify_ring(dev, &dev_priv->ring[BCS]);
  721. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  722. GT_BSD_CS_ERROR_INTERRUPT |
  723. GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
  724. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  725. i915_handle_error(dev, false);
  726. }
  727. if (gt_iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  728. ivybridge_handle_parity_error(dev);
  729. }
  730. /* Legacy way of handling PM interrupts */
  731. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  732. u32 pm_iir)
  733. {
  734. unsigned long flags;
  735. /*
  736. * IIR bits should never already be set because IMR should
  737. * prevent an interrupt from being shown in IIR. The warning
  738. * displays a case where we've unsafely cleared
  739. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  740. * type is not a problem, it displays a problem in the logic.
  741. *
  742. * The mask bit in IMR is cleared by dev_priv->rps.work.
  743. */
  744. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  745. dev_priv->rps.pm_iir |= pm_iir;
  746. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  747. POSTING_READ(GEN6_PMIMR);
  748. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  749. queue_work(dev_priv->wq, &dev_priv->rps.work);
  750. }
  751. #define HPD_STORM_DETECT_PERIOD 1000
  752. #define HPD_STORM_THRESHOLD 5
  753. static inline void intel_hpd_irq_handler(struct drm_device *dev,
  754. u32 hotplug_trigger,
  755. const u32 *hpd)
  756. {
  757. drm_i915_private_t *dev_priv = dev->dev_private;
  758. int i;
  759. bool storm_detected = false;
  760. if (!hotplug_trigger)
  761. return;
  762. spin_lock(&dev_priv->irq_lock);
  763. for (i = 1; i < HPD_NUM_PINS; i++) {
  764. if (!(hpd[i] & hotplug_trigger) ||
  765. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  766. continue;
  767. dev_priv->hpd_event_bits |= (1 << i);
  768. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  769. dev_priv->hpd_stats[i].hpd_last_jiffies
  770. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  771. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  772. dev_priv->hpd_stats[i].hpd_cnt = 0;
  773. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  774. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  775. dev_priv->hpd_event_bits &= ~(1 << i);
  776. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  777. storm_detected = true;
  778. } else {
  779. dev_priv->hpd_stats[i].hpd_cnt++;
  780. }
  781. }
  782. if (storm_detected)
  783. dev_priv->display.hpd_irq_setup(dev);
  784. spin_unlock(&dev_priv->irq_lock);
  785. queue_work(dev_priv->wq,
  786. &dev_priv->hotplug_work);
  787. }
  788. static void gmbus_irq_handler(struct drm_device *dev)
  789. {
  790. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  791. wake_up_all(&dev_priv->gmbus_wait_queue);
  792. }
  793. static void dp_aux_irq_handler(struct drm_device *dev)
  794. {
  795. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  796. wake_up_all(&dev_priv->gmbus_wait_queue);
  797. }
  798. /* Unlike gen6_queue_rps_work() from which this function is originally derived,
  799. * we must be able to deal with other PM interrupts. This is complicated because
  800. * of the way in which we use the masks to defer the RPS work (which for
  801. * posterity is necessary because of forcewake).
  802. */
  803. static void hsw_pm_irq_handler(struct drm_i915_private *dev_priv,
  804. u32 pm_iir)
  805. {
  806. unsigned long flags;
  807. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  808. dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
  809. if (dev_priv->rps.pm_iir) {
  810. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  811. /* never want to mask useful interrupts. (also posting read) */
  812. WARN_ON(I915_READ_NOTRACE(GEN6_PMIMR) & ~GEN6_PM_RPS_EVENTS);
  813. /* TODO: if queue_work is slow, move it out of the spinlock */
  814. queue_work(dev_priv->wq, &dev_priv->rps.work);
  815. }
  816. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  817. if (pm_iir & ~GEN6_PM_RPS_EVENTS) {
  818. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  819. notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
  820. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
  821. DRM_ERROR("VEBOX CS error interrupt 0x%08x\n", pm_iir);
  822. i915_handle_error(dev_priv->dev, false);
  823. }
  824. }
  825. }
  826. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  827. {
  828. struct drm_device *dev = (struct drm_device *) arg;
  829. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  830. u32 iir, gt_iir, pm_iir;
  831. irqreturn_t ret = IRQ_NONE;
  832. unsigned long irqflags;
  833. int pipe;
  834. u32 pipe_stats[I915_MAX_PIPES];
  835. atomic_inc(&dev_priv->irq_received);
  836. while (true) {
  837. iir = I915_READ(VLV_IIR);
  838. gt_iir = I915_READ(GTIIR);
  839. pm_iir = I915_READ(GEN6_PMIIR);
  840. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  841. goto out;
  842. ret = IRQ_HANDLED;
  843. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  844. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  845. for_each_pipe(pipe) {
  846. int reg = PIPESTAT(pipe);
  847. pipe_stats[pipe] = I915_READ(reg);
  848. /*
  849. * Clear the PIPE*STAT regs before the IIR
  850. */
  851. if (pipe_stats[pipe] & 0x8000ffff) {
  852. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  853. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  854. pipe_name(pipe));
  855. I915_WRITE(reg, pipe_stats[pipe]);
  856. }
  857. }
  858. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  859. for_each_pipe(pipe) {
  860. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  861. drm_handle_vblank(dev, pipe);
  862. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  863. intel_prepare_page_flip(dev, pipe);
  864. intel_finish_page_flip(dev, pipe);
  865. }
  866. }
  867. /* Consume port. Then clear IIR or we'll miss events */
  868. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  869. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  870. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  871. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  872. hotplug_status);
  873. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  874. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  875. I915_READ(PORT_HOTPLUG_STAT);
  876. }
  877. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  878. gmbus_irq_handler(dev);
  879. if (pm_iir & GEN6_PM_RPS_EVENTS)
  880. gen6_queue_rps_work(dev_priv, pm_iir);
  881. I915_WRITE(GTIIR, gt_iir);
  882. I915_WRITE(GEN6_PMIIR, pm_iir);
  883. I915_WRITE(VLV_IIR, iir);
  884. }
  885. out:
  886. return ret;
  887. }
  888. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  889. {
  890. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  891. int pipe;
  892. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  893. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
  894. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  895. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  896. SDE_AUDIO_POWER_SHIFT);
  897. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  898. port_name(port));
  899. }
  900. if (pch_iir & SDE_AUX_MASK)
  901. dp_aux_irq_handler(dev);
  902. if (pch_iir & SDE_GMBUS)
  903. gmbus_irq_handler(dev);
  904. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  905. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  906. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  907. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  908. if (pch_iir & SDE_POISON)
  909. DRM_ERROR("PCH poison interrupt\n");
  910. if (pch_iir & SDE_FDI_MASK)
  911. for_each_pipe(pipe)
  912. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  913. pipe_name(pipe),
  914. I915_READ(FDI_RX_IIR(pipe)));
  915. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  916. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  917. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  918. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  919. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  920. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  921. false))
  922. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  923. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  924. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  925. false))
  926. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  927. }
  928. static void ivb_err_int_handler(struct drm_device *dev)
  929. {
  930. struct drm_i915_private *dev_priv = dev->dev_private;
  931. u32 err_int = I915_READ(GEN7_ERR_INT);
  932. if (err_int & ERR_INT_POISON)
  933. DRM_ERROR("Poison interrupt\n");
  934. if (err_int & ERR_INT_FIFO_UNDERRUN_A)
  935. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  936. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  937. if (err_int & ERR_INT_FIFO_UNDERRUN_B)
  938. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  939. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  940. if (err_int & ERR_INT_FIFO_UNDERRUN_C)
  941. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
  942. DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
  943. I915_WRITE(GEN7_ERR_INT, err_int);
  944. }
  945. static void cpt_serr_int_handler(struct drm_device *dev)
  946. {
  947. struct drm_i915_private *dev_priv = dev->dev_private;
  948. u32 serr_int = I915_READ(SERR_INT);
  949. if (serr_int & SERR_INT_POISON)
  950. DRM_ERROR("PCH poison interrupt\n");
  951. if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
  952. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
  953. false))
  954. DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
  955. if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
  956. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
  957. false))
  958. DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
  959. if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
  960. if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
  961. false))
  962. DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
  963. I915_WRITE(SERR_INT, serr_int);
  964. }
  965. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  966. {
  967. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  968. int pipe;
  969. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  970. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
  971. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  972. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  973. SDE_AUDIO_POWER_SHIFT_CPT);
  974. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  975. port_name(port));
  976. }
  977. if (pch_iir & SDE_AUX_MASK_CPT)
  978. dp_aux_irq_handler(dev);
  979. if (pch_iir & SDE_GMBUS_CPT)
  980. gmbus_irq_handler(dev);
  981. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  982. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  983. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  984. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  985. if (pch_iir & SDE_FDI_MASK_CPT)
  986. for_each_pipe(pipe)
  987. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  988. pipe_name(pipe),
  989. I915_READ(FDI_RX_IIR(pipe)));
  990. if (pch_iir & SDE_ERROR_CPT)
  991. cpt_serr_int_handler(dev);
  992. }
  993. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  994. {
  995. struct drm_device *dev = (struct drm_device *) arg;
  996. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  997. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  998. irqreturn_t ret = IRQ_NONE;
  999. int i;
  1000. atomic_inc(&dev_priv->irq_received);
  1001. /* We get interrupts on unclaimed registers, so check for this before we
  1002. * do any I915_{READ,WRITE}. */
  1003. if (IS_HASWELL(dev) &&
  1004. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1005. DRM_ERROR("Unclaimed register before interrupt\n");
  1006. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1007. }
  1008. /* disable master interrupt before clearing iir */
  1009. de_ier = I915_READ(DEIER);
  1010. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1011. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1012. * interrupts will will be stored on its back queue, and then we'll be
  1013. * able to process them after we restore SDEIER (as soon as we restore
  1014. * it, we'll get an interrupt if SDEIIR still has something to process
  1015. * due to its back queue). */
  1016. if (!HAS_PCH_NOP(dev)) {
  1017. sde_ier = I915_READ(SDEIER);
  1018. I915_WRITE(SDEIER, 0);
  1019. POSTING_READ(SDEIER);
  1020. }
  1021. /* On Haswell, also mask ERR_INT because we don't want to risk
  1022. * generating "unclaimed register" interrupts from inside the interrupt
  1023. * handler. */
  1024. if (IS_HASWELL(dev)) {
  1025. spin_lock(&dev_priv->irq_lock);
  1026. ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1027. spin_unlock(&dev_priv->irq_lock);
  1028. }
  1029. gt_iir = I915_READ(GTIIR);
  1030. if (gt_iir) {
  1031. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1032. I915_WRITE(GTIIR, gt_iir);
  1033. ret = IRQ_HANDLED;
  1034. }
  1035. de_iir = I915_READ(DEIIR);
  1036. if (de_iir) {
  1037. if (de_iir & DE_ERR_INT_IVB)
  1038. ivb_err_int_handler(dev);
  1039. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  1040. dp_aux_irq_handler(dev);
  1041. if (de_iir & DE_GSE_IVB)
  1042. intel_opregion_asle_intr(dev);
  1043. for (i = 0; i < 3; i++) {
  1044. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  1045. drm_handle_vblank(dev, i);
  1046. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  1047. intel_prepare_page_flip(dev, i);
  1048. intel_finish_page_flip_plane(dev, i);
  1049. }
  1050. }
  1051. /* check event from PCH */
  1052. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  1053. u32 pch_iir = I915_READ(SDEIIR);
  1054. cpt_irq_handler(dev, pch_iir);
  1055. /* clear PCH hotplug event before clear CPU irq */
  1056. I915_WRITE(SDEIIR, pch_iir);
  1057. }
  1058. I915_WRITE(DEIIR, de_iir);
  1059. ret = IRQ_HANDLED;
  1060. }
  1061. pm_iir = I915_READ(GEN6_PMIIR);
  1062. if (pm_iir) {
  1063. if (IS_HASWELL(dev))
  1064. hsw_pm_irq_handler(dev_priv, pm_iir);
  1065. else if (pm_iir & GEN6_PM_RPS_EVENTS)
  1066. gen6_queue_rps_work(dev_priv, pm_iir);
  1067. I915_WRITE(GEN6_PMIIR, pm_iir);
  1068. ret = IRQ_HANDLED;
  1069. }
  1070. if (IS_HASWELL(dev)) {
  1071. spin_lock(&dev_priv->irq_lock);
  1072. if (ivb_can_enable_err_int(dev))
  1073. ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
  1074. spin_unlock(&dev_priv->irq_lock);
  1075. }
  1076. I915_WRITE(DEIER, de_ier);
  1077. POSTING_READ(DEIER);
  1078. if (!HAS_PCH_NOP(dev)) {
  1079. I915_WRITE(SDEIER, sde_ier);
  1080. POSTING_READ(SDEIER);
  1081. }
  1082. return ret;
  1083. }
  1084. static void ilk_gt_irq_handler(struct drm_device *dev,
  1085. struct drm_i915_private *dev_priv,
  1086. u32 gt_iir)
  1087. {
  1088. if (gt_iir &
  1089. (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
  1090. notify_ring(dev, &dev_priv->ring[RCS]);
  1091. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1092. notify_ring(dev, &dev_priv->ring[VCS]);
  1093. }
  1094. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  1095. {
  1096. struct drm_device *dev = (struct drm_device *) arg;
  1097. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1098. int ret = IRQ_NONE;
  1099. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  1100. atomic_inc(&dev_priv->irq_received);
  1101. /* disable master interrupt before clearing iir */
  1102. de_ier = I915_READ(DEIER);
  1103. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  1104. POSTING_READ(DEIER);
  1105. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  1106. * interrupts will will be stored on its back queue, and then we'll be
  1107. * able to process them after we restore SDEIER (as soon as we restore
  1108. * it, we'll get an interrupt if SDEIIR still has something to process
  1109. * due to its back queue). */
  1110. sde_ier = I915_READ(SDEIER);
  1111. I915_WRITE(SDEIER, 0);
  1112. POSTING_READ(SDEIER);
  1113. de_iir = I915_READ(DEIIR);
  1114. gt_iir = I915_READ(GTIIR);
  1115. pm_iir = I915_READ(GEN6_PMIIR);
  1116. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  1117. goto done;
  1118. ret = IRQ_HANDLED;
  1119. if (IS_GEN5(dev))
  1120. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  1121. else
  1122. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  1123. if (de_iir & DE_AUX_CHANNEL_A)
  1124. dp_aux_irq_handler(dev);
  1125. if (de_iir & DE_GSE)
  1126. intel_opregion_asle_intr(dev);
  1127. if (de_iir & DE_PIPEA_VBLANK)
  1128. drm_handle_vblank(dev, 0);
  1129. if (de_iir & DE_PIPEB_VBLANK)
  1130. drm_handle_vblank(dev, 1);
  1131. if (de_iir & DE_POISON)
  1132. DRM_ERROR("Poison interrupt\n");
  1133. if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
  1134. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
  1135. DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
  1136. if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
  1137. if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
  1138. DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
  1139. if (de_iir & DE_PLANEA_FLIP_DONE) {
  1140. intel_prepare_page_flip(dev, 0);
  1141. intel_finish_page_flip_plane(dev, 0);
  1142. }
  1143. if (de_iir & DE_PLANEB_FLIP_DONE) {
  1144. intel_prepare_page_flip(dev, 1);
  1145. intel_finish_page_flip_plane(dev, 1);
  1146. }
  1147. /* check event from PCH */
  1148. if (de_iir & DE_PCH_EVENT) {
  1149. u32 pch_iir = I915_READ(SDEIIR);
  1150. if (HAS_PCH_CPT(dev))
  1151. cpt_irq_handler(dev, pch_iir);
  1152. else
  1153. ibx_irq_handler(dev, pch_iir);
  1154. /* should clear PCH hotplug event before clear CPU irq */
  1155. I915_WRITE(SDEIIR, pch_iir);
  1156. }
  1157. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  1158. ironlake_handle_rps_change(dev);
  1159. if (IS_GEN6(dev) && pm_iir & GEN6_PM_RPS_EVENTS)
  1160. gen6_queue_rps_work(dev_priv, pm_iir);
  1161. I915_WRITE(GTIIR, gt_iir);
  1162. I915_WRITE(DEIIR, de_iir);
  1163. I915_WRITE(GEN6_PMIIR, pm_iir);
  1164. done:
  1165. I915_WRITE(DEIER, de_ier);
  1166. POSTING_READ(DEIER);
  1167. I915_WRITE(SDEIER, sde_ier);
  1168. POSTING_READ(SDEIER);
  1169. return ret;
  1170. }
  1171. /**
  1172. * i915_error_work_func - do process context error handling work
  1173. * @work: work struct
  1174. *
  1175. * Fire an error uevent so userspace can see that a hang or error
  1176. * was detected.
  1177. */
  1178. static void i915_error_work_func(struct work_struct *work)
  1179. {
  1180. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  1181. work);
  1182. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  1183. gpu_error);
  1184. struct drm_device *dev = dev_priv->dev;
  1185. struct intel_ring_buffer *ring;
  1186. char *error_event[] = { "ERROR=1", NULL };
  1187. char *reset_event[] = { "RESET=1", NULL };
  1188. char *reset_done_event[] = { "ERROR=0", NULL };
  1189. int i, ret;
  1190. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  1191. /*
  1192. * Note that there's only one work item which does gpu resets, so we
  1193. * need not worry about concurrent gpu resets potentially incrementing
  1194. * error->reset_counter twice. We only need to take care of another
  1195. * racing irq/hangcheck declaring the gpu dead for a second time. A
  1196. * quick check for that is good enough: schedule_work ensures the
  1197. * correct ordering between hang detection and this work item, and since
  1198. * the reset in-progress bit is only ever set by code outside of this
  1199. * work we don't need to worry about any other races.
  1200. */
  1201. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  1202. DRM_DEBUG_DRIVER("resetting chip\n");
  1203. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  1204. reset_event);
  1205. ret = i915_reset(dev);
  1206. if (ret == 0) {
  1207. /*
  1208. * After all the gem state is reset, increment the reset
  1209. * counter and wake up everyone waiting for the reset to
  1210. * complete.
  1211. *
  1212. * Since unlock operations are a one-sided barrier only,
  1213. * we need to insert a barrier here to order any seqno
  1214. * updates before
  1215. * the counter increment.
  1216. */
  1217. smp_mb__before_atomic_inc();
  1218. atomic_inc(&dev_priv->gpu_error.reset_counter);
  1219. kobject_uevent_env(&dev->primary->kdev.kobj,
  1220. KOBJ_CHANGE, reset_done_event);
  1221. } else {
  1222. atomic_set(&error->reset_counter, I915_WEDGED);
  1223. }
  1224. for_each_ring(ring, dev_priv, i)
  1225. wake_up_all(&ring->irq_queue);
  1226. intel_display_handle_reset(dev);
  1227. wake_up_all(&dev_priv->gpu_error.reset_queue);
  1228. }
  1229. }
  1230. /* NB: please notice the memset */
  1231. static void i915_get_extra_instdone(struct drm_device *dev,
  1232. uint32_t *instdone)
  1233. {
  1234. struct drm_i915_private *dev_priv = dev->dev_private;
  1235. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1236. switch(INTEL_INFO(dev)->gen) {
  1237. case 2:
  1238. case 3:
  1239. instdone[0] = I915_READ(INSTDONE);
  1240. break;
  1241. case 4:
  1242. case 5:
  1243. case 6:
  1244. instdone[0] = I915_READ(INSTDONE_I965);
  1245. instdone[1] = I915_READ(INSTDONE1);
  1246. break;
  1247. default:
  1248. WARN_ONCE(1, "Unsupported platform\n");
  1249. case 7:
  1250. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1251. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1252. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1253. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1254. break;
  1255. }
  1256. }
  1257. #ifdef CONFIG_DEBUG_FS
  1258. static struct drm_i915_error_object *
  1259. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  1260. struct drm_i915_gem_object *src,
  1261. const int num_pages)
  1262. {
  1263. struct drm_i915_error_object *dst;
  1264. int i;
  1265. u32 reloc_offset;
  1266. if (src == NULL || src->pages == NULL)
  1267. return NULL;
  1268. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  1269. if (dst == NULL)
  1270. return NULL;
  1271. reloc_offset = dst->gtt_offset = i915_gem_obj_ggtt_offset(src);
  1272. for (i = 0; i < num_pages; i++) {
  1273. unsigned long flags;
  1274. void *d;
  1275. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  1276. if (d == NULL)
  1277. goto unwind;
  1278. local_irq_save(flags);
  1279. if (reloc_offset < dev_priv->gtt.mappable_end &&
  1280. src->has_global_gtt_mapping) {
  1281. void __iomem *s;
  1282. /* Simply ignore tiling or any overlapping fence.
  1283. * It's part of the error state, and this hopefully
  1284. * captures what the GPU read.
  1285. */
  1286. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  1287. reloc_offset);
  1288. memcpy_fromio(d, s, PAGE_SIZE);
  1289. io_mapping_unmap_atomic(s);
  1290. } else if (src->stolen) {
  1291. unsigned long offset;
  1292. offset = dev_priv->mm.stolen_base;
  1293. offset += src->stolen->start;
  1294. offset += i << PAGE_SHIFT;
  1295. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  1296. } else {
  1297. struct page *page;
  1298. void *s;
  1299. page = i915_gem_object_get_page(src, i);
  1300. drm_clflush_pages(&page, 1);
  1301. s = kmap_atomic(page);
  1302. memcpy(d, s, PAGE_SIZE);
  1303. kunmap_atomic(s);
  1304. drm_clflush_pages(&page, 1);
  1305. }
  1306. local_irq_restore(flags);
  1307. dst->pages[i] = d;
  1308. reloc_offset += PAGE_SIZE;
  1309. }
  1310. dst->page_count = num_pages;
  1311. return dst;
  1312. unwind:
  1313. while (i--)
  1314. kfree(dst->pages[i]);
  1315. kfree(dst);
  1316. return NULL;
  1317. }
  1318. #define i915_error_object_create(dev_priv, src) \
  1319. i915_error_object_create_sized((dev_priv), (src), \
  1320. (src)->base.size>>PAGE_SHIFT)
  1321. static void
  1322. i915_error_object_free(struct drm_i915_error_object *obj)
  1323. {
  1324. int page;
  1325. if (obj == NULL)
  1326. return;
  1327. for (page = 0; page < obj->page_count; page++)
  1328. kfree(obj->pages[page]);
  1329. kfree(obj);
  1330. }
  1331. void
  1332. i915_error_state_free(struct kref *error_ref)
  1333. {
  1334. struct drm_i915_error_state *error = container_of(error_ref,
  1335. typeof(*error), ref);
  1336. int i;
  1337. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1338. i915_error_object_free(error->ring[i].batchbuffer);
  1339. i915_error_object_free(error->ring[i].ringbuffer);
  1340. i915_error_object_free(error->ring[i].ctx);
  1341. kfree(error->ring[i].requests);
  1342. }
  1343. kfree(error->active_bo);
  1344. kfree(error->overlay);
  1345. kfree(error->display);
  1346. kfree(error);
  1347. }
  1348. static void capture_bo(struct drm_i915_error_buffer *err,
  1349. struct drm_i915_gem_object *obj)
  1350. {
  1351. err->size = obj->base.size;
  1352. err->name = obj->base.name;
  1353. err->rseqno = obj->last_read_seqno;
  1354. err->wseqno = obj->last_write_seqno;
  1355. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  1356. err->read_domains = obj->base.read_domains;
  1357. err->write_domain = obj->base.write_domain;
  1358. err->fence_reg = obj->fence_reg;
  1359. err->pinned = 0;
  1360. if (obj->pin_count > 0)
  1361. err->pinned = 1;
  1362. if (obj->user_pin_count > 0)
  1363. err->pinned = -1;
  1364. err->tiling = obj->tiling_mode;
  1365. err->dirty = obj->dirty;
  1366. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1367. err->ring = obj->ring ? obj->ring->id : -1;
  1368. err->cache_level = obj->cache_level;
  1369. }
  1370. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1371. int count, struct list_head *head)
  1372. {
  1373. struct drm_i915_gem_object *obj;
  1374. int i = 0;
  1375. list_for_each_entry(obj, head, mm_list) {
  1376. capture_bo(err++, obj);
  1377. if (++i == count)
  1378. break;
  1379. }
  1380. return i;
  1381. }
  1382. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1383. int count, struct list_head *head)
  1384. {
  1385. struct drm_i915_gem_object *obj;
  1386. int i = 0;
  1387. list_for_each_entry(obj, head, global_list) {
  1388. if (obj->pin_count == 0)
  1389. continue;
  1390. capture_bo(err++, obj);
  1391. if (++i == count)
  1392. break;
  1393. }
  1394. return i;
  1395. }
  1396. static void i915_gem_record_fences(struct drm_device *dev,
  1397. struct drm_i915_error_state *error)
  1398. {
  1399. struct drm_i915_private *dev_priv = dev->dev_private;
  1400. int i;
  1401. /* Fences */
  1402. switch (INTEL_INFO(dev)->gen) {
  1403. case 7:
  1404. case 6:
  1405. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1406. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1407. break;
  1408. case 5:
  1409. case 4:
  1410. for (i = 0; i < 16; i++)
  1411. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1412. break;
  1413. case 3:
  1414. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1415. for (i = 0; i < 8; i++)
  1416. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1417. case 2:
  1418. for (i = 0; i < 8; i++)
  1419. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1420. break;
  1421. default:
  1422. BUG();
  1423. }
  1424. }
  1425. static struct drm_i915_error_object *
  1426. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1427. struct intel_ring_buffer *ring)
  1428. {
  1429. struct drm_i915_gem_object *obj;
  1430. u32 seqno;
  1431. if (!ring->get_seqno)
  1432. return NULL;
  1433. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1434. u32 acthd = I915_READ(ACTHD);
  1435. if (WARN_ON(ring->id != RCS))
  1436. return NULL;
  1437. obj = ring->private;
  1438. if (acthd >= i915_gem_obj_ggtt_offset(obj) &&
  1439. acthd < i915_gem_obj_ggtt_offset(obj) + obj->base.size)
  1440. return i915_error_object_create(dev_priv, obj);
  1441. }
  1442. seqno = ring->get_seqno(ring, false);
  1443. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1444. if (obj->ring != ring)
  1445. continue;
  1446. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1447. continue;
  1448. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1449. continue;
  1450. /* We need to copy these to an anonymous buffer as the simplest
  1451. * method to avoid being overwritten by userspace.
  1452. */
  1453. return i915_error_object_create(dev_priv, obj);
  1454. }
  1455. return NULL;
  1456. }
  1457. static void i915_record_ring_state(struct drm_device *dev,
  1458. struct drm_i915_error_state *error,
  1459. struct intel_ring_buffer *ring)
  1460. {
  1461. struct drm_i915_private *dev_priv = dev->dev_private;
  1462. if (INTEL_INFO(dev)->gen >= 6) {
  1463. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1464. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1465. error->semaphore_mboxes[ring->id][0]
  1466. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1467. error->semaphore_mboxes[ring->id][1]
  1468. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1469. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1470. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1471. }
  1472. if (INTEL_INFO(dev)->gen >= 4) {
  1473. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1474. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1475. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1476. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1477. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1478. if (ring->id == RCS)
  1479. error->bbaddr = I915_READ64(BB_ADDR);
  1480. } else {
  1481. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1482. error->ipeir[ring->id] = I915_READ(IPEIR);
  1483. error->ipehr[ring->id] = I915_READ(IPEHR);
  1484. error->instdone[ring->id] = I915_READ(INSTDONE);
  1485. }
  1486. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1487. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1488. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1489. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1490. error->head[ring->id] = I915_READ_HEAD(ring);
  1491. error->tail[ring->id] = I915_READ_TAIL(ring);
  1492. error->ctl[ring->id] = I915_READ_CTL(ring);
  1493. error->cpu_ring_head[ring->id] = ring->head;
  1494. error->cpu_ring_tail[ring->id] = ring->tail;
  1495. }
  1496. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1497. struct drm_i915_error_state *error,
  1498. struct drm_i915_error_ring *ering)
  1499. {
  1500. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1501. struct drm_i915_gem_object *obj;
  1502. /* Currently render ring is the only HW context user */
  1503. if (ring->id != RCS || !error->ccid)
  1504. return;
  1505. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  1506. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  1507. ering->ctx = i915_error_object_create_sized(dev_priv,
  1508. obj, 1);
  1509. break;
  1510. }
  1511. }
  1512. }
  1513. static void i915_gem_record_rings(struct drm_device *dev,
  1514. struct drm_i915_error_state *error)
  1515. {
  1516. struct drm_i915_private *dev_priv = dev->dev_private;
  1517. struct intel_ring_buffer *ring;
  1518. struct drm_i915_gem_request *request;
  1519. int i, count;
  1520. for_each_ring(ring, dev_priv, i) {
  1521. i915_record_ring_state(dev, error, ring);
  1522. error->ring[i].batchbuffer =
  1523. i915_error_first_batchbuffer(dev_priv, ring);
  1524. error->ring[i].ringbuffer =
  1525. i915_error_object_create(dev_priv, ring->obj);
  1526. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1527. count = 0;
  1528. list_for_each_entry(request, &ring->request_list, list)
  1529. count++;
  1530. error->ring[i].num_requests = count;
  1531. error->ring[i].requests =
  1532. kmalloc(count*sizeof(struct drm_i915_error_request),
  1533. GFP_ATOMIC);
  1534. if (error->ring[i].requests == NULL) {
  1535. error->ring[i].num_requests = 0;
  1536. continue;
  1537. }
  1538. count = 0;
  1539. list_for_each_entry(request, &ring->request_list, list) {
  1540. struct drm_i915_error_request *erq;
  1541. erq = &error->ring[i].requests[count++];
  1542. erq->seqno = request->seqno;
  1543. erq->jiffies = request->emitted_jiffies;
  1544. erq->tail = request->tail;
  1545. }
  1546. }
  1547. }
  1548. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  1549. struct drm_i915_error_state *error)
  1550. {
  1551. struct drm_i915_gem_object *obj;
  1552. int i;
  1553. i = 0;
  1554. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1555. i++;
  1556. error->active_bo_count = i;
  1557. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  1558. if (obj->pin_count)
  1559. i++;
  1560. error->pinned_bo_count = i - error->active_bo_count;
  1561. if (i) {
  1562. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1563. GFP_ATOMIC);
  1564. if (error->active_bo)
  1565. error->pinned_bo =
  1566. error->active_bo + error->active_bo_count;
  1567. }
  1568. if (error->active_bo)
  1569. error->active_bo_count =
  1570. capture_active_bo(error->active_bo,
  1571. error->active_bo_count,
  1572. &dev_priv->mm.active_list);
  1573. if (error->pinned_bo)
  1574. error->pinned_bo_count =
  1575. capture_pinned_bo(error->pinned_bo,
  1576. error->pinned_bo_count,
  1577. &dev_priv->mm.bound_list);
  1578. }
  1579. /**
  1580. * i915_capture_error_state - capture an error record for later analysis
  1581. * @dev: drm device
  1582. *
  1583. * Should be called when an error is detected (either a hang or an error
  1584. * interrupt) to capture error state from the time of the error. Fills
  1585. * out a structure which becomes available in debugfs for user level tools
  1586. * to pick up.
  1587. */
  1588. static void i915_capture_error_state(struct drm_device *dev)
  1589. {
  1590. struct drm_i915_private *dev_priv = dev->dev_private;
  1591. struct drm_i915_error_state *error;
  1592. unsigned long flags;
  1593. int pipe;
  1594. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1595. error = dev_priv->gpu_error.first_error;
  1596. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1597. if (error)
  1598. return;
  1599. /* Account for pipe specific data like PIPE*STAT */
  1600. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1601. if (!error) {
  1602. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1603. return;
  1604. }
  1605. DRM_INFO("capturing error event; look for more information in "
  1606. "/sys/class/drm/card%d/error\n", dev->primary->index);
  1607. kref_init(&error->ref);
  1608. error->eir = I915_READ(EIR);
  1609. error->pgtbl_er = I915_READ(PGTBL_ER);
  1610. if (HAS_HW_CONTEXTS(dev))
  1611. error->ccid = I915_READ(CCID);
  1612. if (HAS_PCH_SPLIT(dev))
  1613. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1614. else if (IS_VALLEYVIEW(dev))
  1615. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1616. else if (IS_GEN2(dev))
  1617. error->ier = I915_READ16(IER);
  1618. else
  1619. error->ier = I915_READ(IER);
  1620. if (INTEL_INFO(dev)->gen >= 6)
  1621. error->derrmr = I915_READ(DERRMR);
  1622. if (IS_VALLEYVIEW(dev))
  1623. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1624. else if (INTEL_INFO(dev)->gen >= 7)
  1625. error->forcewake = I915_READ(FORCEWAKE_MT);
  1626. else if (INTEL_INFO(dev)->gen == 6)
  1627. error->forcewake = I915_READ(FORCEWAKE);
  1628. if (!HAS_PCH_SPLIT(dev))
  1629. for_each_pipe(pipe)
  1630. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1631. if (INTEL_INFO(dev)->gen >= 6) {
  1632. error->error = I915_READ(ERROR_GEN6);
  1633. error->done_reg = I915_READ(DONE_REG);
  1634. }
  1635. if (INTEL_INFO(dev)->gen == 7)
  1636. error->err_int = I915_READ(GEN7_ERR_INT);
  1637. i915_get_extra_instdone(dev, error->extra_instdone);
  1638. i915_gem_capture_buffers(dev_priv, error);
  1639. i915_gem_record_fences(dev, error);
  1640. i915_gem_record_rings(dev, error);
  1641. do_gettimeofday(&error->time);
  1642. error->overlay = intel_overlay_capture_error_state(dev);
  1643. error->display = intel_display_capture_error_state(dev);
  1644. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1645. if (dev_priv->gpu_error.first_error == NULL) {
  1646. dev_priv->gpu_error.first_error = error;
  1647. error = NULL;
  1648. }
  1649. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1650. if (error)
  1651. i915_error_state_free(&error->ref);
  1652. }
  1653. void i915_destroy_error_state(struct drm_device *dev)
  1654. {
  1655. struct drm_i915_private *dev_priv = dev->dev_private;
  1656. struct drm_i915_error_state *error;
  1657. unsigned long flags;
  1658. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1659. error = dev_priv->gpu_error.first_error;
  1660. dev_priv->gpu_error.first_error = NULL;
  1661. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1662. if (error)
  1663. kref_put(&error->ref, i915_error_state_free);
  1664. }
  1665. #else
  1666. #define i915_capture_error_state(x)
  1667. #endif
  1668. static void i915_report_and_clear_eir(struct drm_device *dev)
  1669. {
  1670. struct drm_i915_private *dev_priv = dev->dev_private;
  1671. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1672. u32 eir = I915_READ(EIR);
  1673. int pipe, i;
  1674. if (!eir)
  1675. return;
  1676. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1677. i915_get_extra_instdone(dev, instdone);
  1678. if (IS_G4X(dev)) {
  1679. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1680. u32 ipeir = I915_READ(IPEIR_I965);
  1681. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1682. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1683. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1684. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1685. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1686. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1687. I915_WRITE(IPEIR_I965, ipeir);
  1688. POSTING_READ(IPEIR_I965);
  1689. }
  1690. if (eir & GM45_ERROR_PAGE_TABLE) {
  1691. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1692. pr_err("page table error\n");
  1693. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1694. I915_WRITE(PGTBL_ER, pgtbl_err);
  1695. POSTING_READ(PGTBL_ER);
  1696. }
  1697. }
  1698. if (!IS_GEN2(dev)) {
  1699. if (eir & I915_ERROR_PAGE_TABLE) {
  1700. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1701. pr_err("page table error\n");
  1702. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1703. I915_WRITE(PGTBL_ER, pgtbl_err);
  1704. POSTING_READ(PGTBL_ER);
  1705. }
  1706. }
  1707. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1708. pr_err("memory refresh error:\n");
  1709. for_each_pipe(pipe)
  1710. pr_err("pipe %c stat: 0x%08x\n",
  1711. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1712. /* pipestat has already been acked */
  1713. }
  1714. if (eir & I915_ERROR_INSTRUCTION) {
  1715. pr_err("instruction error\n");
  1716. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1717. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1718. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1719. if (INTEL_INFO(dev)->gen < 4) {
  1720. u32 ipeir = I915_READ(IPEIR);
  1721. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1722. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1723. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1724. I915_WRITE(IPEIR, ipeir);
  1725. POSTING_READ(IPEIR);
  1726. } else {
  1727. u32 ipeir = I915_READ(IPEIR_I965);
  1728. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1729. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1730. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1731. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1732. I915_WRITE(IPEIR_I965, ipeir);
  1733. POSTING_READ(IPEIR_I965);
  1734. }
  1735. }
  1736. I915_WRITE(EIR, eir);
  1737. POSTING_READ(EIR);
  1738. eir = I915_READ(EIR);
  1739. if (eir) {
  1740. /*
  1741. * some errors might have become stuck,
  1742. * mask them.
  1743. */
  1744. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1745. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1746. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1747. }
  1748. }
  1749. /**
  1750. * i915_handle_error - handle an error interrupt
  1751. * @dev: drm device
  1752. *
  1753. * Do some basic checking of regsiter state at error interrupt time and
  1754. * dump it to the syslog. Also call i915_capture_error_state() to make
  1755. * sure we get a record and make it available in debugfs. Fire a uevent
  1756. * so userspace knows something bad happened (should trigger collection
  1757. * of a ring dump etc.).
  1758. */
  1759. void i915_handle_error(struct drm_device *dev, bool wedged)
  1760. {
  1761. struct drm_i915_private *dev_priv = dev->dev_private;
  1762. struct intel_ring_buffer *ring;
  1763. int i;
  1764. i915_capture_error_state(dev);
  1765. i915_report_and_clear_eir(dev);
  1766. if (wedged) {
  1767. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1768. &dev_priv->gpu_error.reset_counter);
  1769. /*
  1770. * Wakeup waiting processes so that the reset work item
  1771. * doesn't deadlock trying to grab various locks.
  1772. */
  1773. for_each_ring(ring, dev_priv, i)
  1774. wake_up_all(&ring->irq_queue);
  1775. }
  1776. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1777. }
  1778. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1779. {
  1780. drm_i915_private_t *dev_priv = dev->dev_private;
  1781. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1782. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1783. struct drm_i915_gem_object *obj;
  1784. struct intel_unpin_work *work;
  1785. unsigned long flags;
  1786. bool stall_detected;
  1787. /* Ignore early vblank irqs */
  1788. if (intel_crtc == NULL)
  1789. return;
  1790. spin_lock_irqsave(&dev->event_lock, flags);
  1791. work = intel_crtc->unpin_work;
  1792. if (work == NULL ||
  1793. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1794. !work->enable_stall_check) {
  1795. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1796. spin_unlock_irqrestore(&dev->event_lock, flags);
  1797. return;
  1798. }
  1799. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1800. obj = work->pending_flip_obj;
  1801. if (INTEL_INFO(dev)->gen >= 4) {
  1802. int dspsurf = DSPSURF(intel_crtc->plane);
  1803. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1804. i915_gem_obj_ggtt_offset(obj);
  1805. } else {
  1806. int dspaddr = DSPADDR(intel_crtc->plane);
  1807. stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
  1808. crtc->y * crtc->fb->pitches[0] +
  1809. crtc->x * crtc->fb->bits_per_pixel/8);
  1810. }
  1811. spin_unlock_irqrestore(&dev->event_lock, flags);
  1812. if (stall_detected) {
  1813. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1814. intel_prepare_page_flip(dev, intel_crtc->plane);
  1815. }
  1816. }
  1817. /* Called from drm generic code, passed 'crtc' which
  1818. * we use as a pipe index
  1819. */
  1820. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1821. {
  1822. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1823. unsigned long irqflags;
  1824. if (!i915_pipe_enabled(dev, pipe))
  1825. return -EINVAL;
  1826. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1827. if (INTEL_INFO(dev)->gen >= 4)
  1828. i915_enable_pipestat(dev_priv, pipe,
  1829. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1830. else
  1831. i915_enable_pipestat(dev_priv, pipe,
  1832. PIPE_VBLANK_INTERRUPT_ENABLE);
  1833. /* maintain vblank delivery even in deep C-states */
  1834. if (dev_priv->info->gen == 3)
  1835. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1836. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1837. return 0;
  1838. }
  1839. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1840. {
  1841. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1842. unsigned long irqflags;
  1843. if (!i915_pipe_enabled(dev, pipe))
  1844. return -EINVAL;
  1845. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1846. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1847. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1848. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1849. return 0;
  1850. }
  1851. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1852. {
  1853. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1854. unsigned long irqflags;
  1855. if (!i915_pipe_enabled(dev, pipe))
  1856. return -EINVAL;
  1857. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1858. ironlake_enable_display_irq(dev_priv,
  1859. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1860. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1861. return 0;
  1862. }
  1863. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1864. {
  1865. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1866. unsigned long irqflags;
  1867. u32 imr;
  1868. if (!i915_pipe_enabled(dev, pipe))
  1869. return -EINVAL;
  1870. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1871. imr = I915_READ(VLV_IMR);
  1872. if (pipe == 0)
  1873. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1874. else
  1875. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1876. I915_WRITE(VLV_IMR, imr);
  1877. i915_enable_pipestat(dev_priv, pipe,
  1878. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1879. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1880. return 0;
  1881. }
  1882. /* Called from drm generic code, passed 'crtc' which
  1883. * we use as a pipe index
  1884. */
  1885. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1886. {
  1887. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1888. unsigned long irqflags;
  1889. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1890. if (dev_priv->info->gen == 3)
  1891. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1892. i915_disable_pipestat(dev_priv, pipe,
  1893. PIPE_VBLANK_INTERRUPT_ENABLE |
  1894. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1895. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1896. }
  1897. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1898. {
  1899. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1900. unsigned long irqflags;
  1901. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1902. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1903. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1904. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1905. }
  1906. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1907. {
  1908. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1909. unsigned long irqflags;
  1910. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1911. ironlake_disable_display_irq(dev_priv,
  1912. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1913. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1914. }
  1915. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1916. {
  1917. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1918. unsigned long irqflags;
  1919. u32 imr;
  1920. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1921. i915_disable_pipestat(dev_priv, pipe,
  1922. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1923. imr = I915_READ(VLV_IMR);
  1924. if (pipe == 0)
  1925. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1926. else
  1927. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1928. I915_WRITE(VLV_IMR, imr);
  1929. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1930. }
  1931. static u32
  1932. ring_last_seqno(struct intel_ring_buffer *ring)
  1933. {
  1934. return list_entry(ring->request_list.prev,
  1935. struct drm_i915_gem_request, list)->seqno;
  1936. }
  1937. static bool
  1938. ring_idle(struct intel_ring_buffer *ring, u32 seqno)
  1939. {
  1940. return (list_empty(&ring->request_list) ||
  1941. i915_seqno_passed(seqno, ring_last_seqno(ring)));
  1942. }
  1943. static struct intel_ring_buffer *
  1944. semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
  1945. {
  1946. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1947. u32 cmd, ipehr, acthd, acthd_min;
  1948. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1949. if ((ipehr & ~(0x3 << 16)) !=
  1950. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1951. return NULL;
  1952. /* ACTHD is likely pointing to the dword after the actual command,
  1953. * so scan backwards until we find the MBOX.
  1954. */
  1955. acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1956. acthd_min = max((int)acthd - 3 * 4, 0);
  1957. do {
  1958. cmd = ioread32(ring->virtual_start + acthd);
  1959. if (cmd == ipehr)
  1960. break;
  1961. acthd -= 4;
  1962. if (acthd < acthd_min)
  1963. return NULL;
  1964. } while (1);
  1965. *seqno = ioread32(ring->virtual_start+acthd+4)+1;
  1966. return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1967. }
  1968. static int semaphore_passed(struct intel_ring_buffer *ring)
  1969. {
  1970. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1971. struct intel_ring_buffer *signaller;
  1972. u32 seqno, ctl;
  1973. ring->hangcheck.deadlock = true;
  1974. signaller = semaphore_waits_for(ring, &seqno);
  1975. if (signaller == NULL || signaller->hangcheck.deadlock)
  1976. return -1;
  1977. /* cursory check for an unkickable deadlock */
  1978. ctl = I915_READ_CTL(signaller);
  1979. if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
  1980. return -1;
  1981. return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
  1982. }
  1983. static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
  1984. {
  1985. struct intel_ring_buffer *ring;
  1986. int i;
  1987. for_each_ring(ring, dev_priv, i)
  1988. ring->hangcheck.deadlock = false;
  1989. }
  1990. static enum intel_ring_hangcheck_action
  1991. ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
  1992. {
  1993. struct drm_device *dev = ring->dev;
  1994. struct drm_i915_private *dev_priv = dev->dev_private;
  1995. u32 tmp;
  1996. if (ring->hangcheck.acthd != acthd)
  1997. return active;
  1998. if (IS_GEN2(dev))
  1999. return hung;
  2000. /* Is the chip hanging on a WAIT_FOR_EVENT?
  2001. * If so we can simply poke the RB_WAIT bit
  2002. * and break the hang. This should work on
  2003. * all but the second generation chipsets.
  2004. */
  2005. tmp = I915_READ_CTL(ring);
  2006. if (tmp & RING_WAIT) {
  2007. DRM_ERROR("Kicking stuck wait on %s\n",
  2008. ring->name);
  2009. I915_WRITE_CTL(ring, tmp);
  2010. return kick;
  2011. }
  2012. if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
  2013. switch (semaphore_passed(ring)) {
  2014. default:
  2015. return hung;
  2016. case 1:
  2017. DRM_ERROR("Kicking stuck semaphore on %s\n",
  2018. ring->name);
  2019. I915_WRITE_CTL(ring, tmp);
  2020. return kick;
  2021. case 0:
  2022. return wait;
  2023. }
  2024. }
  2025. return hung;
  2026. }
  2027. /**
  2028. * This is called when the chip hasn't reported back with completed
  2029. * batchbuffers in a long time. We keep track per ring seqno progress and
  2030. * if there are no progress, hangcheck score for that ring is increased.
  2031. * Further, acthd is inspected to see if the ring is stuck. On stuck case
  2032. * we kick the ring. If we see no progress on three subsequent calls
  2033. * we assume chip is wedged and try to fix it by resetting the chip.
  2034. */
  2035. void i915_hangcheck_elapsed(unsigned long data)
  2036. {
  2037. struct drm_device *dev = (struct drm_device *)data;
  2038. drm_i915_private_t *dev_priv = dev->dev_private;
  2039. struct intel_ring_buffer *ring;
  2040. int i;
  2041. int busy_count = 0, rings_hung = 0;
  2042. bool stuck[I915_NUM_RINGS] = { 0 };
  2043. #define BUSY 1
  2044. #define KICK 5
  2045. #define HUNG 20
  2046. #define FIRE 30
  2047. if (!i915_enable_hangcheck)
  2048. return;
  2049. for_each_ring(ring, dev_priv, i) {
  2050. u32 seqno, acthd;
  2051. bool busy = true;
  2052. semaphore_clear_deadlocks(dev_priv);
  2053. seqno = ring->get_seqno(ring, false);
  2054. acthd = intel_ring_get_active_head(ring);
  2055. if (ring->hangcheck.seqno == seqno) {
  2056. if (ring_idle(ring, seqno)) {
  2057. if (waitqueue_active(&ring->irq_queue)) {
  2058. /* Issue a wake-up to catch stuck h/w. */
  2059. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  2060. ring->name);
  2061. wake_up_all(&ring->irq_queue);
  2062. ring->hangcheck.score += HUNG;
  2063. } else
  2064. busy = false;
  2065. } else {
  2066. int score;
  2067. /* We always increment the hangcheck score
  2068. * if the ring is busy and still processing
  2069. * the same request, so that no single request
  2070. * can run indefinitely (such as a chain of
  2071. * batches). The only time we do not increment
  2072. * the hangcheck score on this ring, if this
  2073. * ring is in a legitimate wait for another
  2074. * ring. In that case the waiting ring is a
  2075. * victim and we want to be sure we catch the
  2076. * right culprit. Then every time we do kick
  2077. * the ring, add a small increment to the
  2078. * score so that we can catch a batch that is
  2079. * being repeatedly kicked and so responsible
  2080. * for stalling the machine.
  2081. */
  2082. ring->hangcheck.action = ring_stuck(ring,
  2083. acthd);
  2084. switch (ring->hangcheck.action) {
  2085. case wait:
  2086. score = 0;
  2087. break;
  2088. case active:
  2089. score = BUSY;
  2090. break;
  2091. case kick:
  2092. score = KICK;
  2093. break;
  2094. case hung:
  2095. score = HUNG;
  2096. stuck[i] = true;
  2097. break;
  2098. }
  2099. ring->hangcheck.score += score;
  2100. }
  2101. } else {
  2102. /* Gradually reduce the count so that we catch DoS
  2103. * attempts across multiple batches.
  2104. */
  2105. if (ring->hangcheck.score > 0)
  2106. ring->hangcheck.score--;
  2107. }
  2108. ring->hangcheck.seqno = seqno;
  2109. ring->hangcheck.acthd = acthd;
  2110. busy_count += busy;
  2111. }
  2112. for_each_ring(ring, dev_priv, i) {
  2113. if (ring->hangcheck.score > FIRE) {
  2114. DRM_ERROR("%s on %s\n",
  2115. stuck[i] ? "stuck" : "no progress",
  2116. ring->name);
  2117. rings_hung++;
  2118. }
  2119. }
  2120. if (rings_hung)
  2121. return i915_handle_error(dev, true);
  2122. if (busy_count)
  2123. /* Reset timer case chip hangs without another request
  2124. * being added */
  2125. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  2126. round_jiffies_up(jiffies +
  2127. DRM_I915_HANGCHECK_JIFFIES));
  2128. }
  2129. static void ibx_irq_preinstall(struct drm_device *dev)
  2130. {
  2131. struct drm_i915_private *dev_priv = dev->dev_private;
  2132. if (HAS_PCH_NOP(dev))
  2133. return;
  2134. /* south display irq */
  2135. I915_WRITE(SDEIMR, 0xffffffff);
  2136. /*
  2137. * SDEIER is also touched by the interrupt handler to work around missed
  2138. * PCH interrupts. Hence we can't update it after the interrupt handler
  2139. * is enabled - instead we unconditionally enable all PCH interrupt
  2140. * sources here, but then only unmask them as needed with SDEIMR.
  2141. */
  2142. I915_WRITE(SDEIER, 0xffffffff);
  2143. POSTING_READ(SDEIER);
  2144. }
  2145. /* drm_dma.h hooks
  2146. */
  2147. static void ironlake_irq_preinstall(struct drm_device *dev)
  2148. {
  2149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2150. atomic_set(&dev_priv->irq_received, 0);
  2151. I915_WRITE(HWSTAM, 0xeffe);
  2152. /* XXX hotplug from PCH */
  2153. I915_WRITE(DEIMR, 0xffffffff);
  2154. I915_WRITE(DEIER, 0x0);
  2155. POSTING_READ(DEIER);
  2156. /* and GT */
  2157. I915_WRITE(GTIMR, 0xffffffff);
  2158. I915_WRITE(GTIER, 0x0);
  2159. POSTING_READ(GTIER);
  2160. ibx_irq_preinstall(dev);
  2161. }
  2162. static void ivybridge_irq_preinstall(struct drm_device *dev)
  2163. {
  2164. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2165. atomic_set(&dev_priv->irq_received, 0);
  2166. I915_WRITE(HWSTAM, 0xeffe);
  2167. /* XXX hotplug from PCH */
  2168. I915_WRITE(DEIMR, 0xffffffff);
  2169. I915_WRITE(DEIER, 0x0);
  2170. POSTING_READ(DEIER);
  2171. /* and GT */
  2172. I915_WRITE(GTIMR, 0xffffffff);
  2173. I915_WRITE(GTIER, 0x0);
  2174. POSTING_READ(GTIER);
  2175. /* Power management */
  2176. I915_WRITE(GEN6_PMIMR, 0xffffffff);
  2177. I915_WRITE(GEN6_PMIER, 0x0);
  2178. POSTING_READ(GEN6_PMIER);
  2179. ibx_irq_preinstall(dev);
  2180. }
  2181. static void valleyview_irq_preinstall(struct drm_device *dev)
  2182. {
  2183. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2184. int pipe;
  2185. atomic_set(&dev_priv->irq_received, 0);
  2186. /* VLV magic */
  2187. I915_WRITE(VLV_IMR, 0);
  2188. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  2189. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  2190. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  2191. /* and GT */
  2192. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2193. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2194. I915_WRITE(GTIMR, 0xffffffff);
  2195. I915_WRITE(GTIER, 0x0);
  2196. POSTING_READ(GTIER);
  2197. I915_WRITE(DPINVGTT, 0xff);
  2198. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2199. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2200. for_each_pipe(pipe)
  2201. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2202. I915_WRITE(VLV_IIR, 0xffffffff);
  2203. I915_WRITE(VLV_IMR, 0xffffffff);
  2204. I915_WRITE(VLV_IER, 0x0);
  2205. POSTING_READ(VLV_IER);
  2206. }
  2207. static void ibx_hpd_irq_setup(struct drm_device *dev)
  2208. {
  2209. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2210. struct drm_mode_config *mode_config = &dev->mode_config;
  2211. struct intel_encoder *intel_encoder;
  2212. u32 hotplug_irqs, hotplug, enabled_irqs = 0;
  2213. if (HAS_PCH_IBX(dev)) {
  2214. hotplug_irqs = SDE_HOTPLUG_MASK;
  2215. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2216. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2217. enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
  2218. } else {
  2219. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  2220. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2221. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2222. enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
  2223. }
  2224. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  2225. /*
  2226. * Enable digital hotplug on the PCH, and configure the DP short pulse
  2227. * duration to 2ms (which is the minimum in the Display Port spec)
  2228. *
  2229. * This register is the same on all known PCH chips.
  2230. */
  2231. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  2232. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  2233. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  2234. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  2235. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  2236. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  2237. }
  2238. static void ibx_irq_postinstall(struct drm_device *dev)
  2239. {
  2240. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2241. u32 mask;
  2242. if (HAS_PCH_NOP(dev))
  2243. return;
  2244. if (HAS_PCH_IBX(dev)) {
  2245. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
  2246. SDE_TRANSA_FIFO_UNDER | SDE_POISON;
  2247. } else {
  2248. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
  2249. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2250. }
  2251. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2252. I915_WRITE(SDEIMR, ~mask);
  2253. }
  2254. static int ironlake_irq_postinstall(struct drm_device *dev)
  2255. {
  2256. unsigned long irqflags;
  2257. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2258. /* enable kind of interrupts always enabled */
  2259. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  2260. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  2261. DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
  2262. DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
  2263. u32 gt_irqs;
  2264. dev_priv->irq_mask = ~display_mask;
  2265. /* should always can generate irq */
  2266. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2267. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2268. I915_WRITE(DEIER, display_mask |
  2269. DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT);
  2270. POSTING_READ(DEIER);
  2271. dev_priv->gt_irq_mask = ~0;
  2272. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2273. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2274. gt_irqs = GT_RENDER_USER_INTERRUPT;
  2275. if (IS_GEN6(dev))
  2276. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  2277. else
  2278. gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
  2279. ILK_BSD_USER_INTERRUPT;
  2280. I915_WRITE(GTIER, gt_irqs);
  2281. POSTING_READ(GTIER);
  2282. ibx_irq_postinstall(dev);
  2283. if (IS_IRONLAKE_M(dev)) {
  2284. /* Enable PCU event interrupts
  2285. *
  2286. * spinlocking not required here for correctness since interrupt
  2287. * setup is guaranteed to run in single-threaded context. But we
  2288. * need it to make the assert_spin_locked happy. */
  2289. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2290. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  2291. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2292. }
  2293. return 0;
  2294. }
  2295. static int ivybridge_irq_postinstall(struct drm_device *dev)
  2296. {
  2297. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2298. /* enable kind of interrupts always enabled */
  2299. u32 display_mask =
  2300. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  2301. DE_PLANEC_FLIP_DONE_IVB |
  2302. DE_PLANEB_FLIP_DONE_IVB |
  2303. DE_PLANEA_FLIP_DONE_IVB |
  2304. DE_AUX_CHANNEL_A_IVB |
  2305. DE_ERR_INT_IVB;
  2306. u32 pm_irqs = GEN6_PM_RPS_EVENTS;
  2307. u32 gt_irqs;
  2308. dev_priv->irq_mask = ~display_mask;
  2309. /* should always can generate irq */
  2310. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2311. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2312. I915_WRITE(DEIMR, dev_priv->irq_mask);
  2313. I915_WRITE(DEIER,
  2314. display_mask |
  2315. DE_PIPEC_VBLANK_IVB |
  2316. DE_PIPEB_VBLANK_IVB |
  2317. DE_PIPEA_VBLANK_IVB);
  2318. POSTING_READ(DEIER);
  2319. dev_priv->gt_irq_mask = ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2320. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2321. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2322. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2323. GT_BLT_USER_INTERRUPT | GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2324. I915_WRITE(GTIER, gt_irqs);
  2325. POSTING_READ(GTIER);
  2326. I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
  2327. if (HAS_VEBOX(dev))
  2328. pm_irqs |= PM_VEBOX_USER_INTERRUPT |
  2329. PM_VEBOX_CS_ERROR_INTERRUPT;
  2330. /* Our enable/disable rps functions may touch these registers so
  2331. * make sure to set a known state for only the non-RPS bits.
  2332. * The RMW is extra paranoia since this should be called after being set
  2333. * to a known state in preinstall.
  2334. * */
  2335. I915_WRITE(GEN6_PMIMR,
  2336. (I915_READ(GEN6_PMIMR) | ~GEN6_PM_RPS_EVENTS) & ~pm_irqs);
  2337. I915_WRITE(GEN6_PMIER,
  2338. (I915_READ(GEN6_PMIER) & GEN6_PM_RPS_EVENTS) | pm_irqs);
  2339. POSTING_READ(GEN6_PMIER);
  2340. ibx_irq_postinstall(dev);
  2341. return 0;
  2342. }
  2343. static int valleyview_irq_postinstall(struct drm_device *dev)
  2344. {
  2345. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2346. u32 gt_irqs;
  2347. u32 enable_mask;
  2348. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  2349. unsigned long irqflags;
  2350. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  2351. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2352. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2353. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2354. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2355. /*
  2356. *Leave vblank interrupts masked initially. enable/disable will
  2357. * toggle them based on usage.
  2358. */
  2359. dev_priv->irq_mask = (~enable_mask) |
  2360. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  2361. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  2362. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2363. POSTING_READ(PORT_HOTPLUG_EN);
  2364. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  2365. I915_WRITE(VLV_IER, enable_mask);
  2366. I915_WRITE(VLV_IIR, 0xffffffff);
  2367. I915_WRITE(PIPESTAT(0), 0xffff);
  2368. I915_WRITE(PIPESTAT(1), 0xffff);
  2369. POSTING_READ(VLV_IER);
  2370. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2371. * just to make the assert_spin_locked check happy. */
  2372. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2373. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  2374. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2375. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  2376. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2377. I915_WRITE(VLV_IIR, 0xffffffff);
  2378. I915_WRITE(VLV_IIR, 0xffffffff);
  2379. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2380. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  2381. gt_irqs = GT_RENDER_USER_INTERRUPT | GT_BSD_USER_INTERRUPT |
  2382. GT_BLT_USER_INTERRUPT;
  2383. I915_WRITE(GTIER, gt_irqs);
  2384. POSTING_READ(GTIER);
  2385. /* ack & enable invalid PTE error interrupts */
  2386. #if 0 /* FIXME: add support to irq handler for checking these bits */
  2387. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2388. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  2389. #endif
  2390. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  2391. return 0;
  2392. }
  2393. static void valleyview_irq_uninstall(struct drm_device *dev)
  2394. {
  2395. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2396. int pipe;
  2397. if (!dev_priv)
  2398. return;
  2399. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2400. for_each_pipe(pipe)
  2401. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2402. I915_WRITE(HWSTAM, 0xffffffff);
  2403. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2404. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2405. for_each_pipe(pipe)
  2406. I915_WRITE(PIPESTAT(pipe), 0xffff);
  2407. I915_WRITE(VLV_IIR, 0xffffffff);
  2408. I915_WRITE(VLV_IMR, 0xffffffff);
  2409. I915_WRITE(VLV_IER, 0x0);
  2410. POSTING_READ(VLV_IER);
  2411. }
  2412. static void ironlake_irq_uninstall(struct drm_device *dev)
  2413. {
  2414. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2415. if (!dev_priv)
  2416. return;
  2417. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2418. I915_WRITE(HWSTAM, 0xffffffff);
  2419. I915_WRITE(DEIMR, 0xffffffff);
  2420. I915_WRITE(DEIER, 0x0);
  2421. I915_WRITE(DEIIR, I915_READ(DEIIR));
  2422. if (IS_GEN7(dev))
  2423. I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
  2424. I915_WRITE(GTIMR, 0xffffffff);
  2425. I915_WRITE(GTIER, 0x0);
  2426. I915_WRITE(GTIIR, I915_READ(GTIIR));
  2427. if (HAS_PCH_NOP(dev))
  2428. return;
  2429. I915_WRITE(SDEIMR, 0xffffffff);
  2430. I915_WRITE(SDEIER, 0x0);
  2431. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  2432. if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
  2433. I915_WRITE(SERR_INT, I915_READ(SERR_INT));
  2434. }
  2435. static void i8xx_irq_preinstall(struct drm_device * dev)
  2436. {
  2437. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2438. int pipe;
  2439. atomic_set(&dev_priv->irq_received, 0);
  2440. for_each_pipe(pipe)
  2441. I915_WRITE(PIPESTAT(pipe), 0);
  2442. I915_WRITE16(IMR, 0xffff);
  2443. I915_WRITE16(IER, 0x0);
  2444. POSTING_READ16(IER);
  2445. }
  2446. static int i8xx_irq_postinstall(struct drm_device *dev)
  2447. {
  2448. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2449. I915_WRITE16(EMR,
  2450. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2451. /* Unmask the interrupts that we always want on. */
  2452. dev_priv->irq_mask =
  2453. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2454. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2455. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2456. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2457. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2458. I915_WRITE16(IMR, dev_priv->irq_mask);
  2459. I915_WRITE16(IER,
  2460. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2461. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2462. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2463. I915_USER_INTERRUPT);
  2464. POSTING_READ16(IER);
  2465. return 0;
  2466. }
  2467. /*
  2468. * Returns true when a page flip has completed.
  2469. */
  2470. static bool i8xx_handle_vblank(struct drm_device *dev,
  2471. int pipe, u16 iir)
  2472. {
  2473. drm_i915_private_t *dev_priv = dev->dev_private;
  2474. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2475. if (!drm_handle_vblank(dev, pipe))
  2476. return false;
  2477. if ((iir & flip_pending) == 0)
  2478. return false;
  2479. intel_prepare_page_flip(dev, pipe);
  2480. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2481. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2482. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2483. * the flip is completed (no longer pending). Since this doesn't raise
  2484. * an interrupt per se, we watch for the change at vblank.
  2485. */
  2486. if (I915_READ16(ISR) & flip_pending)
  2487. return false;
  2488. intel_finish_page_flip(dev, pipe);
  2489. return true;
  2490. }
  2491. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2492. {
  2493. struct drm_device *dev = (struct drm_device *) arg;
  2494. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2495. u16 iir, new_iir;
  2496. u32 pipe_stats[2];
  2497. unsigned long irqflags;
  2498. int irq_received;
  2499. int pipe;
  2500. u16 flip_mask =
  2501. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2502. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2503. atomic_inc(&dev_priv->irq_received);
  2504. iir = I915_READ16(IIR);
  2505. if (iir == 0)
  2506. return IRQ_NONE;
  2507. while (iir & ~flip_mask) {
  2508. /* Can't rely on pipestat interrupt bit in iir as it might
  2509. * have been cleared after the pipestat interrupt was received.
  2510. * It doesn't set the bit in iir again, but it still produces
  2511. * interrupts (for non-MSI).
  2512. */
  2513. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2514. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2515. i915_handle_error(dev, false);
  2516. for_each_pipe(pipe) {
  2517. int reg = PIPESTAT(pipe);
  2518. pipe_stats[pipe] = I915_READ(reg);
  2519. /*
  2520. * Clear the PIPE*STAT regs before the IIR
  2521. */
  2522. if (pipe_stats[pipe] & 0x8000ffff) {
  2523. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2524. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2525. pipe_name(pipe));
  2526. I915_WRITE(reg, pipe_stats[pipe]);
  2527. irq_received = 1;
  2528. }
  2529. }
  2530. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2531. I915_WRITE16(IIR, iir & ~flip_mask);
  2532. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2533. i915_update_dri1_breadcrumb(dev);
  2534. if (iir & I915_USER_INTERRUPT)
  2535. notify_ring(dev, &dev_priv->ring[RCS]);
  2536. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2537. i8xx_handle_vblank(dev, 0, iir))
  2538. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2539. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2540. i8xx_handle_vblank(dev, 1, iir))
  2541. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2542. iir = new_iir;
  2543. }
  2544. return IRQ_HANDLED;
  2545. }
  2546. static void i8xx_irq_uninstall(struct drm_device * dev)
  2547. {
  2548. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2549. int pipe;
  2550. for_each_pipe(pipe) {
  2551. /* Clear enable bits; then clear status bits */
  2552. I915_WRITE(PIPESTAT(pipe), 0);
  2553. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2554. }
  2555. I915_WRITE16(IMR, 0xffff);
  2556. I915_WRITE16(IER, 0x0);
  2557. I915_WRITE16(IIR, I915_READ16(IIR));
  2558. }
  2559. static void i915_irq_preinstall(struct drm_device * dev)
  2560. {
  2561. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2562. int pipe;
  2563. atomic_set(&dev_priv->irq_received, 0);
  2564. if (I915_HAS_HOTPLUG(dev)) {
  2565. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2566. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2567. }
  2568. I915_WRITE16(HWSTAM, 0xeffe);
  2569. for_each_pipe(pipe)
  2570. I915_WRITE(PIPESTAT(pipe), 0);
  2571. I915_WRITE(IMR, 0xffffffff);
  2572. I915_WRITE(IER, 0x0);
  2573. POSTING_READ(IER);
  2574. }
  2575. static int i915_irq_postinstall(struct drm_device *dev)
  2576. {
  2577. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2578. u32 enable_mask;
  2579. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2580. /* Unmask the interrupts that we always want on. */
  2581. dev_priv->irq_mask =
  2582. ~(I915_ASLE_INTERRUPT |
  2583. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2584. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2585. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2586. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2587. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2588. enable_mask =
  2589. I915_ASLE_INTERRUPT |
  2590. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2591. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2592. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2593. I915_USER_INTERRUPT;
  2594. if (I915_HAS_HOTPLUG(dev)) {
  2595. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2596. POSTING_READ(PORT_HOTPLUG_EN);
  2597. /* Enable in IER... */
  2598. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2599. /* and unmask in IMR */
  2600. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2601. }
  2602. I915_WRITE(IMR, dev_priv->irq_mask);
  2603. I915_WRITE(IER, enable_mask);
  2604. POSTING_READ(IER);
  2605. i915_enable_asle_pipestat(dev);
  2606. return 0;
  2607. }
  2608. /*
  2609. * Returns true when a page flip has completed.
  2610. */
  2611. static bool i915_handle_vblank(struct drm_device *dev,
  2612. int plane, int pipe, u32 iir)
  2613. {
  2614. drm_i915_private_t *dev_priv = dev->dev_private;
  2615. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2616. if (!drm_handle_vblank(dev, pipe))
  2617. return false;
  2618. if ((iir & flip_pending) == 0)
  2619. return false;
  2620. intel_prepare_page_flip(dev, plane);
  2621. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2622. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2623. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2624. * the flip is completed (no longer pending). Since this doesn't raise
  2625. * an interrupt per se, we watch for the change at vblank.
  2626. */
  2627. if (I915_READ(ISR) & flip_pending)
  2628. return false;
  2629. intel_finish_page_flip(dev, pipe);
  2630. return true;
  2631. }
  2632. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2633. {
  2634. struct drm_device *dev = (struct drm_device *) arg;
  2635. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2636. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2637. unsigned long irqflags;
  2638. u32 flip_mask =
  2639. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2640. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2641. int pipe, ret = IRQ_NONE;
  2642. atomic_inc(&dev_priv->irq_received);
  2643. iir = I915_READ(IIR);
  2644. do {
  2645. bool irq_received = (iir & ~flip_mask) != 0;
  2646. bool blc_event = false;
  2647. /* Can't rely on pipestat interrupt bit in iir as it might
  2648. * have been cleared after the pipestat interrupt was received.
  2649. * It doesn't set the bit in iir again, but it still produces
  2650. * interrupts (for non-MSI).
  2651. */
  2652. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2653. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2654. i915_handle_error(dev, false);
  2655. for_each_pipe(pipe) {
  2656. int reg = PIPESTAT(pipe);
  2657. pipe_stats[pipe] = I915_READ(reg);
  2658. /* Clear the PIPE*STAT regs before the IIR */
  2659. if (pipe_stats[pipe] & 0x8000ffff) {
  2660. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2661. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2662. pipe_name(pipe));
  2663. I915_WRITE(reg, pipe_stats[pipe]);
  2664. irq_received = true;
  2665. }
  2666. }
  2667. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2668. if (!irq_received)
  2669. break;
  2670. /* Consume port. Then clear IIR or we'll miss events */
  2671. if ((I915_HAS_HOTPLUG(dev)) &&
  2672. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2673. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2674. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2675. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2676. hotplug_status);
  2677. intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
  2678. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2679. POSTING_READ(PORT_HOTPLUG_STAT);
  2680. }
  2681. I915_WRITE(IIR, iir & ~flip_mask);
  2682. new_iir = I915_READ(IIR); /* Flush posted writes */
  2683. if (iir & I915_USER_INTERRUPT)
  2684. notify_ring(dev, &dev_priv->ring[RCS]);
  2685. for_each_pipe(pipe) {
  2686. int plane = pipe;
  2687. if (IS_MOBILE(dev))
  2688. plane = !plane;
  2689. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2690. i915_handle_vblank(dev, plane, pipe, iir))
  2691. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2692. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2693. blc_event = true;
  2694. }
  2695. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2696. intel_opregion_asle_intr(dev);
  2697. /* With MSI, interrupts are only generated when iir
  2698. * transitions from zero to nonzero. If another bit got
  2699. * set while we were handling the existing iir bits, then
  2700. * we would never get another interrupt.
  2701. *
  2702. * This is fine on non-MSI as well, as if we hit this path
  2703. * we avoid exiting the interrupt handler only to generate
  2704. * another one.
  2705. *
  2706. * Note that for MSI this could cause a stray interrupt report
  2707. * if an interrupt landed in the time between writing IIR and
  2708. * the posting read. This should be rare enough to never
  2709. * trigger the 99% of 100,000 interrupts test for disabling
  2710. * stray interrupts.
  2711. */
  2712. ret = IRQ_HANDLED;
  2713. iir = new_iir;
  2714. } while (iir & ~flip_mask);
  2715. i915_update_dri1_breadcrumb(dev);
  2716. return ret;
  2717. }
  2718. static void i915_irq_uninstall(struct drm_device * dev)
  2719. {
  2720. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2721. int pipe;
  2722. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2723. if (I915_HAS_HOTPLUG(dev)) {
  2724. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2725. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2726. }
  2727. I915_WRITE16(HWSTAM, 0xffff);
  2728. for_each_pipe(pipe) {
  2729. /* Clear enable bits; then clear status bits */
  2730. I915_WRITE(PIPESTAT(pipe), 0);
  2731. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2732. }
  2733. I915_WRITE(IMR, 0xffffffff);
  2734. I915_WRITE(IER, 0x0);
  2735. I915_WRITE(IIR, I915_READ(IIR));
  2736. }
  2737. static void i965_irq_preinstall(struct drm_device * dev)
  2738. {
  2739. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2740. int pipe;
  2741. atomic_set(&dev_priv->irq_received, 0);
  2742. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2743. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2744. I915_WRITE(HWSTAM, 0xeffe);
  2745. for_each_pipe(pipe)
  2746. I915_WRITE(PIPESTAT(pipe), 0);
  2747. I915_WRITE(IMR, 0xffffffff);
  2748. I915_WRITE(IER, 0x0);
  2749. POSTING_READ(IER);
  2750. }
  2751. static int i965_irq_postinstall(struct drm_device *dev)
  2752. {
  2753. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2754. u32 enable_mask;
  2755. u32 error_mask;
  2756. unsigned long irqflags;
  2757. /* Unmask the interrupts that we always want on. */
  2758. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2759. I915_DISPLAY_PORT_INTERRUPT |
  2760. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2761. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2762. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2763. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2764. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2765. enable_mask = ~dev_priv->irq_mask;
  2766. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2767. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2768. enable_mask |= I915_USER_INTERRUPT;
  2769. if (IS_G4X(dev))
  2770. enable_mask |= I915_BSD_USER_INTERRUPT;
  2771. /* Interrupt setup is already guaranteed to be single-threaded, this is
  2772. * just to make the assert_spin_locked check happy. */
  2773. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2774. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2775. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2776. /*
  2777. * Enable some error detection, note the instruction error mask
  2778. * bit is reserved, so we leave it masked.
  2779. */
  2780. if (IS_G4X(dev)) {
  2781. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2782. GM45_ERROR_MEM_PRIV |
  2783. GM45_ERROR_CP_PRIV |
  2784. I915_ERROR_MEMORY_REFRESH);
  2785. } else {
  2786. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2787. I915_ERROR_MEMORY_REFRESH);
  2788. }
  2789. I915_WRITE(EMR, error_mask);
  2790. I915_WRITE(IMR, dev_priv->irq_mask);
  2791. I915_WRITE(IER, enable_mask);
  2792. POSTING_READ(IER);
  2793. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2794. POSTING_READ(PORT_HOTPLUG_EN);
  2795. i915_enable_asle_pipestat(dev);
  2796. return 0;
  2797. }
  2798. static void i915_hpd_irq_setup(struct drm_device *dev)
  2799. {
  2800. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2801. struct drm_mode_config *mode_config = &dev->mode_config;
  2802. struct intel_encoder *intel_encoder;
  2803. u32 hotplug_en;
  2804. assert_spin_locked(&dev_priv->irq_lock);
  2805. if (I915_HAS_HOTPLUG(dev)) {
  2806. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2807. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2808. /* Note HDMI and DP share hotplug bits */
  2809. /* enable bits are the same for all generations */
  2810. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2811. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2812. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2813. /* Programming the CRT detection parameters tends
  2814. to generate a spurious hotplug event about three
  2815. seconds later. So just do it once.
  2816. */
  2817. if (IS_G4X(dev))
  2818. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2819. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2820. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2821. /* Ignore TV since it's buggy */
  2822. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2823. }
  2824. }
  2825. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2826. {
  2827. struct drm_device *dev = (struct drm_device *) arg;
  2828. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2829. u32 iir, new_iir;
  2830. u32 pipe_stats[I915_MAX_PIPES];
  2831. unsigned long irqflags;
  2832. int irq_received;
  2833. int ret = IRQ_NONE, pipe;
  2834. u32 flip_mask =
  2835. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2836. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2837. atomic_inc(&dev_priv->irq_received);
  2838. iir = I915_READ(IIR);
  2839. for (;;) {
  2840. bool blc_event = false;
  2841. irq_received = (iir & ~flip_mask) != 0;
  2842. /* Can't rely on pipestat interrupt bit in iir as it might
  2843. * have been cleared after the pipestat interrupt was received.
  2844. * It doesn't set the bit in iir again, but it still produces
  2845. * interrupts (for non-MSI).
  2846. */
  2847. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2848. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2849. i915_handle_error(dev, false);
  2850. for_each_pipe(pipe) {
  2851. int reg = PIPESTAT(pipe);
  2852. pipe_stats[pipe] = I915_READ(reg);
  2853. /*
  2854. * Clear the PIPE*STAT regs before the IIR
  2855. */
  2856. if (pipe_stats[pipe] & 0x8000ffff) {
  2857. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2858. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2859. pipe_name(pipe));
  2860. I915_WRITE(reg, pipe_stats[pipe]);
  2861. irq_received = 1;
  2862. }
  2863. }
  2864. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2865. if (!irq_received)
  2866. break;
  2867. ret = IRQ_HANDLED;
  2868. /* Consume port. Then clear IIR or we'll miss events */
  2869. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2870. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2871. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2872. HOTPLUG_INT_STATUS_G4X :
  2873. HOTPLUG_INT_STATUS_I915);
  2874. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2875. hotplug_status);
  2876. intel_hpd_irq_handler(dev, hotplug_trigger,
  2877. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i915);
  2878. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2879. I915_READ(PORT_HOTPLUG_STAT);
  2880. }
  2881. I915_WRITE(IIR, iir & ~flip_mask);
  2882. new_iir = I915_READ(IIR); /* Flush posted writes */
  2883. if (iir & I915_USER_INTERRUPT)
  2884. notify_ring(dev, &dev_priv->ring[RCS]);
  2885. if (iir & I915_BSD_USER_INTERRUPT)
  2886. notify_ring(dev, &dev_priv->ring[VCS]);
  2887. for_each_pipe(pipe) {
  2888. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2889. i915_handle_vblank(dev, pipe, pipe, iir))
  2890. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2891. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2892. blc_event = true;
  2893. }
  2894. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2895. intel_opregion_asle_intr(dev);
  2896. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2897. gmbus_irq_handler(dev);
  2898. /* With MSI, interrupts are only generated when iir
  2899. * transitions from zero to nonzero. If another bit got
  2900. * set while we were handling the existing iir bits, then
  2901. * we would never get another interrupt.
  2902. *
  2903. * This is fine on non-MSI as well, as if we hit this path
  2904. * we avoid exiting the interrupt handler only to generate
  2905. * another one.
  2906. *
  2907. * Note that for MSI this could cause a stray interrupt report
  2908. * if an interrupt landed in the time between writing IIR and
  2909. * the posting read. This should be rare enough to never
  2910. * trigger the 99% of 100,000 interrupts test for disabling
  2911. * stray interrupts.
  2912. */
  2913. iir = new_iir;
  2914. }
  2915. i915_update_dri1_breadcrumb(dev);
  2916. return ret;
  2917. }
  2918. static void i965_irq_uninstall(struct drm_device * dev)
  2919. {
  2920. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2921. int pipe;
  2922. if (!dev_priv)
  2923. return;
  2924. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2925. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2926. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2927. I915_WRITE(HWSTAM, 0xffffffff);
  2928. for_each_pipe(pipe)
  2929. I915_WRITE(PIPESTAT(pipe), 0);
  2930. I915_WRITE(IMR, 0xffffffff);
  2931. I915_WRITE(IER, 0x0);
  2932. for_each_pipe(pipe)
  2933. I915_WRITE(PIPESTAT(pipe),
  2934. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2935. I915_WRITE(IIR, I915_READ(IIR));
  2936. }
  2937. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2938. {
  2939. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2940. struct drm_device *dev = dev_priv->dev;
  2941. struct drm_mode_config *mode_config = &dev->mode_config;
  2942. unsigned long irqflags;
  2943. int i;
  2944. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2945. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2946. struct drm_connector *connector;
  2947. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2948. continue;
  2949. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2950. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2951. struct intel_connector *intel_connector = to_intel_connector(connector);
  2952. if (intel_connector->encoder->hpd_pin == i) {
  2953. if (connector->polled != intel_connector->polled)
  2954. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2955. drm_get_connector_name(connector));
  2956. connector->polled = intel_connector->polled;
  2957. if (!connector->polled)
  2958. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2959. }
  2960. }
  2961. }
  2962. if (dev_priv->display.hpd_irq_setup)
  2963. dev_priv->display.hpd_irq_setup(dev);
  2964. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2965. }
  2966. void intel_irq_init(struct drm_device *dev)
  2967. {
  2968. struct drm_i915_private *dev_priv = dev->dev_private;
  2969. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2970. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2971. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2972. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2973. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2974. i915_hangcheck_elapsed,
  2975. (unsigned long) dev);
  2976. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2977. (unsigned long) dev_priv);
  2978. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2979. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2980. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2981. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2982. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2983. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2984. }
  2985. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2986. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2987. else
  2988. dev->driver->get_vblank_timestamp = NULL;
  2989. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2990. if (IS_VALLEYVIEW(dev)) {
  2991. dev->driver->irq_handler = valleyview_irq_handler;
  2992. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2993. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2994. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2995. dev->driver->enable_vblank = valleyview_enable_vblank;
  2996. dev->driver->disable_vblank = valleyview_disable_vblank;
  2997. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2998. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2999. /* Share uninstall handlers with ILK/SNB */
  3000. dev->driver->irq_handler = ivybridge_irq_handler;
  3001. dev->driver->irq_preinstall = ivybridge_irq_preinstall;
  3002. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  3003. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  3004. dev->driver->enable_vblank = ivybridge_enable_vblank;
  3005. dev->driver->disable_vblank = ivybridge_disable_vblank;
  3006. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  3007. } else if (HAS_PCH_SPLIT(dev)) {
  3008. dev->driver->irq_handler = ironlake_irq_handler;
  3009. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  3010. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3011. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  3012. dev->driver->enable_vblank = ironlake_enable_vblank;
  3013. dev->driver->disable_vblank = ironlake_disable_vblank;
  3014. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  3015. } else {
  3016. if (INTEL_INFO(dev)->gen == 2) {
  3017. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  3018. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3019. dev->driver->irq_handler = i8xx_irq_handler;
  3020. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  3021. } else if (INTEL_INFO(dev)->gen == 3) {
  3022. dev->driver->irq_preinstall = i915_irq_preinstall;
  3023. dev->driver->irq_postinstall = i915_irq_postinstall;
  3024. dev->driver->irq_uninstall = i915_irq_uninstall;
  3025. dev->driver->irq_handler = i915_irq_handler;
  3026. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3027. } else {
  3028. dev->driver->irq_preinstall = i965_irq_preinstall;
  3029. dev->driver->irq_postinstall = i965_irq_postinstall;
  3030. dev->driver->irq_uninstall = i965_irq_uninstall;
  3031. dev->driver->irq_handler = i965_irq_handler;
  3032. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3033. }
  3034. dev->driver->enable_vblank = i915_enable_vblank;
  3035. dev->driver->disable_vblank = i915_disable_vblank;
  3036. }
  3037. }
  3038. void intel_hpd_init(struct drm_device *dev)
  3039. {
  3040. struct drm_i915_private *dev_priv = dev->dev_private;
  3041. struct drm_mode_config *mode_config = &dev->mode_config;
  3042. struct drm_connector *connector;
  3043. unsigned long irqflags;
  3044. int i;
  3045. for (i = 1; i < HPD_NUM_PINS; i++) {
  3046. dev_priv->hpd_stats[i].hpd_cnt = 0;
  3047. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  3048. }
  3049. list_for_each_entry(connector, &mode_config->connector_list, head) {
  3050. struct intel_connector *intel_connector = to_intel_connector(connector);
  3051. connector->polled = intel_connector->polled;
  3052. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  3053. connector->polled = DRM_CONNECTOR_POLL_HPD;
  3054. }
  3055. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3056. * just to make the assert_spin_locked checks happy. */
  3057. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  3058. if (dev_priv->display.hpd_irq_setup)
  3059. dev_priv->display.hpd_irq_setup(dev);
  3060. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  3061. }