intel.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447
  1. #include <linux/init.h>
  2. #include <linux/kernel.h>
  3. #include <linux/string.h>
  4. #include <linux/bitops.h>
  5. #include <linux/smp.h>
  6. #include <linux/thread_info.h>
  7. #include <linux/module.h>
  8. #include <asm/processor.h>
  9. #include <asm/pgtable.h>
  10. #include <asm/msr.h>
  11. #include <asm/uaccess.h>
  12. #include <asm/ds.h>
  13. #include <asm/bugs.h>
  14. #ifdef CONFIG_X86_64
  15. #include <asm/topology.h>
  16. #include <asm/numa_64.h>
  17. #endif
  18. #include "cpu.h"
  19. #ifdef CONFIG_X86_LOCAL_APIC
  20. #include <asm/mpspec.h>
  21. #include <asm/apic.h>
  22. #include <asm/genapic.h>
  23. #endif
  24. static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
  25. {
  26. /* Unmask CPUID levels if masked: */
  27. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  28. u64 misc_enable;
  29. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  30. if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
  31. misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
  32. wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  33. c->cpuid_level = cpuid_eax(0);
  34. }
  35. }
  36. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  37. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  38. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  39. #ifdef CONFIG_X86_64
  40. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  41. #else
  42. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  43. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  44. c->x86_cache_alignment = 128;
  45. #endif
  46. /*
  47. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  48. * with P/T states and does not stop in deep C-states
  49. */
  50. if (c->x86_power & (1 << 8)) {
  51. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  52. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  53. }
  54. /*
  55. * There is a known erratum on Pentium III and Core Solo
  56. * and Core Duo CPUs.
  57. * " Page with PAT set to WC while associated MTRR is UC
  58. * may consolidate to UC "
  59. * Because of this erratum, it is better to stick with
  60. * setting WC in MTRR rather than using PAT on these CPUs.
  61. *
  62. * Enable PAT WC only on P4, Core 2 or later CPUs.
  63. */
  64. if (c->x86 == 6 && c->x86_model < 15)
  65. clear_cpu_cap(c, X86_FEATURE_PAT);
  66. }
  67. #ifdef CONFIG_X86_32
  68. /*
  69. * Early probe support logic for ppro memory erratum #50
  70. *
  71. * This is called before we do cpu ident work
  72. */
  73. int __cpuinit ppro_with_ram_bug(void)
  74. {
  75. /* Uses data from early_cpu_detect now */
  76. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  77. boot_cpu_data.x86 == 6 &&
  78. boot_cpu_data.x86_model == 1 &&
  79. boot_cpu_data.x86_mask < 8) {
  80. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  81. return 1;
  82. }
  83. return 0;
  84. }
  85. #ifdef CONFIG_X86_F00F_BUG
  86. static void __cpuinit trap_init_f00f_bug(void)
  87. {
  88. __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
  89. /*
  90. * Update the IDT descriptor and reload the IDT so that
  91. * it uses the read-only mapped virtual address.
  92. */
  93. idt_descr.address = fix_to_virt(FIX_F00F_IDT);
  94. load_idt(&idt_descr);
  95. }
  96. #endif
  97. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  98. {
  99. unsigned long lo, hi;
  100. #ifdef CONFIG_X86_F00F_BUG
  101. /*
  102. * All current models of Pentium and Pentium with MMX technology CPUs
  103. * have the F0 0F bug, which lets nonprivileged users lock up the system.
  104. * Note that the workaround only should be initialized once...
  105. */
  106. c->f00f_bug = 0;
  107. if (!paravirt_enabled() && c->x86 == 5) {
  108. static int f00f_workaround_enabled;
  109. c->f00f_bug = 1;
  110. if (!f00f_workaround_enabled) {
  111. trap_init_f00f_bug();
  112. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  113. f00f_workaround_enabled = 1;
  114. }
  115. }
  116. #endif
  117. /*
  118. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  119. * model 3 mask 3
  120. */
  121. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  122. clear_cpu_cap(c, X86_FEATURE_SEP);
  123. /*
  124. * P4 Xeon errata 037 workaround.
  125. * Hardware prefetcher may cause stale data to be loaded into the cache.
  126. */
  127. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  128. rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
  129. if ((lo & (1<<9)) == 0) {
  130. printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
  131. printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
  132. lo |= (1<<9); /* Disable hw prefetching */
  133. wrmsr (MSR_IA32_MISC_ENABLE, lo, hi);
  134. }
  135. }
  136. /*
  137. * See if we have a good local APIC by checking for buggy Pentia,
  138. * i.e. all B steppings and the C2 stepping of P54C when using their
  139. * integrated APIC (see 11AP erratum in "Pentium Processor
  140. * Specification Update").
  141. */
  142. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  143. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  144. set_cpu_cap(c, X86_FEATURE_11AP);
  145. #ifdef CONFIG_X86_INTEL_USERCOPY
  146. /*
  147. * Set up the preferred alignment for movsl bulk memory moves
  148. */
  149. switch (c->x86) {
  150. case 4: /* 486: untested */
  151. break;
  152. case 5: /* Old Pentia: untested */
  153. break;
  154. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  155. movsl_mask.mask = 7;
  156. break;
  157. case 15: /* P4 is OK down to 8-byte alignment */
  158. movsl_mask.mask = 7;
  159. break;
  160. }
  161. #endif
  162. #ifdef CONFIG_X86_NUMAQ
  163. numaq_tsc_disable();
  164. #endif
  165. }
  166. #else
  167. static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
  168. {
  169. }
  170. #endif
  171. static void __cpuinit srat_detect_node(void)
  172. {
  173. #if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
  174. unsigned node;
  175. int cpu = smp_processor_id();
  176. int apicid = hard_smp_processor_id();
  177. /* Don't do the funky fallback heuristics the AMD version employs
  178. for now. */
  179. node = apicid_to_node[apicid];
  180. if (node == NUMA_NO_NODE || !node_online(node))
  181. node = first_node(node_online_map);
  182. numa_set_node(cpu, node);
  183. printk(KERN_INFO "CPU %d/0x%x -> Node %d\n", cpu, apicid, node);
  184. #endif
  185. }
  186. /*
  187. * find out the number of processor cores on the die
  188. */
  189. static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
  190. {
  191. unsigned int eax, ebx, ecx, edx;
  192. if (c->cpuid_level < 4)
  193. return 1;
  194. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  195. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  196. if (eax & 0x1f)
  197. return ((eax >> 26) + 1);
  198. else
  199. return 1;
  200. }
  201. static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
  202. {
  203. /* Intel VMX MSR indicated features */
  204. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  205. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  206. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  207. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  208. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  209. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  210. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  211. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  212. clear_cpu_cap(c, X86_FEATURE_VNMI);
  213. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  214. clear_cpu_cap(c, X86_FEATURE_EPT);
  215. clear_cpu_cap(c, X86_FEATURE_VPID);
  216. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  217. msr_ctl = vmx_msr_high | vmx_msr_low;
  218. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  219. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  220. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  221. set_cpu_cap(c, X86_FEATURE_VNMI);
  222. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  223. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  224. vmx_msr_low, vmx_msr_high);
  225. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  226. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  227. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  228. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  229. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  230. set_cpu_cap(c, X86_FEATURE_EPT);
  231. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  232. set_cpu_cap(c, X86_FEATURE_VPID);
  233. }
  234. }
  235. static void __cpuinit init_intel(struct cpuinfo_x86 *c)
  236. {
  237. unsigned int l2 = 0;
  238. early_init_intel(c);
  239. intel_workarounds(c);
  240. /*
  241. * Detect the extended topology information if available. This
  242. * will reinitialise the initial_apicid which will be used
  243. * in init_intel_cacheinfo()
  244. */
  245. detect_extended_topology(c);
  246. l2 = init_intel_cacheinfo(c);
  247. if (c->cpuid_level > 9) {
  248. unsigned eax = cpuid_eax(10);
  249. /* Check for version and the number of counters */
  250. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  251. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  252. }
  253. if (cpu_has_xmm2)
  254. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  255. if (cpu_has_ds) {
  256. unsigned int l1;
  257. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  258. if (!(l1 & (1<<11)))
  259. set_cpu_cap(c, X86_FEATURE_BTS);
  260. if (!(l1 & (1<<12)))
  261. set_cpu_cap(c, X86_FEATURE_PEBS);
  262. ds_init_intel(c);
  263. }
  264. #ifdef CONFIG_X86_64
  265. if (c->x86 == 15)
  266. c->x86_cache_alignment = c->x86_clflush_size * 2;
  267. if (c->x86 == 6)
  268. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  269. #else
  270. /*
  271. * Names for the Pentium II/Celeron processors
  272. * detectable only by also checking the cache size.
  273. * Dixon is NOT a Celeron.
  274. */
  275. if (c->x86 == 6) {
  276. char *p = NULL;
  277. switch (c->x86_model) {
  278. case 5:
  279. if (c->x86_mask == 0) {
  280. if (l2 == 0)
  281. p = "Celeron (Covington)";
  282. else if (l2 == 256)
  283. p = "Mobile Pentium II (Dixon)";
  284. }
  285. break;
  286. case 6:
  287. if (l2 == 128)
  288. p = "Celeron (Mendocino)";
  289. else if (c->x86_mask == 0 || c->x86_mask == 5)
  290. p = "Celeron-A";
  291. break;
  292. case 8:
  293. if (l2 == 128)
  294. p = "Celeron (Coppermine)";
  295. break;
  296. }
  297. if (p)
  298. strcpy(c->x86_model_id, p);
  299. }
  300. if (c->x86 == 15)
  301. set_cpu_cap(c, X86_FEATURE_P4);
  302. if (c->x86 == 6)
  303. set_cpu_cap(c, X86_FEATURE_P3);
  304. #endif
  305. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  306. /*
  307. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  308. * detection.
  309. */
  310. c->x86_max_cores = intel_num_cpu_cores(c);
  311. #ifdef CONFIG_X86_32
  312. detect_ht(c);
  313. #endif
  314. }
  315. /* Work around errata */
  316. srat_detect_node();
  317. if (cpu_has(c, X86_FEATURE_VMX))
  318. detect_vmx_virtcap(c);
  319. }
  320. #ifdef CONFIG_X86_32
  321. static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  322. {
  323. /*
  324. * Intel PIII Tualatin. This comes in two flavours.
  325. * One has 256kb of cache, the other 512. We have no way
  326. * to determine which, so we use a boottime override
  327. * for the 512kb model, and assume 256 otherwise.
  328. */
  329. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  330. size = 256;
  331. return size;
  332. }
  333. #endif
  334. static struct cpu_dev intel_cpu_dev __cpuinitdata = {
  335. .c_vendor = "Intel",
  336. .c_ident = { "GenuineIntel" },
  337. #ifdef CONFIG_X86_32
  338. .c_models = {
  339. { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
  340. {
  341. [0] = "486 DX-25/33",
  342. [1] = "486 DX-50",
  343. [2] = "486 SX",
  344. [3] = "486 DX/2",
  345. [4] = "486 SL",
  346. [5] = "486 SX/2",
  347. [7] = "486 DX/2-WB",
  348. [8] = "486 DX/4",
  349. [9] = "486 DX/4-WB"
  350. }
  351. },
  352. { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
  353. {
  354. [0] = "Pentium 60/66 A-step",
  355. [1] = "Pentium 60/66",
  356. [2] = "Pentium 75 - 200",
  357. [3] = "OverDrive PODP5V83",
  358. [4] = "Pentium MMX",
  359. [7] = "Mobile Pentium 75 - 200",
  360. [8] = "Mobile Pentium MMX"
  361. }
  362. },
  363. { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
  364. {
  365. [0] = "Pentium Pro A-step",
  366. [1] = "Pentium Pro",
  367. [3] = "Pentium II (Klamath)",
  368. [4] = "Pentium II (Deschutes)",
  369. [5] = "Pentium II (Deschutes)",
  370. [6] = "Mobile Pentium II",
  371. [7] = "Pentium III (Katmai)",
  372. [8] = "Pentium III (Coppermine)",
  373. [10] = "Pentium III (Cascades)",
  374. [11] = "Pentium III (Tualatin)",
  375. }
  376. },
  377. { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
  378. {
  379. [0] = "Pentium 4 (Unknown)",
  380. [1] = "Pentium 4 (Willamette)",
  381. [2] = "Pentium 4 (Northwood)",
  382. [4] = "Pentium 4 (Foster)",
  383. [5] = "Pentium 4 (Foster)",
  384. }
  385. },
  386. },
  387. .c_size_cache = intel_size_cache,
  388. #endif
  389. .c_early_init = early_init_intel,
  390. .c_init = init_intel,
  391. .c_x86_vendor = X86_VENDOR_INTEL,
  392. };
  393. cpu_dev_register(intel_cpu_dev);