vxge-config.c 131 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2009 Neterion Inc.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include "vxge-traffic.h"
  19. #include "vxge-config.h"
  20. /*
  21. * __vxge_hw_channel_allocate - Allocate memory for channel
  22. * This function allocates required memory for the channel and various arrays
  23. * in the channel
  24. */
  25. struct __vxge_hw_channel*
  26. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  27. enum __vxge_hw_channel_type type,
  28. u32 length, u32 per_dtr_space, void *userdata)
  29. {
  30. struct __vxge_hw_channel *channel;
  31. struct __vxge_hw_device *hldev;
  32. int size = 0;
  33. u32 vp_id;
  34. hldev = vph->vpath->hldev;
  35. vp_id = vph->vpath->vp_id;
  36. switch (type) {
  37. case VXGE_HW_CHANNEL_TYPE_FIFO:
  38. size = sizeof(struct __vxge_hw_fifo);
  39. break;
  40. case VXGE_HW_CHANNEL_TYPE_RING:
  41. size = sizeof(struct __vxge_hw_ring);
  42. break;
  43. default:
  44. break;
  45. }
  46. channel = kzalloc(size, GFP_KERNEL);
  47. if (channel == NULL)
  48. goto exit0;
  49. INIT_LIST_HEAD(&channel->item);
  50. channel->common_reg = hldev->common_reg;
  51. channel->first_vp_id = hldev->first_vp_id;
  52. channel->type = type;
  53. channel->devh = hldev;
  54. channel->vph = vph;
  55. channel->userdata = userdata;
  56. channel->per_dtr_space = per_dtr_space;
  57. channel->length = length;
  58. channel->vp_id = vp_id;
  59. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  60. if (channel->work_arr == NULL)
  61. goto exit1;
  62. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  63. if (channel->free_arr == NULL)
  64. goto exit1;
  65. channel->free_ptr = length;
  66. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  67. if (channel->reserve_arr == NULL)
  68. goto exit1;
  69. channel->reserve_ptr = length;
  70. channel->reserve_top = 0;
  71. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  72. if (channel->orig_arr == NULL)
  73. goto exit1;
  74. return channel;
  75. exit1:
  76. __vxge_hw_channel_free(channel);
  77. exit0:
  78. return NULL;
  79. }
  80. /*
  81. * __vxge_hw_channel_free - Free memory allocated for channel
  82. * This function deallocates memory from the channel and various arrays
  83. * in the channel
  84. */
  85. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  86. {
  87. kfree(channel->work_arr);
  88. kfree(channel->free_arr);
  89. kfree(channel->reserve_arr);
  90. kfree(channel->orig_arr);
  91. kfree(channel);
  92. }
  93. /*
  94. * __vxge_hw_channel_initialize - Initialize a channel
  95. * This function initializes a channel by properly setting the
  96. * various references
  97. */
  98. enum vxge_hw_status
  99. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  100. {
  101. u32 i;
  102. struct __vxge_hw_virtualpath *vpath;
  103. vpath = channel->vph->vpath;
  104. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  105. for (i = 0; i < channel->length; i++)
  106. channel->orig_arr[i] = channel->reserve_arr[i];
  107. }
  108. switch (channel->type) {
  109. case VXGE_HW_CHANNEL_TYPE_FIFO:
  110. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  111. channel->stats = &((struct __vxge_hw_fifo *)
  112. channel)->stats->common_stats;
  113. break;
  114. case VXGE_HW_CHANNEL_TYPE_RING:
  115. vpath->ringh = (struct __vxge_hw_ring *)channel;
  116. channel->stats = &((struct __vxge_hw_ring *)
  117. channel)->stats->common_stats;
  118. break;
  119. default:
  120. break;
  121. }
  122. return VXGE_HW_OK;
  123. }
  124. /*
  125. * __vxge_hw_channel_reset - Resets a channel
  126. * This function resets a channel by properly setting the various references
  127. */
  128. enum vxge_hw_status
  129. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  130. {
  131. u32 i;
  132. for (i = 0; i < channel->length; i++) {
  133. if (channel->reserve_arr != NULL)
  134. channel->reserve_arr[i] = channel->orig_arr[i];
  135. if (channel->free_arr != NULL)
  136. channel->free_arr[i] = NULL;
  137. if (channel->work_arr != NULL)
  138. channel->work_arr[i] = NULL;
  139. }
  140. channel->free_ptr = channel->length;
  141. channel->reserve_ptr = channel->length;
  142. channel->reserve_top = 0;
  143. channel->post_index = 0;
  144. channel->compl_index = 0;
  145. return VXGE_HW_OK;
  146. }
  147. /*
  148. * __vxge_hw_device_pci_e_init
  149. * Initialize certain PCI/PCI-X configuration registers
  150. * with recommended values. Save config space for future hw resets.
  151. */
  152. void
  153. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  154. {
  155. u16 cmd = 0;
  156. /* Set the PErr Repconse bit and SERR in PCI command register. */
  157. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  158. cmd |= 0x140;
  159. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  160. pci_save_state(hldev->pdev);
  161. return;
  162. }
  163. /*
  164. * __vxge_hw_device_register_poll
  165. * Will poll certain register for specified amount of time.
  166. * Will poll until masked bit is not cleared.
  167. */
  168. enum vxge_hw_status
  169. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  170. {
  171. u64 val64;
  172. u32 i = 0;
  173. enum vxge_hw_status ret = VXGE_HW_FAIL;
  174. udelay(10);
  175. do {
  176. val64 = readq(reg);
  177. if (!(val64 & mask))
  178. return VXGE_HW_OK;
  179. udelay(100);
  180. } while (++i <= 9);
  181. i = 0;
  182. do {
  183. val64 = readq(reg);
  184. if (!(val64 & mask))
  185. return VXGE_HW_OK;
  186. mdelay(1);
  187. } while (++i <= max_millis);
  188. return ret;
  189. }
  190. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  191. * in progress
  192. * This routine checks the vpath reset in progress register is turned zero
  193. */
  194. enum vxge_hw_status
  195. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  196. {
  197. enum vxge_hw_status status;
  198. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  199. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  200. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  201. return status;
  202. }
  203. /*
  204. * __vxge_hw_device_toc_get
  205. * This routine sets the swapper and reads the toc pointer and returns the
  206. * memory mapped address of the toc
  207. */
  208. struct vxge_hw_toc_reg __iomem *
  209. __vxge_hw_device_toc_get(void __iomem *bar0)
  210. {
  211. u64 val64;
  212. struct vxge_hw_toc_reg __iomem *toc = NULL;
  213. enum vxge_hw_status status;
  214. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  215. (struct vxge_hw_legacy_reg __iomem *)bar0;
  216. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  217. if (status != VXGE_HW_OK)
  218. goto exit;
  219. val64 = readq(&legacy_reg->toc_first_pointer);
  220. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  221. exit:
  222. return toc;
  223. }
  224. /*
  225. * __vxge_hw_device_reg_addr_get
  226. * This routine sets the swapper and reads the toc pointer and initializes the
  227. * register location pointers in the device object. It waits until the ric is
  228. * completed initializing registers.
  229. */
  230. enum vxge_hw_status
  231. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  232. {
  233. u64 val64;
  234. u32 i;
  235. enum vxge_hw_status status = VXGE_HW_OK;
  236. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  237. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  238. if (hldev->toc_reg == NULL) {
  239. status = VXGE_HW_FAIL;
  240. goto exit;
  241. }
  242. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  243. hldev->common_reg =
  244. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  245. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  246. hldev->mrpcim_reg =
  247. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  248. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  249. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  250. hldev->srpcim_reg[i] =
  251. (struct vxge_hw_srpcim_reg __iomem *)
  252. (hldev->bar0 + val64);
  253. }
  254. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  255. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  256. hldev->vpmgmt_reg[i] =
  257. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  258. }
  259. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  260. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  261. hldev->vpath_reg[i] =
  262. (struct vxge_hw_vpath_reg __iomem *)
  263. (hldev->bar0 + val64);
  264. }
  265. val64 = readq(&hldev->toc_reg->toc_kdfc);
  266. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  267. case 0:
  268. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  269. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  270. break;
  271. default:
  272. break;
  273. }
  274. status = __vxge_hw_device_vpath_reset_in_prog_check(
  275. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  276. exit:
  277. return status;
  278. }
  279. /*
  280. * __vxge_hw_device_id_get
  281. * This routine returns sets the device id and revision numbers into the device
  282. * structure
  283. */
  284. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  285. {
  286. u64 val64;
  287. val64 = readq(&hldev->common_reg->titan_asic_id);
  288. hldev->device_id =
  289. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  290. hldev->major_revision =
  291. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  292. hldev->minor_revision =
  293. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  294. return;
  295. }
  296. /*
  297. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  298. * This routine returns the Access Rights of the driver
  299. */
  300. static u32
  301. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  302. {
  303. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  304. switch (host_type) {
  305. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  306. if (func_id == 0) {
  307. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  308. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  309. }
  310. break;
  311. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  312. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  313. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  314. break;
  315. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  316. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  317. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  318. break;
  319. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  320. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  321. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  322. break;
  323. case VXGE_HW_SR_VH_FUNCTION0:
  324. case VXGE_HW_VH_NORMAL_FUNCTION:
  325. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  326. break;
  327. }
  328. return access_rights;
  329. }
  330. /*
  331. * __vxge_hw_device_is_privilaged
  332. * This routine checks if the device function is privilaged or not
  333. */
  334. enum vxge_hw_status
  335. __vxge_hw_device_is_privilaged(u32 host_type, u32 func_id)
  336. {
  337. if (__vxge_hw_device_access_rights_get(host_type,
  338. func_id) &
  339. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)
  340. return VXGE_HW_OK;
  341. else
  342. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  343. }
  344. /*
  345. * __vxge_hw_device_host_info_get
  346. * This routine returns the host type assignments
  347. */
  348. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  349. {
  350. u64 val64;
  351. u32 i;
  352. val64 = readq(&hldev->common_reg->host_type_assignments);
  353. hldev->host_type =
  354. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  355. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  356. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  357. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  358. continue;
  359. hldev->func_id =
  360. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  361. hldev->access_rights = __vxge_hw_device_access_rights_get(
  362. hldev->host_type, hldev->func_id);
  363. hldev->first_vp_id = i;
  364. break;
  365. }
  366. return;
  367. }
  368. /*
  369. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  370. * link width and signalling rate.
  371. */
  372. static enum vxge_hw_status
  373. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  374. {
  375. int exp_cap;
  376. u16 lnk;
  377. /* Get the negotiated link width and speed from PCI config space */
  378. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  379. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  380. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  381. return VXGE_HW_ERR_INVALID_PCI_INFO;
  382. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  383. case PCIE_LNK_WIDTH_RESRV:
  384. case PCIE_LNK_X1:
  385. case PCIE_LNK_X2:
  386. case PCIE_LNK_X4:
  387. case PCIE_LNK_X8:
  388. break;
  389. default:
  390. return VXGE_HW_ERR_INVALID_PCI_INFO;
  391. }
  392. return VXGE_HW_OK;
  393. }
  394. /*
  395. * __vxge_hw_device_initialize
  396. * Initialize Titan-V hardware.
  397. */
  398. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  399. {
  400. enum vxge_hw_status status = VXGE_HW_OK;
  401. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev->host_type,
  402. hldev->func_id)) {
  403. /* Validate the pci-e link width and speed */
  404. status = __vxge_hw_verify_pci_e_info(hldev);
  405. if (status != VXGE_HW_OK)
  406. goto exit;
  407. }
  408. exit:
  409. return status;
  410. }
  411. /**
  412. * vxge_hw_device_hw_info_get - Get the hw information
  413. * Returns the vpath mask that has the bits set for each vpath allocated
  414. * for the driver, FW version information and the first mac addresse for
  415. * each vpath
  416. */
  417. enum vxge_hw_status __devinit
  418. vxge_hw_device_hw_info_get(void __iomem *bar0,
  419. struct vxge_hw_device_hw_info *hw_info)
  420. {
  421. u32 i;
  422. u64 val64;
  423. struct vxge_hw_toc_reg __iomem *toc;
  424. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  425. struct vxge_hw_common_reg __iomem *common_reg;
  426. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  427. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  428. enum vxge_hw_status status;
  429. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  430. toc = __vxge_hw_device_toc_get(bar0);
  431. if (toc == NULL) {
  432. status = VXGE_HW_ERR_CRITICAL;
  433. goto exit;
  434. }
  435. val64 = readq(&toc->toc_common_pointer);
  436. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  437. status = __vxge_hw_device_vpath_reset_in_prog_check(
  438. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  439. if (status != VXGE_HW_OK)
  440. goto exit;
  441. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  442. val64 = readq(&common_reg->host_type_assignments);
  443. hw_info->host_type =
  444. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  445. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  446. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  447. continue;
  448. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  449. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  450. (bar0 + val64);
  451. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  452. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  453. hw_info->func_id) &
  454. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  455. val64 = readq(&toc->toc_mrpcim_pointer);
  456. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  457. (bar0 + val64);
  458. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  459. wmb();
  460. }
  461. val64 = readq(&toc->toc_vpath_pointer[i]);
  462. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  463. hw_info->function_mode =
  464. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  465. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  466. if (status != VXGE_HW_OK)
  467. goto exit;
  468. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  469. if (status != VXGE_HW_OK)
  470. goto exit;
  471. break;
  472. }
  473. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  474. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  475. continue;
  476. val64 = readq(&toc->toc_vpath_pointer[i]);
  477. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  478. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  479. hw_info->mac_addrs[i],
  480. hw_info->mac_addr_masks[i]);
  481. if (status != VXGE_HW_OK)
  482. goto exit;
  483. }
  484. exit:
  485. return status;
  486. }
  487. /*
  488. * vxge_hw_device_initialize - Initialize Titan device.
  489. * Initialize Titan device. Note that all the arguments of this public API
  490. * are 'IN', including @hldev. Driver cooperates with
  491. * OS to find new Titan device, locate its PCI and memory spaces.
  492. *
  493. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  494. * to enable the latter to perform Titan hardware initialization.
  495. */
  496. enum vxge_hw_status __devinit
  497. vxge_hw_device_initialize(
  498. struct __vxge_hw_device **devh,
  499. struct vxge_hw_device_attr *attr,
  500. struct vxge_hw_device_config *device_config)
  501. {
  502. u32 i;
  503. u32 nblocks = 0;
  504. struct __vxge_hw_device *hldev = NULL;
  505. enum vxge_hw_status status = VXGE_HW_OK;
  506. status = __vxge_hw_device_config_check(device_config);
  507. if (status != VXGE_HW_OK)
  508. goto exit;
  509. hldev = (struct __vxge_hw_device *)
  510. vmalloc(sizeof(struct __vxge_hw_device));
  511. if (hldev == NULL) {
  512. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  513. goto exit;
  514. }
  515. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  516. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  517. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  518. /* apply config */
  519. memcpy(&hldev->config, device_config,
  520. sizeof(struct vxge_hw_device_config));
  521. hldev->bar0 = attr->bar0;
  522. hldev->pdev = attr->pdev;
  523. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  524. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  525. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  526. __vxge_hw_device_pci_e_init(hldev);
  527. status = __vxge_hw_device_reg_addr_get(hldev);
  528. if (status != VXGE_HW_OK)
  529. goto exit;
  530. __vxge_hw_device_id_get(hldev);
  531. __vxge_hw_device_host_info_get(hldev);
  532. /* Incrementing for stats blocks */
  533. nblocks++;
  534. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  535. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  536. continue;
  537. if (device_config->vp_config[i].ring.enable ==
  538. VXGE_HW_RING_ENABLE)
  539. nblocks += device_config->vp_config[i].ring.ring_blocks;
  540. if (device_config->vp_config[i].fifo.enable ==
  541. VXGE_HW_FIFO_ENABLE)
  542. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  543. nblocks++;
  544. }
  545. if (__vxge_hw_blockpool_create(hldev,
  546. &hldev->block_pool,
  547. device_config->dma_blockpool_initial + nblocks,
  548. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  549. vxge_hw_device_terminate(hldev);
  550. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  551. goto exit;
  552. }
  553. status = __vxge_hw_device_initialize(hldev);
  554. if (status != VXGE_HW_OK) {
  555. vxge_hw_device_terminate(hldev);
  556. goto exit;
  557. }
  558. *devh = hldev;
  559. exit:
  560. return status;
  561. }
  562. /*
  563. * vxge_hw_device_terminate - Terminate Titan device.
  564. * Terminate HW device.
  565. */
  566. void
  567. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  568. {
  569. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  570. hldev->magic = VXGE_HW_DEVICE_DEAD;
  571. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  572. vfree(hldev);
  573. }
  574. /*
  575. * vxge_hw_device_stats_get - Get the device hw statistics.
  576. * Returns the vpath h/w stats for the device.
  577. */
  578. enum vxge_hw_status
  579. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  580. struct vxge_hw_device_stats_hw_info *hw_stats)
  581. {
  582. u32 i;
  583. enum vxge_hw_status status = VXGE_HW_OK;
  584. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  585. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  586. (hldev->virtual_paths[i].vp_open ==
  587. VXGE_HW_VP_NOT_OPEN))
  588. continue;
  589. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  590. hldev->virtual_paths[i].hw_stats,
  591. sizeof(struct vxge_hw_vpath_stats_hw_info));
  592. status = __vxge_hw_vpath_stats_get(
  593. &hldev->virtual_paths[i],
  594. hldev->virtual_paths[i].hw_stats);
  595. }
  596. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  597. sizeof(struct vxge_hw_device_stats_hw_info));
  598. return status;
  599. }
  600. /*
  601. * vxge_hw_driver_stats_get - Get the device sw statistics.
  602. * Returns the vpath s/w stats for the device.
  603. */
  604. enum vxge_hw_status vxge_hw_driver_stats_get(
  605. struct __vxge_hw_device *hldev,
  606. struct vxge_hw_device_stats_sw_info *sw_stats)
  607. {
  608. enum vxge_hw_status status = VXGE_HW_OK;
  609. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  610. sizeof(struct vxge_hw_device_stats_sw_info));
  611. return status;
  612. }
  613. /*
  614. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  615. * and offset and perform an operation
  616. * Get the statistics from the given location and offset.
  617. */
  618. enum vxge_hw_status
  619. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  620. u32 operation, u32 location, u32 offset, u64 *stat)
  621. {
  622. u64 val64;
  623. enum vxge_hw_status status = VXGE_HW_OK;
  624. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  625. hldev->func_id);
  626. if (status != VXGE_HW_OK)
  627. goto exit;
  628. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  629. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  630. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  631. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  632. status = __vxge_hw_pio_mem_write64(val64,
  633. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  634. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  635. hldev->config.device_poll_millis);
  636. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  637. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  638. else
  639. *stat = 0;
  640. exit:
  641. return status;
  642. }
  643. /*
  644. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  645. * Get the Statistics on aggregate port
  646. */
  647. enum vxge_hw_status
  648. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  649. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  650. {
  651. u64 *val64;
  652. int i;
  653. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  654. enum vxge_hw_status status = VXGE_HW_OK;
  655. val64 = (u64 *)aggr_stats;
  656. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  657. hldev->func_id);
  658. if (status != VXGE_HW_OK)
  659. goto exit;
  660. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  661. status = vxge_hw_mrpcim_stats_access(hldev,
  662. VXGE_HW_STATS_OP_READ,
  663. VXGE_HW_STATS_LOC_AGGR,
  664. ((offset + (104 * port)) >> 3), val64);
  665. if (status != VXGE_HW_OK)
  666. goto exit;
  667. offset += 8;
  668. val64++;
  669. }
  670. exit:
  671. return status;
  672. }
  673. /*
  674. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  675. * Get the Statistics on port
  676. */
  677. enum vxge_hw_status
  678. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  679. struct vxge_hw_xmac_port_stats *port_stats)
  680. {
  681. u64 *val64;
  682. enum vxge_hw_status status = VXGE_HW_OK;
  683. int i;
  684. u32 offset = 0x0;
  685. val64 = (u64 *) port_stats;
  686. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  687. hldev->func_id);
  688. if (status != VXGE_HW_OK)
  689. goto exit;
  690. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  691. status = vxge_hw_mrpcim_stats_access(hldev,
  692. VXGE_HW_STATS_OP_READ,
  693. VXGE_HW_STATS_LOC_AGGR,
  694. ((offset + (608 * port)) >> 3), val64);
  695. if (status != VXGE_HW_OK)
  696. goto exit;
  697. offset += 8;
  698. val64++;
  699. }
  700. exit:
  701. return status;
  702. }
  703. /*
  704. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  705. * Get the XMAC Statistics
  706. */
  707. enum vxge_hw_status
  708. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  709. struct vxge_hw_xmac_stats *xmac_stats)
  710. {
  711. enum vxge_hw_status status = VXGE_HW_OK;
  712. u32 i;
  713. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  714. 0, &xmac_stats->aggr_stats[0]);
  715. if (status != VXGE_HW_OK)
  716. goto exit;
  717. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  718. 1, &xmac_stats->aggr_stats[1]);
  719. if (status != VXGE_HW_OK)
  720. goto exit;
  721. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  722. status = vxge_hw_device_xmac_port_stats_get(hldev,
  723. i, &xmac_stats->port_stats[i]);
  724. if (status != VXGE_HW_OK)
  725. goto exit;
  726. }
  727. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  728. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  729. continue;
  730. status = __vxge_hw_vpath_xmac_tx_stats_get(
  731. &hldev->virtual_paths[i],
  732. &xmac_stats->vpath_tx_stats[i]);
  733. if (status != VXGE_HW_OK)
  734. goto exit;
  735. status = __vxge_hw_vpath_xmac_rx_stats_get(
  736. &hldev->virtual_paths[i],
  737. &xmac_stats->vpath_rx_stats[i]);
  738. if (status != VXGE_HW_OK)
  739. goto exit;
  740. }
  741. exit:
  742. return status;
  743. }
  744. /*
  745. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  746. * This routine is used to dynamically change the debug output
  747. */
  748. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  749. enum vxge_debug_level level, u32 mask)
  750. {
  751. if (hldev == NULL)
  752. return;
  753. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  754. defined(VXGE_DEBUG_ERR_MASK)
  755. hldev->debug_module_mask = mask;
  756. hldev->debug_level = level;
  757. #endif
  758. #if defined(VXGE_DEBUG_ERR_MASK)
  759. hldev->level_err = level & VXGE_ERR;
  760. #endif
  761. #if defined(VXGE_DEBUG_TRACE_MASK)
  762. hldev->level_trace = level & VXGE_TRACE;
  763. #endif
  764. }
  765. /*
  766. * vxge_hw_device_error_level_get - Get the error level
  767. * This routine returns the current error level set
  768. */
  769. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  770. {
  771. #if defined(VXGE_DEBUG_ERR_MASK)
  772. if (hldev == NULL)
  773. return VXGE_ERR;
  774. else
  775. return hldev->level_err;
  776. #else
  777. return 0;
  778. #endif
  779. }
  780. /*
  781. * vxge_hw_device_trace_level_get - Get the trace level
  782. * This routine returns the current trace level set
  783. */
  784. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  785. {
  786. #if defined(VXGE_DEBUG_TRACE_MASK)
  787. if (hldev == NULL)
  788. return VXGE_TRACE;
  789. else
  790. return hldev->level_trace;
  791. #else
  792. return 0;
  793. #endif
  794. }
  795. /*
  796. * vxge_hw_device_debug_mask_get - Get the debug mask
  797. * This routine returns the current debug mask set
  798. */
  799. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  800. {
  801. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  802. if (hldev == NULL)
  803. return 0;
  804. return hldev->debug_module_mask;
  805. #else
  806. return 0;
  807. #endif
  808. }
  809. /*
  810. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  811. * Returns the Pause frame generation and reception capability of the NIC.
  812. */
  813. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  814. u32 port, u32 *tx, u32 *rx)
  815. {
  816. u64 val64;
  817. enum vxge_hw_status status = VXGE_HW_OK;
  818. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  819. status = VXGE_HW_ERR_INVALID_DEVICE;
  820. goto exit;
  821. }
  822. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  823. status = VXGE_HW_ERR_INVALID_PORT;
  824. goto exit;
  825. }
  826. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  827. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  828. goto exit;
  829. }
  830. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  831. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  832. *tx = 1;
  833. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  834. *rx = 1;
  835. exit:
  836. return status;
  837. }
  838. /*
  839. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  840. * It can be used to set or reset Pause frame generation or reception
  841. * support of the NIC.
  842. */
  843. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  844. u32 port, u32 tx, u32 rx)
  845. {
  846. u64 val64;
  847. enum vxge_hw_status status = VXGE_HW_OK;
  848. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  849. status = VXGE_HW_ERR_INVALID_DEVICE;
  850. goto exit;
  851. }
  852. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  853. status = VXGE_HW_ERR_INVALID_PORT;
  854. goto exit;
  855. }
  856. status = __vxge_hw_device_is_privilaged(hldev->host_type,
  857. hldev->func_id);
  858. if (status != VXGE_HW_OK)
  859. goto exit;
  860. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  861. if (tx)
  862. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  863. else
  864. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  865. if (rx)
  866. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  867. else
  868. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  869. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  870. exit:
  871. return status;
  872. }
  873. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  874. {
  875. int link_width, exp_cap;
  876. u16 lnk;
  877. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  878. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  879. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  880. return link_width;
  881. }
  882. /*
  883. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  884. * This function returns the index of memory block
  885. */
  886. static inline u32
  887. __vxge_hw_ring_block_memblock_idx(u8 *block)
  888. {
  889. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  890. }
  891. /*
  892. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  893. * This function sets index to a memory block
  894. */
  895. static inline void
  896. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  897. {
  898. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  899. }
  900. /*
  901. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  902. * in RxD block
  903. * Sets the next block pointer in RxD block
  904. */
  905. static inline void
  906. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  907. {
  908. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  909. }
  910. /*
  911. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  912. * first block
  913. * Returns the dma address of the first RxD block
  914. */
  915. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  916. {
  917. struct vxge_hw_mempool_dma *dma_object;
  918. dma_object = ring->mempool->memblocks_dma_arr;
  919. vxge_assert(dma_object != NULL);
  920. return dma_object->addr;
  921. }
  922. /*
  923. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  924. * This function returns the dma address of a given item
  925. */
  926. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  927. void *item)
  928. {
  929. u32 memblock_idx;
  930. void *memblock;
  931. struct vxge_hw_mempool_dma *memblock_dma_object;
  932. ptrdiff_t dma_item_offset;
  933. /* get owner memblock index */
  934. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  935. /* get owner memblock by memblock index */
  936. memblock = mempoolh->memblocks_arr[memblock_idx];
  937. /* get memblock DMA object by memblock index */
  938. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  939. /* calculate offset in the memblock of this item */
  940. dma_item_offset = (u8 *)item - (u8 *)memblock;
  941. return memblock_dma_object->addr + dma_item_offset;
  942. }
  943. /*
  944. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  945. * This function returns the dma address of a given item
  946. */
  947. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  948. struct __vxge_hw_ring *ring, u32 from,
  949. u32 to)
  950. {
  951. u8 *to_item , *from_item;
  952. dma_addr_t to_dma;
  953. /* get "from" RxD block */
  954. from_item = mempoolh->items_arr[from];
  955. vxge_assert(from_item);
  956. /* get "to" RxD block */
  957. to_item = mempoolh->items_arr[to];
  958. vxge_assert(to_item);
  959. /* return address of the beginning of previous RxD block */
  960. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  961. /* set next pointer for this RxD block to point on
  962. * previous item's DMA start address */
  963. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  964. }
  965. /*
  966. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  967. * block callback
  968. * This function is callback passed to __vxge_hw_mempool_create to create memory
  969. * pool for RxD block
  970. */
  971. static void
  972. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  973. u32 memblock_index,
  974. struct vxge_hw_mempool_dma *dma_object,
  975. u32 index, u32 is_last)
  976. {
  977. u32 i;
  978. void *item = mempoolh->items_arr[index];
  979. struct __vxge_hw_ring *ring =
  980. (struct __vxge_hw_ring *)mempoolh->userdata;
  981. /* format rxds array */
  982. for (i = 0; i < ring->rxds_per_block; i++) {
  983. void *rxdblock_priv;
  984. void *uld_priv;
  985. struct vxge_hw_ring_rxd_1 *rxdp;
  986. u32 reserve_index = ring->channel.reserve_ptr -
  987. (index * ring->rxds_per_block + i + 1);
  988. u32 memblock_item_idx;
  989. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  990. i * ring->rxd_size;
  991. /* Note: memblock_item_idx is index of the item within
  992. * the memblock. For instance, in case of three RxD-blocks
  993. * per memblock this value can be 0, 1 or 2. */
  994. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  995. memblock_index, item,
  996. &memblock_item_idx);
  997. rxdp = (struct vxge_hw_ring_rxd_1 *)
  998. ring->channel.reserve_arr[reserve_index];
  999. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1000. /* pre-format Host_Control */
  1001. rxdp->host_control = (u64)(size_t)uld_priv;
  1002. }
  1003. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1004. if (is_last) {
  1005. /* link last one with first one */
  1006. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1007. }
  1008. if (index > 0) {
  1009. /* link this RxD block with previous one */
  1010. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1011. }
  1012. return;
  1013. }
  1014. /*
  1015. * __vxge_hw_ring_replenish - Initial replenish of RxDs
  1016. * This function replenishes the RxDs from reserve array to work array
  1017. */
  1018. enum vxge_hw_status
  1019. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring)
  1020. {
  1021. void *rxd;
  1022. struct __vxge_hw_channel *channel;
  1023. enum vxge_hw_status status = VXGE_HW_OK;
  1024. channel = &ring->channel;
  1025. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1026. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1027. vxge_assert(status == VXGE_HW_OK);
  1028. if (ring->rxd_init) {
  1029. status = ring->rxd_init(rxd, channel->userdata);
  1030. if (status != VXGE_HW_OK) {
  1031. vxge_hw_ring_rxd_free(ring, rxd);
  1032. goto exit;
  1033. }
  1034. }
  1035. vxge_hw_ring_rxd_post(ring, rxd);
  1036. }
  1037. status = VXGE_HW_OK;
  1038. exit:
  1039. return status;
  1040. }
  1041. /*
  1042. * __vxge_hw_ring_create - Create a Ring
  1043. * This function creates Ring and initializes it.
  1044. *
  1045. */
  1046. enum vxge_hw_status
  1047. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1048. struct vxge_hw_ring_attr *attr)
  1049. {
  1050. enum vxge_hw_status status = VXGE_HW_OK;
  1051. struct __vxge_hw_ring *ring;
  1052. u32 ring_length;
  1053. struct vxge_hw_ring_config *config;
  1054. struct __vxge_hw_device *hldev;
  1055. u32 vp_id;
  1056. struct vxge_hw_mempool_cbs ring_mp_callback;
  1057. if ((vp == NULL) || (attr == NULL)) {
  1058. status = VXGE_HW_FAIL;
  1059. goto exit;
  1060. }
  1061. hldev = vp->vpath->hldev;
  1062. vp_id = vp->vpath->vp_id;
  1063. config = &hldev->config.vp_config[vp_id].ring;
  1064. ring_length = config->ring_blocks *
  1065. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1066. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1067. VXGE_HW_CHANNEL_TYPE_RING,
  1068. ring_length,
  1069. attr->per_rxd_space,
  1070. attr->userdata);
  1071. if (ring == NULL) {
  1072. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1073. goto exit;
  1074. }
  1075. vp->vpath->ringh = ring;
  1076. ring->vp_id = vp_id;
  1077. ring->vp_reg = vp->vpath->vp_reg;
  1078. ring->common_reg = hldev->common_reg;
  1079. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1080. ring->config = config;
  1081. ring->callback = attr->callback;
  1082. ring->rxd_init = attr->rxd_init;
  1083. ring->rxd_term = attr->rxd_term;
  1084. ring->buffer_mode = config->buffer_mode;
  1085. ring->rxds_limit = config->rxds_limit;
  1086. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1087. ring->rxd_priv_size =
  1088. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1089. ring->per_rxd_space = attr->per_rxd_space;
  1090. ring->rxd_priv_size =
  1091. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1092. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1093. /* how many RxDs can fit into one block. Depends on configured
  1094. * buffer_mode. */
  1095. ring->rxds_per_block =
  1096. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1097. /* calculate actual RxD block private size */
  1098. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1099. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1100. ring->mempool = __vxge_hw_mempool_create(hldev,
  1101. VXGE_HW_BLOCK_SIZE,
  1102. VXGE_HW_BLOCK_SIZE,
  1103. ring->rxdblock_priv_size,
  1104. ring->config->ring_blocks,
  1105. ring->config->ring_blocks,
  1106. &ring_mp_callback,
  1107. ring);
  1108. if (ring->mempool == NULL) {
  1109. __vxge_hw_ring_delete(vp);
  1110. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1111. }
  1112. status = __vxge_hw_channel_initialize(&ring->channel);
  1113. if (status != VXGE_HW_OK) {
  1114. __vxge_hw_ring_delete(vp);
  1115. goto exit;
  1116. }
  1117. /* Note:
  1118. * Specifying rxd_init callback means two things:
  1119. * 1) rxds need to be initialized by driver at channel-open time;
  1120. * 2) rxds need to be posted at channel-open time
  1121. * (that's what the initial_replenish() below does)
  1122. * Currently we don't have a case when the 1) is done without the 2).
  1123. */
  1124. if (ring->rxd_init) {
  1125. status = vxge_hw_ring_replenish(ring);
  1126. if (status != VXGE_HW_OK) {
  1127. __vxge_hw_ring_delete(vp);
  1128. goto exit;
  1129. }
  1130. }
  1131. /* initial replenish will increment the counter in its post() routine,
  1132. * we have to reset it */
  1133. ring->stats->common_stats.usage_cnt = 0;
  1134. exit:
  1135. return status;
  1136. }
  1137. /*
  1138. * __vxge_hw_ring_abort - Returns the RxD
  1139. * This function terminates the RxDs of ring
  1140. */
  1141. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1142. {
  1143. void *rxdh;
  1144. struct __vxge_hw_channel *channel;
  1145. channel = &ring->channel;
  1146. for (;;) {
  1147. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1148. if (rxdh == NULL)
  1149. break;
  1150. vxge_hw_channel_dtr_complete(channel);
  1151. if (ring->rxd_term)
  1152. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1153. channel->userdata);
  1154. vxge_hw_channel_dtr_free(channel, rxdh);
  1155. }
  1156. return VXGE_HW_OK;
  1157. }
  1158. /*
  1159. * __vxge_hw_ring_reset - Resets the ring
  1160. * This function resets the ring during vpath reset operation
  1161. */
  1162. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1163. {
  1164. enum vxge_hw_status status = VXGE_HW_OK;
  1165. struct __vxge_hw_channel *channel;
  1166. channel = &ring->channel;
  1167. __vxge_hw_ring_abort(ring);
  1168. status = __vxge_hw_channel_reset(channel);
  1169. if (status != VXGE_HW_OK)
  1170. goto exit;
  1171. if (ring->rxd_init) {
  1172. status = vxge_hw_ring_replenish(ring);
  1173. if (status != VXGE_HW_OK)
  1174. goto exit;
  1175. }
  1176. exit:
  1177. return status;
  1178. }
  1179. /*
  1180. * __vxge_hw_ring_delete - Removes the ring
  1181. * This function freeup the memory pool and removes the ring
  1182. */
  1183. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1184. {
  1185. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1186. __vxge_hw_ring_abort(ring);
  1187. if (ring->mempool)
  1188. __vxge_hw_mempool_destroy(ring->mempool);
  1189. vp->vpath->ringh = NULL;
  1190. __vxge_hw_channel_free(&ring->channel);
  1191. return VXGE_HW_OK;
  1192. }
  1193. /*
  1194. * __vxge_hw_mempool_grow
  1195. * Will resize mempool up to %num_allocate value.
  1196. */
  1197. enum vxge_hw_status
  1198. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1199. u32 *num_allocated)
  1200. {
  1201. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1202. u32 n_items = mempool->items_per_memblock;
  1203. u32 start_block_idx = mempool->memblocks_allocated;
  1204. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1205. enum vxge_hw_status status = VXGE_HW_OK;
  1206. *num_allocated = 0;
  1207. if (end_block_idx > mempool->memblocks_max) {
  1208. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1209. goto exit;
  1210. }
  1211. for (i = start_block_idx; i < end_block_idx; i++) {
  1212. u32 j;
  1213. u32 is_last = ((end_block_idx - 1) == i);
  1214. struct vxge_hw_mempool_dma *dma_object =
  1215. mempool->memblocks_dma_arr + i;
  1216. void *the_memblock;
  1217. /* allocate memblock's private part. Each DMA memblock
  1218. * has a space allocated for item's private usage upon
  1219. * mempool's user request. Each time mempool grows, it will
  1220. * allocate new memblock and its private part at once.
  1221. * This helps to minimize memory usage a lot. */
  1222. mempool->memblocks_priv_arr[i] =
  1223. vmalloc(mempool->items_priv_size * n_items);
  1224. if (mempool->memblocks_priv_arr[i] == NULL) {
  1225. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1226. goto exit;
  1227. }
  1228. memset(mempool->memblocks_priv_arr[i], 0,
  1229. mempool->items_priv_size * n_items);
  1230. /* allocate DMA-capable memblock */
  1231. mempool->memblocks_arr[i] =
  1232. __vxge_hw_blockpool_malloc(mempool->devh,
  1233. mempool->memblock_size, dma_object);
  1234. if (mempool->memblocks_arr[i] == NULL) {
  1235. vfree(mempool->memblocks_priv_arr[i]);
  1236. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1237. goto exit;
  1238. }
  1239. (*num_allocated)++;
  1240. mempool->memblocks_allocated++;
  1241. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1242. the_memblock = mempool->memblocks_arr[i];
  1243. /* fill the items hash array */
  1244. for (j = 0; j < n_items; j++) {
  1245. u32 index = i * n_items + j;
  1246. if (first_time && index >= mempool->items_initial)
  1247. break;
  1248. mempool->items_arr[index] =
  1249. ((char *)the_memblock + j*mempool->item_size);
  1250. /* let caller to do more job on each item */
  1251. if (mempool->item_func_alloc != NULL)
  1252. mempool->item_func_alloc(mempool, i,
  1253. dma_object, index, is_last);
  1254. mempool->items_current = index + 1;
  1255. }
  1256. if (first_time && mempool->items_current ==
  1257. mempool->items_initial)
  1258. break;
  1259. }
  1260. exit:
  1261. return status;
  1262. }
  1263. /*
  1264. * vxge_hw_mempool_create
  1265. * This function will create memory pool object. Pool may grow but will
  1266. * never shrink. Pool consists of number of dynamically allocated blocks
  1267. * with size enough to hold %items_initial number of items. Memory is
  1268. * DMA-able but client must map/unmap before interoperating with the device.
  1269. */
  1270. struct vxge_hw_mempool*
  1271. __vxge_hw_mempool_create(
  1272. struct __vxge_hw_device *devh,
  1273. u32 memblock_size,
  1274. u32 item_size,
  1275. u32 items_priv_size,
  1276. u32 items_initial,
  1277. u32 items_max,
  1278. struct vxge_hw_mempool_cbs *mp_callback,
  1279. void *userdata)
  1280. {
  1281. enum vxge_hw_status status = VXGE_HW_OK;
  1282. u32 memblocks_to_allocate;
  1283. struct vxge_hw_mempool *mempool = NULL;
  1284. u32 allocated;
  1285. if (memblock_size < item_size) {
  1286. status = VXGE_HW_FAIL;
  1287. goto exit;
  1288. }
  1289. mempool = (struct vxge_hw_mempool *)
  1290. vmalloc(sizeof(struct vxge_hw_mempool));
  1291. if (mempool == NULL) {
  1292. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1293. goto exit;
  1294. }
  1295. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1296. mempool->devh = devh;
  1297. mempool->memblock_size = memblock_size;
  1298. mempool->items_max = items_max;
  1299. mempool->items_initial = items_initial;
  1300. mempool->item_size = item_size;
  1301. mempool->items_priv_size = items_priv_size;
  1302. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1303. mempool->userdata = userdata;
  1304. mempool->memblocks_allocated = 0;
  1305. mempool->items_per_memblock = memblock_size / item_size;
  1306. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1307. mempool->items_per_memblock;
  1308. /* allocate array of memblocks */
  1309. mempool->memblocks_arr =
  1310. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1311. if (mempool->memblocks_arr == NULL) {
  1312. __vxge_hw_mempool_destroy(mempool);
  1313. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1314. mempool = NULL;
  1315. goto exit;
  1316. }
  1317. memset(mempool->memblocks_arr, 0,
  1318. sizeof(void *) * mempool->memblocks_max);
  1319. /* allocate array of private parts of items per memblocks */
  1320. mempool->memblocks_priv_arr =
  1321. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1322. if (mempool->memblocks_priv_arr == NULL) {
  1323. __vxge_hw_mempool_destroy(mempool);
  1324. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1325. mempool = NULL;
  1326. goto exit;
  1327. }
  1328. memset(mempool->memblocks_priv_arr, 0,
  1329. sizeof(void *) * mempool->memblocks_max);
  1330. /* allocate array of memblocks DMA objects */
  1331. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1332. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1333. mempool->memblocks_max);
  1334. if (mempool->memblocks_dma_arr == NULL) {
  1335. __vxge_hw_mempool_destroy(mempool);
  1336. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1337. mempool = NULL;
  1338. goto exit;
  1339. }
  1340. memset(mempool->memblocks_dma_arr, 0,
  1341. sizeof(struct vxge_hw_mempool_dma) *
  1342. mempool->memblocks_max);
  1343. /* allocate hash array of items */
  1344. mempool->items_arr =
  1345. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1346. if (mempool->items_arr == NULL) {
  1347. __vxge_hw_mempool_destroy(mempool);
  1348. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1349. mempool = NULL;
  1350. goto exit;
  1351. }
  1352. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1353. /* calculate initial number of memblocks */
  1354. memblocks_to_allocate = (mempool->items_initial +
  1355. mempool->items_per_memblock - 1) /
  1356. mempool->items_per_memblock;
  1357. /* pre-allocate the mempool */
  1358. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1359. &allocated);
  1360. if (status != VXGE_HW_OK) {
  1361. __vxge_hw_mempool_destroy(mempool);
  1362. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1363. mempool = NULL;
  1364. goto exit;
  1365. }
  1366. exit:
  1367. return mempool;
  1368. }
  1369. /*
  1370. * vxge_hw_mempool_destroy
  1371. */
  1372. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1373. {
  1374. u32 i, j;
  1375. struct __vxge_hw_device *devh = mempool->devh;
  1376. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1377. struct vxge_hw_mempool_dma *dma_object;
  1378. vxge_assert(mempool->memblocks_arr[i]);
  1379. vxge_assert(mempool->memblocks_dma_arr + i);
  1380. dma_object = mempool->memblocks_dma_arr + i;
  1381. for (j = 0; j < mempool->items_per_memblock; j++) {
  1382. u32 index = i * mempool->items_per_memblock + j;
  1383. /* to skip last partially filled(if any) memblock */
  1384. if (index >= mempool->items_current)
  1385. break;
  1386. }
  1387. vfree(mempool->memblocks_priv_arr[i]);
  1388. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1389. mempool->memblock_size, dma_object);
  1390. }
  1391. vfree(mempool->items_arr);
  1392. vfree(mempool->memblocks_dma_arr);
  1393. vfree(mempool->memblocks_priv_arr);
  1394. vfree(mempool->memblocks_arr);
  1395. vfree(mempool);
  1396. }
  1397. /*
  1398. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1399. * Check the fifo configuration
  1400. */
  1401. enum vxge_hw_status
  1402. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1403. {
  1404. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1405. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1406. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1407. return VXGE_HW_OK;
  1408. }
  1409. /*
  1410. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1411. * Check the vpath configuration
  1412. */
  1413. enum vxge_hw_status
  1414. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1415. {
  1416. enum vxge_hw_status status;
  1417. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1418. (vp_config->min_bandwidth >
  1419. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1420. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1421. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1422. if (status != VXGE_HW_OK)
  1423. return status;
  1424. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1425. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1426. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1427. return VXGE_HW_BADCFG_VPATH_MTU;
  1428. if ((vp_config->rpa_strip_vlan_tag !=
  1429. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1430. (vp_config->rpa_strip_vlan_tag !=
  1431. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1432. (vp_config->rpa_strip_vlan_tag !=
  1433. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1434. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1435. return VXGE_HW_OK;
  1436. }
  1437. /*
  1438. * __vxge_hw_device_config_check - Check device configuration.
  1439. * Check the device configuration
  1440. */
  1441. enum vxge_hw_status
  1442. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1443. {
  1444. u32 i;
  1445. enum vxge_hw_status status;
  1446. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1447. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1448. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1449. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1450. return VXGE_HW_BADCFG_INTR_MODE;
  1451. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1452. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1453. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1454. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1455. status = __vxge_hw_device_vpath_config_check(
  1456. &new_config->vp_config[i]);
  1457. if (status != VXGE_HW_OK)
  1458. return status;
  1459. }
  1460. return VXGE_HW_OK;
  1461. }
  1462. /*
  1463. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1464. * Initialize Titan device config with default values.
  1465. */
  1466. enum vxge_hw_status __devinit
  1467. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1468. {
  1469. u32 i;
  1470. device_config->dma_blockpool_initial =
  1471. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1472. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1473. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1474. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1475. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1476. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1477. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1478. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1479. device_config->vp_config[i].vp_id = i;
  1480. device_config->vp_config[i].min_bandwidth =
  1481. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1482. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1483. device_config->vp_config[i].ring.ring_blocks =
  1484. VXGE_HW_DEF_RING_BLOCKS;
  1485. device_config->vp_config[i].ring.buffer_mode =
  1486. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1487. device_config->vp_config[i].ring.scatter_mode =
  1488. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1489. device_config->vp_config[i].ring.rxds_limit =
  1490. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1491. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1492. device_config->vp_config[i].fifo.fifo_blocks =
  1493. VXGE_HW_MIN_FIFO_BLOCKS;
  1494. device_config->vp_config[i].fifo.max_frags =
  1495. VXGE_HW_MAX_FIFO_FRAGS;
  1496. device_config->vp_config[i].fifo.memblock_size =
  1497. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1498. device_config->vp_config[i].fifo.alignment_size =
  1499. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1500. device_config->vp_config[i].fifo.intr =
  1501. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1502. device_config->vp_config[i].fifo.no_snoop_bits =
  1503. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1504. device_config->vp_config[i].tti.intr_enable =
  1505. VXGE_HW_TIM_INTR_DEFAULT;
  1506. device_config->vp_config[i].tti.btimer_val =
  1507. VXGE_HW_USE_FLASH_DEFAULT;
  1508. device_config->vp_config[i].tti.timer_ac_en =
  1509. VXGE_HW_USE_FLASH_DEFAULT;
  1510. device_config->vp_config[i].tti.timer_ci_en =
  1511. VXGE_HW_USE_FLASH_DEFAULT;
  1512. device_config->vp_config[i].tti.timer_ri_en =
  1513. VXGE_HW_USE_FLASH_DEFAULT;
  1514. device_config->vp_config[i].tti.rtimer_val =
  1515. VXGE_HW_USE_FLASH_DEFAULT;
  1516. device_config->vp_config[i].tti.util_sel =
  1517. VXGE_HW_USE_FLASH_DEFAULT;
  1518. device_config->vp_config[i].tti.ltimer_val =
  1519. VXGE_HW_USE_FLASH_DEFAULT;
  1520. device_config->vp_config[i].tti.urange_a =
  1521. VXGE_HW_USE_FLASH_DEFAULT;
  1522. device_config->vp_config[i].tti.uec_a =
  1523. VXGE_HW_USE_FLASH_DEFAULT;
  1524. device_config->vp_config[i].tti.urange_b =
  1525. VXGE_HW_USE_FLASH_DEFAULT;
  1526. device_config->vp_config[i].tti.uec_b =
  1527. VXGE_HW_USE_FLASH_DEFAULT;
  1528. device_config->vp_config[i].tti.urange_c =
  1529. VXGE_HW_USE_FLASH_DEFAULT;
  1530. device_config->vp_config[i].tti.uec_c =
  1531. VXGE_HW_USE_FLASH_DEFAULT;
  1532. device_config->vp_config[i].tti.uec_d =
  1533. VXGE_HW_USE_FLASH_DEFAULT;
  1534. device_config->vp_config[i].rti.intr_enable =
  1535. VXGE_HW_TIM_INTR_DEFAULT;
  1536. device_config->vp_config[i].rti.btimer_val =
  1537. VXGE_HW_USE_FLASH_DEFAULT;
  1538. device_config->vp_config[i].rti.timer_ac_en =
  1539. VXGE_HW_USE_FLASH_DEFAULT;
  1540. device_config->vp_config[i].rti.timer_ci_en =
  1541. VXGE_HW_USE_FLASH_DEFAULT;
  1542. device_config->vp_config[i].rti.timer_ri_en =
  1543. VXGE_HW_USE_FLASH_DEFAULT;
  1544. device_config->vp_config[i].rti.rtimer_val =
  1545. VXGE_HW_USE_FLASH_DEFAULT;
  1546. device_config->vp_config[i].rti.util_sel =
  1547. VXGE_HW_USE_FLASH_DEFAULT;
  1548. device_config->vp_config[i].rti.ltimer_val =
  1549. VXGE_HW_USE_FLASH_DEFAULT;
  1550. device_config->vp_config[i].rti.urange_a =
  1551. VXGE_HW_USE_FLASH_DEFAULT;
  1552. device_config->vp_config[i].rti.uec_a =
  1553. VXGE_HW_USE_FLASH_DEFAULT;
  1554. device_config->vp_config[i].rti.urange_b =
  1555. VXGE_HW_USE_FLASH_DEFAULT;
  1556. device_config->vp_config[i].rti.uec_b =
  1557. VXGE_HW_USE_FLASH_DEFAULT;
  1558. device_config->vp_config[i].rti.urange_c =
  1559. VXGE_HW_USE_FLASH_DEFAULT;
  1560. device_config->vp_config[i].rti.uec_c =
  1561. VXGE_HW_USE_FLASH_DEFAULT;
  1562. device_config->vp_config[i].rti.uec_d =
  1563. VXGE_HW_USE_FLASH_DEFAULT;
  1564. device_config->vp_config[i].mtu =
  1565. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1566. device_config->vp_config[i].rpa_strip_vlan_tag =
  1567. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1568. }
  1569. return VXGE_HW_OK;
  1570. }
  1571. /*
  1572. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1573. * Set the swapper bits appropriately for the lagacy section.
  1574. */
  1575. enum vxge_hw_status
  1576. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1577. {
  1578. u64 val64;
  1579. enum vxge_hw_status status = VXGE_HW_OK;
  1580. val64 = readq(&legacy_reg->toc_swapper_fb);
  1581. wmb();
  1582. switch (val64) {
  1583. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1584. return status;
  1585. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1586. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1587. &legacy_reg->pifm_rd_swap_en);
  1588. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1589. &legacy_reg->pifm_rd_flip_en);
  1590. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1591. &legacy_reg->pifm_wr_swap_en);
  1592. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1593. &legacy_reg->pifm_wr_flip_en);
  1594. break;
  1595. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1596. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1597. &legacy_reg->pifm_rd_swap_en);
  1598. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1599. &legacy_reg->pifm_wr_swap_en);
  1600. break;
  1601. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1602. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1603. &legacy_reg->pifm_rd_flip_en);
  1604. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1605. &legacy_reg->pifm_wr_flip_en);
  1606. break;
  1607. }
  1608. wmb();
  1609. val64 = readq(&legacy_reg->toc_swapper_fb);
  1610. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1611. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1612. return status;
  1613. }
  1614. /*
  1615. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1616. * Set the swapper bits appropriately for the vpath.
  1617. */
  1618. enum vxge_hw_status
  1619. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1620. {
  1621. #ifndef __BIG_ENDIAN
  1622. u64 val64;
  1623. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1624. wmb();
  1625. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1626. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1627. wmb();
  1628. #endif
  1629. return VXGE_HW_OK;
  1630. }
  1631. /*
  1632. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1633. * Set the swapper bits appropriately for the vpath.
  1634. */
  1635. enum vxge_hw_status
  1636. __vxge_hw_kdfc_swapper_set(
  1637. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1638. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1639. {
  1640. u64 val64;
  1641. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1642. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1643. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1644. wmb();
  1645. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1646. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1647. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1648. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1649. wmb();
  1650. }
  1651. return VXGE_HW_OK;
  1652. }
  1653. /*
  1654. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1655. * Get device configuration. Permits to retrieve at run-time configuration
  1656. * values that were used to initialize and configure the device.
  1657. */
  1658. enum vxge_hw_status
  1659. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1660. struct vxge_hw_device_config *dev_config, int size)
  1661. {
  1662. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1663. return VXGE_HW_ERR_INVALID_DEVICE;
  1664. if (size != sizeof(struct vxge_hw_device_config))
  1665. return VXGE_HW_ERR_VERSION_CONFLICT;
  1666. memcpy(dev_config, &hldev->config,
  1667. sizeof(struct vxge_hw_device_config));
  1668. return VXGE_HW_OK;
  1669. }
  1670. /*
  1671. * vxge_hw_mgmt_reg_read - Read Titan register.
  1672. */
  1673. enum vxge_hw_status
  1674. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1675. enum vxge_hw_mgmt_reg_type type,
  1676. u32 index, u32 offset, u64 *value)
  1677. {
  1678. enum vxge_hw_status status = VXGE_HW_OK;
  1679. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1680. status = VXGE_HW_ERR_INVALID_DEVICE;
  1681. goto exit;
  1682. }
  1683. switch (type) {
  1684. case vxge_hw_mgmt_reg_type_legacy:
  1685. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1686. status = VXGE_HW_ERR_INVALID_OFFSET;
  1687. break;
  1688. }
  1689. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1690. break;
  1691. case vxge_hw_mgmt_reg_type_toc:
  1692. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1693. status = VXGE_HW_ERR_INVALID_OFFSET;
  1694. break;
  1695. }
  1696. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1697. break;
  1698. case vxge_hw_mgmt_reg_type_common:
  1699. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1700. status = VXGE_HW_ERR_INVALID_OFFSET;
  1701. break;
  1702. }
  1703. *value = readq((void __iomem *)hldev->common_reg + offset);
  1704. break;
  1705. case vxge_hw_mgmt_reg_type_mrpcim:
  1706. if (!(hldev->access_rights &
  1707. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1708. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1709. break;
  1710. }
  1711. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1712. status = VXGE_HW_ERR_INVALID_OFFSET;
  1713. break;
  1714. }
  1715. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1716. break;
  1717. case vxge_hw_mgmt_reg_type_srpcim:
  1718. if (!(hldev->access_rights &
  1719. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1720. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1721. break;
  1722. }
  1723. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1724. status = VXGE_HW_ERR_INVALID_INDEX;
  1725. break;
  1726. }
  1727. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1728. status = VXGE_HW_ERR_INVALID_OFFSET;
  1729. break;
  1730. }
  1731. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1732. offset);
  1733. break;
  1734. case vxge_hw_mgmt_reg_type_vpmgmt:
  1735. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1736. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1737. status = VXGE_HW_ERR_INVALID_INDEX;
  1738. break;
  1739. }
  1740. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1741. status = VXGE_HW_ERR_INVALID_OFFSET;
  1742. break;
  1743. }
  1744. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1745. offset);
  1746. break;
  1747. case vxge_hw_mgmt_reg_type_vpath:
  1748. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1749. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1750. status = VXGE_HW_ERR_INVALID_INDEX;
  1751. break;
  1752. }
  1753. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1754. status = VXGE_HW_ERR_INVALID_INDEX;
  1755. break;
  1756. }
  1757. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1758. status = VXGE_HW_ERR_INVALID_OFFSET;
  1759. break;
  1760. }
  1761. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1762. offset);
  1763. break;
  1764. default:
  1765. status = VXGE_HW_ERR_INVALID_TYPE;
  1766. break;
  1767. }
  1768. exit:
  1769. return status;
  1770. }
  1771. /*
  1772. * vxge_hw_vpath_strip_fcs_check - Check for FCS strip.
  1773. */
  1774. enum vxge_hw_status
  1775. vxge_hw_vpath_strip_fcs_check(struct __vxge_hw_device *hldev, u64 vpath_mask)
  1776. {
  1777. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  1778. enum vxge_hw_status status = VXGE_HW_OK;
  1779. int i = 0, j = 0;
  1780. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1781. if (!((vpath_mask) & vxge_mBIT(i)))
  1782. continue;
  1783. vpmgmt_reg = hldev->vpmgmt_reg[i];
  1784. for (j = 0; j < VXGE_HW_MAC_MAX_MAC_PORT_ID; j++) {
  1785. if (readq(&vpmgmt_reg->rxmac_cfg0_port_vpmgmt_clone[j])
  1786. & VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_STRIP_FCS)
  1787. return VXGE_HW_FAIL;
  1788. }
  1789. }
  1790. return status;
  1791. }
  1792. /*
  1793. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1794. */
  1795. enum vxge_hw_status
  1796. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1797. enum vxge_hw_mgmt_reg_type type,
  1798. u32 index, u32 offset, u64 value)
  1799. {
  1800. enum vxge_hw_status status = VXGE_HW_OK;
  1801. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1802. status = VXGE_HW_ERR_INVALID_DEVICE;
  1803. goto exit;
  1804. }
  1805. switch (type) {
  1806. case vxge_hw_mgmt_reg_type_legacy:
  1807. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1808. status = VXGE_HW_ERR_INVALID_OFFSET;
  1809. break;
  1810. }
  1811. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1812. break;
  1813. case vxge_hw_mgmt_reg_type_toc:
  1814. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1815. status = VXGE_HW_ERR_INVALID_OFFSET;
  1816. break;
  1817. }
  1818. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1819. break;
  1820. case vxge_hw_mgmt_reg_type_common:
  1821. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1822. status = VXGE_HW_ERR_INVALID_OFFSET;
  1823. break;
  1824. }
  1825. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1826. break;
  1827. case vxge_hw_mgmt_reg_type_mrpcim:
  1828. if (!(hldev->access_rights &
  1829. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1830. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1831. break;
  1832. }
  1833. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1834. status = VXGE_HW_ERR_INVALID_OFFSET;
  1835. break;
  1836. }
  1837. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1838. break;
  1839. case vxge_hw_mgmt_reg_type_srpcim:
  1840. if (!(hldev->access_rights &
  1841. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1842. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1843. break;
  1844. }
  1845. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1846. status = VXGE_HW_ERR_INVALID_INDEX;
  1847. break;
  1848. }
  1849. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1850. status = VXGE_HW_ERR_INVALID_OFFSET;
  1851. break;
  1852. }
  1853. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  1854. offset);
  1855. break;
  1856. case vxge_hw_mgmt_reg_type_vpmgmt:
  1857. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1858. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1859. status = VXGE_HW_ERR_INVALID_INDEX;
  1860. break;
  1861. }
  1862. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1863. status = VXGE_HW_ERR_INVALID_OFFSET;
  1864. break;
  1865. }
  1866. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  1867. offset);
  1868. break;
  1869. case vxge_hw_mgmt_reg_type_vpath:
  1870. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  1871. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1872. status = VXGE_HW_ERR_INVALID_INDEX;
  1873. break;
  1874. }
  1875. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1876. status = VXGE_HW_ERR_INVALID_OFFSET;
  1877. break;
  1878. }
  1879. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  1880. offset);
  1881. break;
  1882. default:
  1883. status = VXGE_HW_ERR_INVALID_TYPE;
  1884. break;
  1885. }
  1886. exit:
  1887. return status;
  1888. }
  1889. /*
  1890. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  1891. * list callback
  1892. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1893. * pool for TxD list
  1894. */
  1895. static void
  1896. __vxge_hw_fifo_mempool_item_alloc(
  1897. struct vxge_hw_mempool *mempoolh,
  1898. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  1899. u32 index, u32 is_last)
  1900. {
  1901. u32 memblock_item_idx;
  1902. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  1903. struct vxge_hw_fifo_txd *txdp =
  1904. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  1905. struct __vxge_hw_fifo *fifo =
  1906. (struct __vxge_hw_fifo *)mempoolh->userdata;
  1907. void *memblock = mempoolh->memblocks_arr[memblock_index];
  1908. vxge_assert(txdp);
  1909. txdp->host_control = (u64) (size_t)
  1910. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  1911. &memblock_item_idx);
  1912. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  1913. vxge_assert(txdl_priv);
  1914. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  1915. /* pre-format HW's TxDL's private */
  1916. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  1917. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  1918. txdl_priv->dma_handle = dma_object->handle;
  1919. txdl_priv->memblock = memblock;
  1920. txdl_priv->first_txdp = txdp;
  1921. txdl_priv->next_txdl_priv = NULL;
  1922. txdl_priv->alloc_frags = 0;
  1923. return;
  1924. }
  1925. /*
  1926. * __vxge_hw_fifo_create - Create a FIFO
  1927. * This function creates FIFO and initializes it.
  1928. */
  1929. enum vxge_hw_status
  1930. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  1931. struct vxge_hw_fifo_attr *attr)
  1932. {
  1933. enum vxge_hw_status status = VXGE_HW_OK;
  1934. struct __vxge_hw_fifo *fifo;
  1935. struct vxge_hw_fifo_config *config;
  1936. u32 txdl_size, txdl_per_memblock;
  1937. struct vxge_hw_mempool_cbs fifo_mp_callback;
  1938. struct __vxge_hw_virtualpath *vpath;
  1939. if ((vp == NULL) || (attr == NULL)) {
  1940. status = VXGE_HW_ERR_INVALID_HANDLE;
  1941. goto exit;
  1942. }
  1943. vpath = vp->vpath;
  1944. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  1945. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  1946. txdl_per_memblock = config->memblock_size / txdl_size;
  1947. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  1948. VXGE_HW_CHANNEL_TYPE_FIFO,
  1949. config->fifo_blocks * txdl_per_memblock,
  1950. attr->per_txdl_space, attr->userdata);
  1951. if (fifo == NULL) {
  1952. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1953. goto exit;
  1954. }
  1955. vpath->fifoh = fifo;
  1956. fifo->nofl_db = vpath->nofl_db;
  1957. fifo->vp_id = vpath->vp_id;
  1958. fifo->vp_reg = vpath->vp_reg;
  1959. fifo->stats = &vpath->sw_stats->fifo_stats;
  1960. fifo->config = config;
  1961. /* apply "interrupts per txdl" attribute */
  1962. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  1963. if (fifo->config->intr)
  1964. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  1965. fifo->no_snoop_bits = config->no_snoop_bits;
  1966. /*
  1967. * FIFO memory management strategy:
  1968. *
  1969. * TxDL split into three independent parts:
  1970. * - set of TxD's
  1971. * - TxD HW private part
  1972. * - driver private part
  1973. *
  1974. * Adaptative memory allocation used. i.e. Memory allocated on
  1975. * demand with the size which will fit into one memory block.
  1976. * One memory block may contain more than one TxDL.
  1977. *
  1978. * During "reserve" operations more memory can be allocated on demand
  1979. * for example due to FIFO full condition.
  1980. *
  1981. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  1982. * routine which will essentially stop the channel and free resources.
  1983. */
  1984. /* TxDL common private size == TxDL private + driver private */
  1985. fifo->priv_size =
  1986. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  1987. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1988. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1989. fifo->per_txdl_space = attr->per_txdl_space;
  1990. /* recompute txdl size to be cacheline aligned */
  1991. fifo->txdl_size = txdl_size;
  1992. fifo->txdl_per_memblock = txdl_per_memblock;
  1993. fifo->txdl_term = attr->txdl_term;
  1994. fifo->callback = attr->callback;
  1995. if (fifo->txdl_per_memblock == 0) {
  1996. __vxge_hw_fifo_delete(vp);
  1997. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  1998. goto exit;
  1999. }
  2000. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2001. fifo->mempool =
  2002. __vxge_hw_mempool_create(vpath->hldev,
  2003. fifo->config->memblock_size,
  2004. fifo->txdl_size,
  2005. fifo->priv_size,
  2006. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2007. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2008. &fifo_mp_callback,
  2009. fifo);
  2010. if (fifo->mempool == NULL) {
  2011. __vxge_hw_fifo_delete(vp);
  2012. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2013. goto exit;
  2014. }
  2015. status = __vxge_hw_channel_initialize(&fifo->channel);
  2016. if (status != VXGE_HW_OK) {
  2017. __vxge_hw_fifo_delete(vp);
  2018. goto exit;
  2019. }
  2020. vxge_assert(fifo->channel.reserve_ptr);
  2021. exit:
  2022. return status;
  2023. }
  2024. /*
  2025. * __vxge_hw_fifo_abort - Returns the TxD
  2026. * This function terminates the TxDs of fifo
  2027. */
  2028. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2029. {
  2030. void *txdlh;
  2031. for (;;) {
  2032. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2033. if (txdlh == NULL)
  2034. break;
  2035. vxge_hw_channel_dtr_complete(&fifo->channel);
  2036. if (fifo->txdl_term) {
  2037. fifo->txdl_term(txdlh,
  2038. VXGE_HW_TXDL_STATE_POSTED,
  2039. fifo->channel.userdata);
  2040. }
  2041. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2042. }
  2043. return VXGE_HW_OK;
  2044. }
  2045. /*
  2046. * __vxge_hw_fifo_reset - Resets the fifo
  2047. * This function resets the fifo during vpath reset operation
  2048. */
  2049. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2050. {
  2051. enum vxge_hw_status status = VXGE_HW_OK;
  2052. __vxge_hw_fifo_abort(fifo);
  2053. status = __vxge_hw_channel_reset(&fifo->channel);
  2054. return status;
  2055. }
  2056. /*
  2057. * __vxge_hw_fifo_delete - Removes the FIFO
  2058. * This function freeup the memory pool and removes the FIFO
  2059. */
  2060. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2061. {
  2062. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2063. __vxge_hw_fifo_abort(fifo);
  2064. if (fifo->mempool)
  2065. __vxge_hw_mempool_destroy(fifo->mempool);
  2066. vp->vpath->fifoh = NULL;
  2067. __vxge_hw_channel_free(&fifo->channel);
  2068. return VXGE_HW_OK;
  2069. }
  2070. /*
  2071. * __vxge_hw_vpath_pci_read - Read the content of given address
  2072. * in pci config space.
  2073. * Read from the vpath pci config space.
  2074. */
  2075. enum vxge_hw_status
  2076. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2077. u32 phy_func_0, u32 offset, u32 *val)
  2078. {
  2079. u64 val64;
  2080. enum vxge_hw_status status = VXGE_HW_OK;
  2081. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2082. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2083. if (phy_func_0)
  2084. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2085. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2086. wmb();
  2087. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2088. &vp_reg->pci_config_access_cfg2);
  2089. wmb();
  2090. status = __vxge_hw_device_register_poll(
  2091. &vp_reg->pci_config_access_cfg2,
  2092. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2093. if (status != VXGE_HW_OK)
  2094. goto exit;
  2095. val64 = readq(&vp_reg->pci_config_access_status);
  2096. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2097. status = VXGE_HW_FAIL;
  2098. *val = 0;
  2099. } else
  2100. *val = (u32)vxge_bVALn(val64, 32, 32);
  2101. exit:
  2102. return status;
  2103. }
  2104. /*
  2105. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2106. * Returns the function number of the vpath.
  2107. */
  2108. u32
  2109. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2110. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2111. {
  2112. u64 val64;
  2113. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2114. return
  2115. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2116. }
  2117. /*
  2118. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2119. */
  2120. static inline void
  2121. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2122. u64 dta_struct_sel)
  2123. {
  2124. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2125. wmb();
  2126. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2127. writeq(0, &vpath_reg->rts_access_steer_data1);
  2128. wmb();
  2129. return;
  2130. }
  2131. /*
  2132. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2133. * part number and product description.
  2134. */
  2135. enum vxge_hw_status
  2136. __vxge_hw_vpath_card_info_get(
  2137. u32 vp_id,
  2138. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2139. struct vxge_hw_device_hw_info *hw_info)
  2140. {
  2141. u32 i, j;
  2142. u64 val64;
  2143. u64 data1 = 0ULL;
  2144. u64 data2 = 0ULL;
  2145. enum vxge_hw_status status = VXGE_HW_OK;
  2146. u8 *serial_number = hw_info->serial_number;
  2147. u8 *part_number = hw_info->part_number;
  2148. u8 *product_desc = hw_info->product_desc;
  2149. __vxge_hw_read_rts_ds(vpath_reg,
  2150. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2151. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2152. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2153. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2154. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2155. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2156. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2157. status = __vxge_hw_pio_mem_write64(val64,
  2158. &vpath_reg->rts_access_steer_ctrl,
  2159. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2160. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2161. if (status != VXGE_HW_OK)
  2162. return status;
  2163. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2164. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2165. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2166. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2167. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2168. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2169. status = VXGE_HW_OK;
  2170. } else
  2171. *serial_number = 0;
  2172. __vxge_hw_read_rts_ds(vpath_reg,
  2173. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2174. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2175. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2176. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2177. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2178. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2179. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2180. status = __vxge_hw_pio_mem_write64(val64,
  2181. &vpath_reg->rts_access_steer_ctrl,
  2182. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2183. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2184. if (status != VXGE_HW_OK)
  2185. return status;
  2186. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2187. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2188. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2189. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2190. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2191. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2192. status = VXGE_HW_OK;
  2193. } else
  2194. *part_number = 0;
  2195. j = 0;
  2196. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2197. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2198. __vxge_hw_read_rts_ds(vpath_reg, i);
  2199. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2200. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2201. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2202. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2203. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2204. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2205. status = __vxge_hw_pio_mem_write64(val64,
  2206. &vpath_reg->rts_access_steer_ctrl,
  2207. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2208. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2209. if (status != VXGE_HW_OK)
  2210. return status;
  2211. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2212. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2213. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2214. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2215. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2216. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2217. status = VXGE_HW_OK;
  2218. } else
  2219. *product_desc = 0;
  2220. }
  2221. return status;
  2222. }
  2223. /*
  2224. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2225. * Returns FW Version
  2226. */
  2227. enum vxge_hw_status
  2228. __vxge_hw_vpath_fw_ver_get(
  2229. u32 vp_id,
  2230. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2231. struct vxge_hw_device_hw_info *hw_info)
  2232. {
  2233. u64 val64;
  2234. u64 data1 = 0ULL;
  2235. u64 data2 = 0ULL;
  2236. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2237. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2238. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2239. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2240. enum vxge_hw_status status = VXGE_HW_OK;
  2241. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2242. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2243. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2244. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2245. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2246. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2247. status = __vxge_hw_pio_mem_write64(val64,
  2248. &vpath_reg->rts_access_steer_ctrl,
  2249. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2250. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2251. if (status != VXGE_HW_OK)
  2252. goto exit;
  2253. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2254. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2255. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2256. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2257. fw_date->day =
  2258. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2259. data1);
  2260. fw_date->month =
  2261. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2262. data1);
  2263. fw_date->year =
  2264. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2265. data1);
  2266. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2267. fw_date->month, fw_date->day, fw_date->year);
  2268. fw_version->major =
  2269. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2270. fw_version->minor =
  2271. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2272. fw_version->build =
  2273. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2274. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2275. fw_version->major, fw_version->minor, fw_version->build);
  2276. flash_date->day =
  2277. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2278. flash_date->month =
  2279. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2280. flash_date->year =
  2281. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2282. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2283. "%2.2d/%2.2d/%4.4d",
  2284. flash_date->month, flash_date->day, flash_date->year);
  2285. flash_version->major =
  2286. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2287. flash_version->minor =
  2288. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2289. flash_version->build =
  2290. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2291. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2292. flash_version->major, flash_version->minor,
  2293. flash_version->build);
  2294. status = VXGE_HW_OK;
  2295. } else
  2296. status = VXGE_HW_FAIL;
  2297. exit:
  2298. return status;
  2299. }
  2300. /*
  2301. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2302. * Returns pci function mode
  2303. */
  2304. u64
  2305. __vxge_hw_vpath_pci_func_mode_get(
  2306. u32 vp_id,
  2307. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2308. {
  2309. u64 val64;
  2310. u64 data1 = 0ULL;
  2311. enum vxge_hw_status status = VXGE_HW_OK;
  2312. __vxge_hw_read_rts_ds(vpath_reg,
  2313. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2314. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2315. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2316. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2317. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2318. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2319. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2320. status = __vxge_hw_pio_mem_write64(val64,
  2321. &vpath_reg->rts_access_steer_ctrl,
  2322. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2323. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2324. if (status != VXGE_HW_OK)
  2325. goto exit;
  2326. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2327. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2328. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2329. status = VXGE_HW_OK;
  2330. } else {
  2331. data1 = 0;
  2332. status = VXGE_HW_FAIL;
  2333. }
  2334. exit:
  2335. return data1;
  2336. }
  2337. /**
  2338. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2339. * @hldev: HW device.
  2340. * @on_off: TRUE if flickering to be on, FALSE to be off
  2341. *
  2342. * Flicker the link LED.
  2343. */
  2344. enum vxge_hw_status
  2345. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2346. u64 on_off)
  2347. {
  2348. u64 val64;
  2349. enum vxge_hw_status status = VXGE_HW_OK;
  2350. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2351. if (hldev == NULL) {
  2352. status = VXGE_HW_ERR_INVALID_DEVICE;
  2353. goto exit;
  2354. }
  2355. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2356. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2357. wmb();
  2358. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2359. writeq(0, &vp_reg->rts_access_steer_data1);
  2360. wmb();
  2361. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2362. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2363. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2364. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2365. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2366. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2367. status = __vxge_hw_pio_mem_write64(val64,
  2368. &vp_reg->rts_access_steer_ctrl,
  2369. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2370. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2371. exit:
  2372. return status;
  2373. }
  2374. /*
  2375. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2376. */
  2377. enum vxge_hw_status
  2378. __vxge_hw_vpath_rts_table_get(
  2379. struct __vxge_hw_vpath_handle *vp,
  2380. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2381. {
  2382. u64 val64;
  2383. struct __vxge_hw_virtualpath *vpath;
  2384. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2385. enum vxge_hw_status status = VXGE_HW_OK;
  2386. if (vp == NULL) {
  2387. status = VXGE_HW_ERR_INVALID_HANDLE;
  2388. goto exit;
  2389. }
  2390. vpath = vp->vpath;
  2391. vp_reg = vpath->vp_reg;
  2392. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2393. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2394. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2395. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2396. if ((rts_table ==
  2397. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2398. (rts_table ==
  2399. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2400. (rts_table ==
  2401. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2402. (rts_table ==
  2403. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2404. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2405. }
  2406. status = __vxge_hw_pio_mem_write64(val64,
  2407. &vp_reg->rts_access_steer_ctrl,
  2408. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2409. vpath->hldev->config.device_poll_millis);
  2410. if (status != VXGE_HW_OK)
  2411. goto exit;
  2412. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2413. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2414. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2415. if ((rts_table ==
  2416. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2417. (rts_table ==
  2418. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2419. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2420. }
  2421. status = VXGE_HW_OK;
  2422. } else
  2423. status = VXGE_HW_FAIL;
  2424. exit:
  2425. return status;
  2426. }
  2427. /*
  2428. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2429. */
  2430. enum vxge_hw_status
  2431. __vxge_hw_vpath_rts_table_set(
  2432. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2433. u32 offset, u64 data1, u64 data2)
  2434. {
  2435. u64 val64;
  2436. struct __vxge_hw_virtualpath *vpath;
  2437. enum vxge_hw_status status = VXGE_HW_OK;
  2438. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2439. if (vp == NULL) {
  2440. status = VXGE_HW_ERR_INVALID_HANDLE;
  2441. goto exit;
  2442. }
  2443. vpath = vp->vpath;
  2444. vp_reg = vpath->vp_reg;
  2445. writeq(data1, &vp_reg->rts_access_steer_data0);
  2446. wmb();
  2447. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2448. (rts_table ==
  2449. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2450. writeq(data2, &vp_reg->rts_access_steer_data1);
  2451. wmb();
  2452. }
  2453. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2454. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2455. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2456. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2457. status = __vxge_hw_pio_mem_write64(val64,
  2458. &vp_reg->rts_access_steer_ctrl,
  2459. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2460. vpath->hldev->config.device_poll_millis);
  2461. if (status != VXGE_HW_OK)
  2462. goto exit;
  2463. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2464. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2465. status = VXGE_HW_OK;
  2466. else
  2467. status = VXGE_HW_FAIL;
  2468. exit:
  2469. return status;
  2470. }
  2471. /*
  2472. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2473. * from MAC address table.
  2474. */
  2475. enum vxge_hw_status
  2476. __vxge_hw_vpath_addr_get(
  2477. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2478. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2479. {
  2480. u32 i;
  2481. u64 val64;
  2482. u64 data1 = 0ULL;
  2483. u64 data2 = 0ULL;
  2484. enum vxge_hw_status status = VXGE_HW_OK;
  2485. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2486. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2487. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2488. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2489. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2490. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2491. status = __vxge_hw_pio_mem_write64(val64,
  2492. &vpath_reg->rts_access_steer_ctrl,
  2493. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2494. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2495. if (status != VXGE_HW_OK)
  2496. goto exit;
  2497. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2498. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2499. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2500. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2501. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2502. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2503. data2);
  2504. for (i = ETH_ALEN; i > 0; i--) {
  2505. macaddr[i-1] = (u8)(data1 & 0xFF);
  2506. data1 >>= 8;
  2507. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2508. data2 >>= 8;
  2509. }
  2510. status = VXGE_HW_OK;
  2511. } else
  2512. status = VXGE_HW_FAIL;
  2513. exit:
  2514. return status;
  2515. }
  2516. /*
  2517. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2518. */
  2519. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2520. struct __vxge_hw_vpath_handle *vp,
  2521. enum vxge_hw_rth_algoritms algorithm,
  2522. struct vxge_hw_rth_hash_types *hash_type,
  2523. u16 bucket_size)
  2524. {
  2525. u64 data0, data1;
  2526. enum vxge_hw_status status = VXGE_HW_OK;
  2527. if (vp == NULL) {
  2528. status = VXGE_HW_ERR_INVALID_HANDLE;
  2529. goto exit;
  2530. }
  2531. status = __vxge_hw_vpath_rts_table_get(vp,
  2532. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2533. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2534. 0, &data0, &data1);
  2535. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2536. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2537. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2538. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2539. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2540. if (hash_type->hash_type_tcpipv4_en)
  2541. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2542. if (hash_type->hash_type_ipv4_en)
  2543. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2544. if (hash_type->hash_type_tcpipv6_en)
  2545. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2546. if (hash_type->hash_type_ipv6_en)
  2547. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2548. if (hash_type->hash_type_tcpipv6ex_en)
  2549. data0 |=
  2550. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2551. if (hash_type->hash_type_ipv6ex_en)
  2552. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2553. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2554. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2555. else
  2556. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2557. status = __vxge_hw_vpath_rts_table_set(vp,
  2558. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2559. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2560. 0, data0, 0);
  2561. exit:
  2562. return status;
  2563. }
  2564. static void
  2565. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2566. u16 flag, u8 *itable)
  2567. {
  2568. switch (flag) {
  2569. case 1:
  2570. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2571. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2572. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2573. itable[j]);
  2574. case 2:
  2575. *data0 |=
  2576. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2577. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2578. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2579. itable[j]);
  2580. case 3:
  2581. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2582. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2583. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2584. itable[j]);
  2585. case 4:
  2586. *data1 |=
  2587. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2588. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2589. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2590. itable[j]);
  2591. default:
  2592. return;
  2593. }
  2594. }
  2595. /*
  2596. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2597. */
  2598. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2599. struct __vxge_hw_vpath_handle **vpath_handles,
  2600. u32 vpath_count,
  2601. u8 *mtable,
  2602. u8 *itable,
  2603. u32 itable_size)
  2604. {
  2605. u32 i, j, action, rts_table;
  2606. u64 data0;
  2607. u64 data1;
  2608. u32 max_entries;
  2609. enum vxge_hw_status status = VXGE_HW_OK;
  2610. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2611. if (vp == NULL) {
  2612. status = VXGE_HW_ERR_INVALID_HANDLE;
  2613. goto exit;
  2614. }
  2615. max_entries = (((u32)1) << itable_size);
  2616. if (vp->vpath->hldev->config.rth_it_type
  2617. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2618. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2619. rts_table =
  2620. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2621. for (j = 0; j < max_entries; j++) {
  2622. data1 = 0;
  2623. data0 =
  2624. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2625. itable[j]);
  2626. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2627. action, rts_table, j, data0, data1);
  2628. if (status != VXGE_HW_OK)
  2629. goto exit;
  2630. }
  2631. for (j = 0; j < max_entries; j++) {
  2632. data1 = 0;
  2633. data0 =
  2634. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2635. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2636. itable[j]);
  2637. status = __vxge_hw_vpath_rts_table_set(
  2638. vpath_handles[mtable[itable[j]]], action,
  2639. rts_table, j, data0, data1);
  2640. if (status != VXGE_HW_OK)
  2641. goto exit;
  2642. }
  2643. } else {
  2644. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2645. rts_table =
  2646. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2647. for (i = 0; i < vpath_count; i++) {
  2648. for (j = 0; j < max_entries;) {
  2649. data0 = 0;
  2650. data1 = 0;
  2651. while (j < max_entries) {
  2652. if (mtable[itable[j]] != i) {
  2653. j++;
  2654. continue;
  2655. }
  2656. vxge_hw_rts_rth_data0_data1_get(j,
  2657. &data0, &data1, 1, itable);
  2658. j++;
  2659. break;
  2660. }
  2661. while (j < max_entries) {
  2662. if (mtable[itable[j]] != i) {
  2663. j++;
  2664. continue;
  2665. }
  2666. vxge_hw_rts_rth_data0_data1_get(j,
  2667. &data0, &data1, 2, itable);
  2668. j++;
  2669. break;
  2670. }
  2671. while (j < max_entries) {
  2672. if (mtable[itable[j]] != i) {
  2673. j++;
  2674. continue;
  2675. }
  2676. vxge_hw_rts_rth_data0_data1_get(j,
  2677. &data0, &data1, 3, itable);
  2678. j++;
  2679. break;
  2680. }
  2681. while (j < max_entries) {
  2682. if (mtable[itable[j]] != i) {
  2683. j++;
  2684. continue;
  2685. }
  2686. vxge_hw_rts_rth_data0_data1_get(j,
  2687. &data0, &data1, 4, itable);
  2688. j++;
  2689. break;
  2690. }
  2691. if (data0 != 0) {
  2692. status = __vxge_hw_vpath_rts_table_set(
  2693. vpath_handles[i],
  2694. action, rts_table,
  2695. 0, data0, data1);
  2696. if (status != VXGE_HW_OK)
  2697. goto exit;
  2698. }
  2699. }
  2700. }
  2701. }
  2702. exit:
  2703. return status;
  2704. }
  2705. /**
  2706. * vxge_hw_vpath_check_leak - Check for memory leak
  2707. * @ringh: Handle to the ring object used for receive
  2708. *
  2709. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2710. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2711. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2712. *
  2713. */
  2714. enum vxge_hw_status
  2715. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2716. {
  2717. enum vxge_hw_status status = VXGE_HW_OK;
  2718. u64 rxd_new_count, rxd_spat;
  2719. if (ring == NULL)
  2720. return status;
  2721. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2722. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2723. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2724. if (rxd_new_count >= rxd_spat)
  2725. status = VXGE_HW_FAIL;
  2726. return status;
  2727. }
  2728. /*
  2729. * __vxge_hw_vpath_mgmt_read
  2730. * This routine reads the vpath_mgmt registers
  2731. */
  2732. static enum vxge_hw_status
  2733. __vxge_hw_vpath_mgmt_read(
  2734. struct __vxge_hw_device *hldev,
  2735. struct __vxge_hw_virtualpath *vpath)
  2736. {
  2737. u32 i, mtu = 0, max_pyld = 0;
  2738. u64 val64;
  2739. enum vxge_hw_status status = VXGE_HW_OK;
  2740. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2741. val64 = readq(&vpath->vpmgmt_reg->
  2742. rxmac_cfg0_port_vpmgmt_clone[i]);
  2743. max_pyld =
  2744. (u32)
  2745. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2746. (val64);
  2747. if (mtu < max_pyld)
  2748. mtu = max_pyld;
  2749. }
  2750. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2751. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2752. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2753. if (val64 & vxge_mBIT(i))
  2754. vpath->vsport_number = i;
  2755. }
  2756. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2757. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2758. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2759. else
  2760. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2761. return status;
  2762. }
  2763. /*
  2764. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2765. * This routine checks the vpath_rst_in_prog register to see if
  2766. * adapter completed the reset process for the vpath
  2767. */
  2768. enum vxge_hw_status
  2769. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2770. {
  2771. enum vxge_hw_status status;
  2772. status = __vxge_hw_device_register_poll(
  2773. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2774. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2775. 1 << (16 - vpath->vp_id)),
  2776. vpath->hldev->config.device_poll_millis);
  2777. return status;
  2778. }
  2779. /*
  2780. * __vxge_hw_vpath_reset
  2781. * This routine resets the vpath on the device
  2782. */
  2783. enum vxge_hw_status
  2784. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2785. {
  2786. u64 val64;
  2787. enum vxge_hw_status status = VXGE_HW_OK;
  2788. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2789. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2790. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2791. return status;
  2792. }
  2793. /*
  2794. * __vxge_hw_vpath_sw_reset
  2795. * This routine resets the vpath structures
  2796. */
  2797. enum vxge_hw_status
  2798. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2799. {
  2800. enum vxge_hw_status status = VXGE_HW_OK;
  2801. struct __vxge_hw_virtualpath *vpath;
  2802. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2803. if (vpath->ringh) {
  2804. status = __vxge_hw_ring_reset(vpath->ringh);
  2805. if (status != VXGE_HW_OK)
  2806. goto exit;
  2807. }
  2808. if (vpath->fifoh)
  2809. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2810. exit:
  2811. return status;
  2812. }
  2813. /*
  2814. * __vxge_hw_vpath_prc_configure
  2815. * This routine configures the prc registers of virtual path using the config
  2816. * passed
  2817. */
  2818. void
  2819. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2820. {
  2821. u64 val64;
  2822. struct __vxge_hw_virtualpath *vpath;
  2823. struct vxge_hw_vp_config *vp_config;
  2824. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2825. vpath = &hldev->virtual_paths[vp_id];
  2826. vp_reg = vpath->vp_reg;
  2827. vp_config = vpath->vp_config;
  2828. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2829. return;
  2830. val64 = readq(&vp_reg->prc_cfg1);
  2831. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2832. writeq(val64, &vp_reg->prc_cfg1);
  2833. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2834. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2835. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2836. val64 = readq(&vp_reg->prc_cfg7);
  2837. if (vpath->vp_config->ring.scatter_mode !=
  2838. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2839. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2840. switch (vpath->vp_config->ring.scatter_mode) {
  2841. case VXGE_HW_RING_SCATTER_MODE_A:
  2842. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2843. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  2844. break;
  2845. case VXGE_HW_RING_SCATTER_MODE_B:
  2846. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2847. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  2848. break;
  2849. case VXGE_HW_RING_SCATTER_MODE_C:
  2850. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2851. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  2852. break;
  2853. }
  2854. }
  2855. writeq(val64, &vp_reg->prc_cfg7);
  2856. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  2857. __vxge_hw_ring_first_block_address_get(
  2858. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  2859. val64 = readq(&vp_reg->prc_cfg4);
  2860. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  2861. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  2862. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  2863. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  2864. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  2865. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2866. else
  2867. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  2868. writeq(val64, &vp_reg->prc_cfg4);
  2869. return;
  2870. }
  2871. /*
  2872. * __vxge_hw_vpath_kdfc_configure
  2873. * This routine configures the kdfc registers of virtual path using the
  2874. * config passed
  2875. */
  2876. enum vxge_hw_status
  2877. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2878. {
  2879. u64 val64;
  2880. u64 vpath_stride;
  2881. enum vxge_hw_status status = VXGE_HW_OK;
  2882. struct __vxge_hw_virtualpath *vpath;
  2883. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2884. vpath = &hldev->virtual_paths[vp_id];
  2885. vp_reg = vpath->vp_reg;
  2886. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  2887. if (status != VXGE_HW_OK)
  2888. goto exit;
  2889. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  2890. vpath->max_kdfc_db =
  2891. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  2892. val64+1)/2;
  2893. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  2894. vpath->max_nofl_db = vpath->max_kdfc_db;
  2895. if (vpath->max_nofl_db <
  2896. ((vpath->vp_config->fifo.memblock_size /
  2897. (vpath->vp_config->fifo.max_frags *
  2898. sizeof(struct vxge_hw_fifo_txd))) *
  2899. vpath->vp_config->fifo.fifo_blocks)) {
  2900. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  2901. }
  2902. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  2903. (vpath->max_nofl_db*2)-1);
  2904. }
  2905. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  2906. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  2907. &vp_reg->kdfc_fifo_trpl_ctrl);
  2908. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  2909. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  2910. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  2911. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  2912. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  2913. #ifndef __BIG_ENDIAN
  2914. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  2915. #endif
  2916. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  2917. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  2918. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  2919. wmb();
  2920. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  2921. vpath->nofl_db =
  2922. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  2923. (hldev->kdfc + (vp_id *
  2924. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  2925. vpath_stride)));
  2926. exit:
  2927. return status;
  2928. }
  2929. /*
  2930. * __vxge_hw_vpath_mac_configure
  2931. * This routine configures the mac of virtual path using the config passed
  2932. */
  2933. enum vxge_hw_status
  2934. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2935. {
  2936. u64 val64;
  2937. enum vxge_hw_status status = VXGE_HW_OK;
  2938. struct __vxge_hw_virtualpath *vpath;
  2939. struct vxge_hw_vp_config *vp_config;
  2940. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2941. vpath = &hldev->virtual_paths[vp_id];
  2942. vp_reg = vpath->vp_reg;
  2943. vp_config = vpath->vp_config;
  2944. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  2945. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  2946. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  2947. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  2948. if (vp_config->rpa_strip_vlan_tag !=
  2949. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  2950. if (vp_config->rpa_strip_vlan_tag)
  2951. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2952. else
  2953. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  2954. }
  2955. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  2956. val64 = readq(&vp_reg->rxmac_vcfg0);
  2957. if (vp_config->mtu !=
  2958. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  2959. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  2960. if ((vp_config->mtu +
  2961. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  2962. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2963. vp_config->mtu +
  2964. VXGE_HW_MAC_HEADER_MAX_SIZE);
  2965. else
  2966. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  2967. vpath->max_mtu);
  2968. }
  2969. writeq(val64, &vp_reg->rxmac_vcfg0);
  2970. val64 = readq(&vp_reg->rxmac_vcfg1);
  2971. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  2972. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  2973. if (hldev->config.rth_it_type ==
  2974. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  2975. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  2976. 0x2) |
  2977. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  2978. }
  2979. writeq(val64, &vp_reg->rxmac_vcfg1);
  2980. }
  2981. return status;
  2982. }
  2983. /*
  2984. * __vxge_hw_vpath_tim_configure
  2985. * This routine configures the tim registers of virtual path using the config
  2986. * passed
  2987. */
  2988. enum vxge_hw_status
  2989. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2990. {
  2991. u64 val64;
  2992. enum vxge_hw_status status = VXGE_HW_OK;
  2993. struct __vxge_hw_virtualpath *vpath;
  2994. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2995. struct vxge_hw_vp_config *config;
  2996. vpath = &hldev->virtual_paths[vp_id];
  2997. vp_reg = vpath->vp_reg;
  2998. config = vpath->vp_config;
  2999. writeq((u64)0, &vp_reg->tim_dest_addr);
  3000. writeq((u64)0, &vp_reg->tim_vpath_map);
  3001. writeq((u64)0, &vp_reg->tim_bitmap);
  3002. writeq((u64)0, &vp_reg->tim_remap);
  3003. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3004. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3005. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3006. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3007. val64 = readq(&vp_reg->tim_pci_cfg);
  3008. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3009. writeq(val64, &vp_reg->tim_pci_cfg);
  3010. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3011. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3012. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3013. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3014. 0x3ffffff);
  3015. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3016. config->tti.btimer_val);
  3017. }
  3018. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3019. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3020. if (config->tti.timer_ac_en)
  3021. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3022. else
  3023. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3024. }
  3025. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3026. if (config->tti.timer_ci_en)
  3027. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3028. else
  3029. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3030. }
  3031. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3032. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3033. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3034. config->tti.urange_a);
  3035. }
  3036. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3037. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3038. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3039. config->tti.urange_b);
  3040. }
  3041. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3042. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3043. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3044. config->tti.urange_c);
  3045. }
  3046. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3047. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3048. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3049. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3050. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3051. config->tti.uec_a);
  3052. }
  3053. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3054. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3055. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3056. config->tti.uec_b);
  3057. }
  3058. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3059. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3060. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3061. config->tti.uec_c);
  3062. }
  3063. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3064. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3065. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3066. config->tti.uec_d);
  3067. }
  3068. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3069. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3070. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3071. if (config->tti.timer_ri_en)
  3072. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3073. else
  3074. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3075. }
  3076. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3077. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3078. 0x3ffffff);
  3079. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3080. config->tti.rtimer_val);
  3081. }
  3082. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3083. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3084. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3085. config->tti.util_sel);
  3086. }
  3087. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3088. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3089. 0x3ffffff);
  3090. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3091. config->tti.ltimer_val);
  3092. }
  3093. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3094. }
  3095. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3096. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3097. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3098. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3099. 0x3ffffff);
  3100. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3101. config->rti.btimer_val);
  3102. }
  3103. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3104. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3105. if (config->rti.timer_ac_en)
  3106. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3107. else
  3108. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3109. }
  3110. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3111. if (config->rti.timer_ci_en)
  3112. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3113. else
  3114. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3115. }
  3116. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3117. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3118. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3119. config->rti.urange_a);
  3120. }
  3121. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3122. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3123. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3124. config->rti.urange_b);
  3125. }
  3126. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3127. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3128. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3129. config->rti.urange_c);
  3130. }
  3131. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3132. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3133. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3134. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3135. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3136. config->rti.uec_a);
  3137. }
  3138. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3139. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3140. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3141. config->rti.uec_b);
  3142. }
  3143. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3144. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3145. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3146. config->rti.uec_c);
  3147. }
  3148. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3149. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3150. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3151. config->rti.uec_d);
  3152. }
  3153. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3154. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3155. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3156. if (config->rti.timer_ri_en)
  3157. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3158. else
  3159. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3160. }
  3161. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3162. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3163. 0x3ffffff);
  3164. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3165. config->rti.rtimer_val);
  3166. }
  3167. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3168. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3169. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3170. config->rti.util_sel);
  3171. }
  3172. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3173. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3174. 0x3ffffff);
  3175. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3176. config->rti.ltimer_val);
  3177. }
  3178. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3179. }
  3180. val64 = 0;
  3181. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3182. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3183. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3184. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3185. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3186. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3187. return status;
  3188. }
  3189. void
  3190. vxge_hw_vpath_tti_ci_set(struct __vxge_hw_device *hldev, u32 vp_id)
  3191. {
  3192. struct __vxge_hw_virtualpath *vpath;
  3193. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3194. struct vxge_hw_vp_config *config;
  3195. u64 val64;
  3196. vpath = &hldev->virtual_paths[vp_id];
  3197. vp_reg = vpath->vp_reg;
  3198. config = vpath->vp_config;
  3199. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3200. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3201. if (config->tti.timer_ci_en != VXGE_HW_TIM_TIMER_CI_ENABLE) {
  3202. config->tti.timer_ci_en = VXGE_HW_TIM_TIMER_CI_ENABLE;
  3203. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3204. writeq(val64,
  3205. &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3206. }
  3207. }
  3208. return;
  3209. }
  3210. /*
  3211. * __vxge_hw_vpath_initialize
  3212. * This routine is the final phase of init which initializes the
  3213. * registers of the vpath using the configuration passed.
  3214. */
  3215. enum vxge_hw_status
  3216. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3217. {
  3218. u64 val64;
  3219. u32 val32;
  3220. enum vxge_hw_status status = VXGE_HW_OK;
  3221. struct __vxge_hw_virtualpath *vpath;
  3222. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3223. vpath = &hldev->virtual_paths[vp_id];
  3224. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3225. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3226. goto exit;
  3227. }
  3228. vp_reg = vpath->vp_reg;
  3229. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3230. if (status != VXGE_HW_OK)
  3231. goto exit;
  3232. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3233. if (status != VXGE_HW_OK)
  3234. goto exit;
  3235. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3236. if (status != VXGE_HW_OK)
  3237. goto exit;
  3238. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3239. if (status != VXGE_HW_OK)
  3240. goto exit;
  3241. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3242. /* Get MRRS value from device control */
  3243. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3244. if (status == VXGE_HW_OK) {
  3245. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3246. val64 &=
  3247. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3248. val64 |=
  3249. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3250. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3251. }
  3252. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3253. val64 |=
  3254. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3255. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3256. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3257. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3258. exit:
  3259. return status;
  3260. }
  3261. /*
  3262. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3263. * This routine is the initial phase of init which resets the vpath and
  3264. * initializes the software support structures.
  3265. */
  3266. enum vxge_hw_status
  3267. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3268. struct vxge_hw_vp_config *config)
  3269. {
  3270. struct __vxge_hw_virtualpath *vpath;
  3271. enum vxge_hw_status status = VXGE_HW_OK;
  3272. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3273. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3274. goto exit;
  3275. }
  3276. vpath = &hldev->virtual_paths[vp_id];
  3277. vpath->vp_id = vp_id;
  3278. vpath->vp_open = VXGE_HW_VP_OPEN;
  3279. vpath->hldev = hldev;
  3280. vpath->vp_config = config;
  3281. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3282. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3283. __vxge_hw_vpath_reset(hldev, vp_id);
  3284. status = __vxge_hw_vpath_reset_check(vpath);
  3285. if (status != VXGE_HW_OK) {
  3286. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3287. goto exit;
  3288. }
  3289. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3290. if (status != VXGE_HW_OK) {
  3291. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3292. goto exit;
  3293. }
  3294. INIT_LIST_HEAD(&vpath->vpath_handles);
  3295. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3296. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3297. hldev->tim_int_mask1, vp_id);
  3298. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3299. if (status != VXGE_HW_OK)
  3300. __vxge_hw_vp_terminate(hldev, vp_id);
  3301. exit:
  3302. return status;
  3303. }
  3304. /*
  3305. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3306. * This routine closes all channels it opened and freeup memory
  3307. */
  3308. void
  3309. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3310. {
  3311. struct __vxge_hw_virtualpath *vpath;
  3312. vpath = &hldev->virtual_paths[vp_id];
  3313. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3314. goto exit;
  3315. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3316. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3317. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3318. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3319. exit:
  3320. return;
  3321. }
  3322. /*
  3323. * vxge_hw_vpath_mtu_set - Set MTU.
  3324. * Set new MTU value. Example, to use jumbo frames:
  3325. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3326. */
  3327. enum vxge_hw_status
  3328. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3329. {
  3330. u64 val64;
  3331. enum vxge_hw_status status = VXGE_HW_OK;
  3332. struct __vxge_hw_virtualpath *vpath;
  3333. if (vp == NULL) {
  3334. status = VXGE_HW_ERR_INVALID_HANDLE;
  3335. goto exit;
  3336. }
  3337. vpath = vp->vpath;
  3338. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3339. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3340. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3341. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3342. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3343. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3344. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3345. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3346. exit:
  3347. return status;
  3348. }
  3349. /*
  3350. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3351. * This function is used to open access to virtual path of an
  3352. * adapter for offload, GRO operations. This function returns
  3353. * synchronously.
  3354. */
  3355. enum vxge_hw_status
  3356. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3357. struct vxge_hw_vpath_attr *attr,
  3358. struct __vxge_hw_vpath_handle **vpath_handle)
  3359. {
  3360. struct __vxge_hw_virtualpath *vpath;
  3361. struct __vxge_hw_vpath_handle *vp;
  3362. enum vxge_hw_status status;
  3363. vpath = &hldev->virtual_paths[attr->vp_id];
  3364. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3365. status = VXGE_HW_ERR_INVALID_STATE;
  3366. goto vpath_open_exit1;
  3367. }
  3368. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3369. &hldev->config.vp_config[attr->vp_id]);
  3370. if (status != VXGE_HW_OK)
  3371. goto vpath_open_exit1;
  3372. vp = (struct __vxge_hw_vpath_handle *)
  3373. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3374. if (vp == NULL) {
  3375. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3376. goto vpath_open_exit2;
  3377. }
  3378. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3379. vp->vpath = vpath;
  3380. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3381. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3382. if (status != VXGE_HW_OK)
  3383. goto vpath_open_exit6;
  3384. }
  3385. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3386. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3387. if (status != VXGE_HW_OK)
  3388. goto vpath_open_exit7;
  3389. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3390. }
  3391. vpath->fifoh->tx_intr_num =
  3392. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3393. VXGE_HW_VPATH_INTR_TX;
  3394. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3395. VXGE_HW_BLOCK_SIZE);
  3396. if (vpath->stats_block == NULL) {
  3397. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3398. goto vpath_open_exit8;
  3399. }
  3400. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3401. stats_block->memblock;
  3402. memset(vpath->hw_stats, 0,
  3403. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3404. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3405. vpath->hw_stats;
  3406. vpath->hw_stats_sav =
  3407. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3408. memset(vpath->hw_stats_sav, 0,
  3409. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3410. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3411. status = vxge_hw_vpath_stats_enable(vp);
  3412. if (status != VXGE_HW_OK)
  3413. goto vpath_open_exit8;
  3414. list_add(&vp->item, &vpath->vpath_handles);
  3415. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3416. *vpath_handle = vp;
  3417. attr->fifo_attr.userdata = vpath->fifoh;
  3418. attr->ring_attr.userdata = vpath->ringh;
  3419. return VXGE_HW_OK;
  3420. vpath_open_exit8:
  3421. if (vpath->ringh != NULL)
  3422. __vxge_hw_ring_delete(vp);
  3423. vpath_open_exit7:
  3424. if (vpath->fifoh != NULL)
  3425. __vxge_hw_fifo_delete(vp);
  3426. vpath_open_exit6:
  3427. vfree(vp);
  3428. vpath_open_exit2:
  3429. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3430. vpath_open_exit1:
  3431. return status;
  3432. }
  3433. /**
  3434. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3435. * (vpath) open
  3436. * @vp: Handle got from previous vpath open
  3437. *
  3438. * This function is used to close access to virtual path opened
  3439. * earlier.
  3440. */
  3441. void
  3442. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3443. {
  3444. struct __vxge_hw_virtualpath *vpath = NULL;
  3445. u64 new_count, val64, val164;
  3446. struct __vxge_hw_ring *ring;
  3447. vpath = vp->vpath;
  3448. ring = vpath->ringh;
  3449. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3450. new_count &= 0x1fff;
  3451. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3452. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3453. &vpath->vp_reg->prc_rxd_doorbell);
  3454. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3455. val164 /= 2;
  3456. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3457. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3458. val64 &= 0x1ff;
  3459. /*
  3460. * Each RxD is of 4 qwords
  3461. */
  3462. new_count -= (val64 + 1);
  3463. val64 = min(val164, new_count) / 4;
  3464. ring->rxds_limit = min(ring->rxds_limit, val64);
  3465. if (ring->rxds_limit < 4)
  3466. ring->rxds_limit = 4;
  3467. }
  3468. /*
  3469. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3470. * This function is used to close access to virtual path opened
  3471. * earlier.
  3472. */
  3473. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3474. {
  3475. struct __vxge_hw_virtualpath *vpath = NULL;
  3476. struct __vxge_hw_device *devh = NULL;
  3477. u32 vp_id = vp->vpath->vp_id;
  3478. u32 is_empty = TRUE;
  3479. enum vxge_hw_status status = VXGE_HW_OK;
  3480. vpath = vp->vpath;
  3481. devh = vpath->hldev;
  3482. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3483. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3484. goto vpath_close_exit;
  3485. }
  3486. list_del(&vp->item);
  3487. if (!list_empty(&vpath->vpath_handles)) {
  3488. list_add(&vp->item, &vpath->vpath_handles);
  3489. is_empty = FALSE;
  3490. }
  3491. if (!is_empty) {
  3492. status = VXGE_HW_FAIL;
  3493. goto vpath_close_exit;
  3494. }
  3495. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3496. if (vpath->ringh != NULL)
  3497. __vxge_hw_ring_delete(vp);
  3498. if (vpath->fifoh != NULL)
  3499. __vxge_hw_fifo_delete(vp);
  3500. if (vpath->stats_block != NULL)
  3501. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3502. vfree(vp);
  3503. __vxge_hw_vp_terminate(devh, vp_id);
  3504. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3505. vpath_close_exit:
  3506. return status;
  3507. }
  3508. /*
  3509. * vxge_hw_vpath_reset - Resets vpath
  3510. * This function is used to request a reset of vpath
  3511. */
  3512. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3513. {
  3514. enum vxge_hw_status status;
  3515. u32 vp_id;
  3516. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3517. vp_id = vpath->vp_id;
  3518. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3519. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3520. goto exit;
  3521. }
  3522. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3523. if (status == VXGE_HW_OK)
  3524. vpath->sw_stats->soft_reset_cnt++;
  3525. exit:
  3526. return status;
  3527. }
  3528. /*
  3529. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3530. * This function poll's for the vpath reset completion and re initializes
  3531. * the vpath.
  3532. */
  3533. enum vxge_hw_status
  3534. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3535. {
  3536. struct __vxge_hw_virtualpath *vpath = NULL;
  3537. enum vxge_hw_status status;
  3538. struct __vxge_hw_device *hldev;
  3539. u32 vp_id;
  3540. vp_id = vp->vpath->vp_id;
  3541. vpath = vp->vpath;
  3542. hldev = vpath->hldev;
  3543. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3544. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3545. goto exit;
  3546. }
  3547. status = __vxge_hw_vpath_reset_check(vpath);
  3548. if (status != VXGE_HW_OK)
  3549. goto exit;
  3550. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3551. if (status != VXGE_HW_OK)
  3552. goto exit;
  3553. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3554. if (status != VXGE_HW_OK)
  3555. goto exit;
  3556. if (vpath->ringh != NULL)
  3557. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3558. memset(vpath->hw_stats, 0,
  3559. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3560. memset(vpath->hw_stats_sav, 0,
  3561. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3562. writeq(vpath->stats_block->dma_addr,
  3563. &vpath->vp_reg->stats_cfg);
  3564. status = vxge_hw_vpath_stats_enable(vp);
  3565. exit:
  3566. return status;
  3567. }
  3568. /*
  3569. * vxge_hw_vpath_enable - Enable vpath.
  3570. * This routine clears the vpath reset thereby enabling a vpath
  3571. * to start forwarding frames and generating interrupts.
  3572. */
  3573. void
  3574. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3575. {
  3576. struct __vxge_hw_device *hldev;
  3577. u64 val64;
  3578. hldev = vp->vpath->hldev;
  3579. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3580. 1 << (16 - vp->vpath->vp_id));
  3581. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3582. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3583. }
  3584. /*
  3585. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3586. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3587. * the adapter to update stats into the host memory
  3588. */
  3589. enum vxge_hw_status
  3590. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3591. {
  3592. enum vxge_hw_status status = VXGE_HW_OK;
  3593. struct __vxge_hw_virtualpath *vpath;
  3594. vpath = vp->vpath;
  3595. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3596. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3597. goto exit;
  3598. }
  3599. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3600. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3601. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3602. exit:
  3603. return status;
  3604. }
  3605. /*
  3606. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3607. * and offset and perform an operation
  3608. */
  3609. enum vxge_hw_status
  3610. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3611. u32 operation, u32 offset, u64 *stat)
  3612. {
  3613. u64 val64;
  3614. enum vxge_hw_status status = VXGE_HW_OK;
  3615. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3616. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3617. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3618. goto vpath_stats_access_exit;
  3619. }
  3620. vp_reg = vpath->vp_reg;
  3621. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3622. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3623. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3624. status = __vxge_hw_pio_mem_write64(val64,
  3625. &vp_reg->xmac_stats_access_cmd,
  3626. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3627. vpath->hldev->config.device_poll_millis);
  3628. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3629. *stat = readq(&vp_reg->xmac_stats_access_data);
  3630. else
  3631. *stat = 0;
  3632. vpath_stats_access_exit:
  3633. return status;
  3634. }
  3635. /*
  3636. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3637. */
  3638. enum vxge_hw_status
  3639. __vxge_hw_vpath_xmac_tx_stats_get(
  3640. struct __vxge_hw_virtualpath *vpath,
  3641. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3642. {
  3643. u64 *val64;
  3644. int i;
  3645. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3646. enum vxge_hw_status status = VXGE_HW_OK;
  3647. val64 = (u64 *) vpath_tx_stats;
  3648. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3649. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3650. goto exit;
  3651. }
  3652. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3653. status = __vxge_hw_vpath_stats_access(vpath,
  3654. VXGE_HW_STATS_OP_READ,
  3655. offset, val64);
  3656. if (status != VXGE_HW_OK)
  3657. goto exit;
  3658. offset++;
  3659. val64++;
  3660. }
  3661. exit:
  3662. return status;
  3663. }
  3664. /*
  3665. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3666. */
  3667. enum vxge_hw_status
  3668. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3669. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3670. {
  3671. u64 *val64;
  3672. enum vxge_hw_status status = VXGE_HW_OK;
  3673. int i;
  3674. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3675. val64 = (u64 *) vpath_rx_stats;
  3676. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3677. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3678. goto exit;
  3679. }
  3680. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3681. status = __vxge_hw_vpath_stats_access(vpath,
  3682. VXGE_HW_STATS_OP_READ,
  3683. offset >> 3, val64);
  3684. if (status != VXGE_HW_OK)
  3685. goto exit;
  3686. offset += 8;
  3687. val64++;
  3688. }
  3689. exit:
  3690. return status;
  3691. }
  3692. /*
  3693. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3694. */
  3695. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3696. struct __vxge_hw_virtualpath *vpath,
  3697. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3698. {
  3699. u64 val64;
  3700. enum vxge_hw_status status = VXGE_HW_OK;
  3701. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3702. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3703. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3704. goto exit;
  3705. }
  3706. vp_reg = vpath->vp_reg;
  3707. val64 = readq(&vp_reg->vpath_debug_stats0);
  3708. hw_stats->ini_num_mwr_sent =
  3709. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3710. val64 = readq(&vp_reg->vpath_debug_stats1);
  3711. hw_stats->ini_num_mrd_sent =
  3712. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3713. val64 = readq(&vp_reg->vpath_debug_stats2);
  3714. hw_stats->ini_num_cpl_rcvd =
  3715. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3716. val64 = readq(&vp_reg->vpath_debug_stats3);
  3717. hw_stats->ini_num_mwr_byte_sent =
  3718. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3719. val64 = readq(&vp_reg->vpath_debug_stats4);
  3720. hw_stats->ini_num_cpl_byte_rcvd =
  3721. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3722. val64 = readq(&vp_reg->vpath_debug_stats5);
  3723. hw_stats->wrcrdtarb_xoff =
  3724. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3725. val64 = readq(&vp_reg->vpath_debug_stats6);
  3726. hw_stats->rdcrdtarb_xoff =
  3727. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3728. val64 = readq(&vp_reg->vpath_genstats_count01);
  3729. hw_stats->vpath_genstats_count0 =
  3730. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3731. val64);
  3732. val64 = readq(&vp_reg->vpath_genstats_count01);
  3733. hw_stats->vpath_genstats_count1 =
  3734. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3735. val64);
  3736. val64 = readq(&vp_reg->vpath_genstats_count23);
  3737. hw_stats->vpath_genstats_count2 =
  3738. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3739. val64);
  3740. val64 = readq(&vp_reg->vpath_genstats_count01);
  3741. hw_stats->vpath_genstats_count3 =
  3742. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3743. val64);
  3744. val64 = readq(&vp_reg->vpath_genstats_count4);
  3745. hw_stats->vpath_genstats_count4 =
  3746. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3747. val64);
  3748. val64 = readq(&vp_reg->vpath_genstats_count5);
  3749. hw_stats->vpath_genstats_count5 =
  3750. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3751. val64);
  3752. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3753. if (status != VXGE_HW_OK)
  3754. goto exit;
  3755. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3756. if (status != VXGE_HW_OK)
  3757. goto exit;
  3758. VXGE_HW_VPATH_STATS_PIO_READ(
  3759. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3760. hw_stats->prog_event_vnum0 =
  3761. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3762. hw_stats->prog_event_vnum1 =
  3763. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3764. VXGE_HW_VPATH_STATS_PIO_READ(
  3765. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3766. hw_stats->prog_event_vnum2 =
  3767. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3768. hw_stats->prog_event_vnum3 =
  3769. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3770. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3771. hw_stats->rx_multi_cast_frame_discard =
  3772. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3773. val64 = readq(&vp_reg->rx_frm_transferred);
  3774. hw_stats->rx_frm_transferred =
  3775. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3776. val64 = readq(&vp_reg->rxd_returned);
  3777. hw_stats->rxd_returned =
  3778. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3779. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3780. hw_stats->rx_mpa_len_fail_frms =
  3781. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3782. hw_stats->rx_mpa_mrk_fail_frms =
  3783. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3784. hw_stats->rx_mpa_crc_fail_frms =
  3785. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3786. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3787. hw_stats->rx_permitted_frms =
  3788. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3789. hw_stats->rx_vp_reset_discarded_frms =
  3790. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3791. hw_stats->rx_wol_frms =
  3792. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3793. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3794. hw_stats->tx_vp_reset_discarded_frms =
  3795. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3796. val64);
  3797. exit:
  3798. return status;
  3799. }
  3800. /*
  3801. * __vxge_hw_blockpool_create - Create block pool
  3802. */
  3803. enum vxge_hw_status
  3804. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3805. struct __vxge_hw_blockpool *blockpool,
  3806. u32 pool_size,
  3807. u32 pool_max)
  3808. {
  3809. u32 i;
  3810. struct __vxge_hw_blockpool_entry *entry = NULL;
  3811. void *memblock;
  3812. dma_addr_t dma_addr;
  3813. struct pci_dev *dma_handle;
  3814. struct pci_dev *acc_handle;
  3815. enum vxge_hw_status status = VXGE_HW_OK;
  3816. if (blockpool == NULL) {
  3817. status = VXGE_HW_FAIL;
  3818. goto blockpool_create_exit;
  3819. }
  3820. blockpool->hldev = hldev;
  3821. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3822. blockpool->pool_size = 0;
  3823. blockpool->pool_max = pool_max;
  3824. blockpool->req_out = 0;
  3825. INIT_LIST_HEAD(&blockpool->free_block_list);
  3826. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3827. for (i = 0; i < pool_size + pool_max; i++) {
  3828. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3829. GFP_KERNEL);
  3830. if (entry == NULL) {
  3831. __vxge_hw_blockpool_destroy(blockpool);
  3832. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3833. goto blockpool_create_exit;
  3834. }
  3835. list_add(&entry->item, &blockpool->free_entry_list);
  3836. }
  3837. for (i = 0; i < pool_size; i++) {
  3838. memblock = vxge_os_dma_malloc(
  3839. hldev->pdev,
  3840. VXGE_HW_BLOCK_SIZE,
  3841. &dma_handle,
  3842. &acc_handle);
  3843. if (memblock == NULL) {
  3844. __vxge_hw_blockpool_destroy(blockpool);
  3845. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3846. goto blockpool_create_exit;
  3847. }
  3848. dma_addr = pci_map_single(hldev->pdev, memblock,
  3849. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3850. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3851. dma_addr))) {
  3852. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3853. __vxge_hw_blockpool_destroy(blockpool);
  3854. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3855. goto blockpool_create_exit;
  3856. }
  3857. if (!list_empty(&blockpool->free_entry_list))
  3858. entry = (struct __vxge_hw_blockpool_entry *)
  3859. list_first_entry(&blockpool->free_entry_list,
  3860. struct __vxge_hw_blockpool_entry,
  3861. item);
  3862. if (entry == NULL)
  3863. entry =
  3864. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3865. GFP_KERNEL);
  3866. if (entry != NULL) {
  3867. list_del(&entry->item);
  3868. entry->length = VXGE_HW_BLOCK_SIZE;
  3869. entry->memblock = memblock;
  3870. entry->dma_addr = dma_addr;
  3871. entry->acc_handle = acc_handle;
  3872. entry->dma_handle = dma_handle;
  3873. list_add(&entry->item,
  3874. &blockpool->free_block_list);
  3875. blockpool->pool_size++;
  3876. } else {
  3877. __vxge_hw_blockpool_destroy(blockpool);
  3878. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3879. goto blockpool_create_exit;
  3880. }
  3881. }
  3882. blockpool_create_exit:
  3883. return status;
  3884. }
  3885. /*
  3886. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  3887. */
  3888. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  3889. {
  3890. struct __vxge_hw_device *hldev;
  3891. struct list_head *p, *n;
  3892. u16 ret;
  3893. if (blockpool == NULL) {
  3894. ret = 1;
  3895. goto exit;
  3896. }
  3897. hldev = blockpool->hldev;
  3898. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3899. pci_unmap_single(hldev->pdev,
  3900. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3901. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3902. PCI_DMA_BIDIRECTIONAL);
  3903. vxge_os_dma_free(hldev->pdev,
  3904. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3905. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  3906. list_del(
  3907. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3908. kfree(p);
  3909. blockpool->pool_size--;
  3910. }
  3911. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  3912. list_del(
  3913. &((struct __vxge_hw_blockpool_entry *)p)->item);
  3914. kfree((void *)p);
  3915. }
  3916. ret = 0;
  3917. exit:
  3918. return;
  3919. }
  3920. /*
  3921. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  3922. */
  3923. static
  3924. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  3925. {
  3926. u32 nreq = 0, i;
  3927. if ((blockpool->pool_size + blockpool->req_out) <
  3928. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  3929. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  3930. blockpool->req_out += nreq;
  3931. }
  3932. for (i = 0; i < nreq; i++)
  3933. vxge_os_dma_malloc_async(
  3934. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3935. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  3936. }
  3937. /*
  3938. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  3939. */
  3940. static
  3941. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  3942. {
  3943. struct list_head *p, *n;
  3944. list_for_each_safe(p, n, &blockpool->free_block_list) {
  3945. if (blockpool->pool_size < blockpool->pool_max)
  3946. break;
  3947. pci_unmap_single(
  3948. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3949. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  3950. ((struct __vxge_hw_blockpool_entry *)p)->length,
  3951. PCI_DMA_BIDIRECTIONAL);
  3952. vxge_os_dma_free(
  3953. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  3954. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  3955. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  3956. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  3957. list_add(p, &blockpool->free_entry_list);
  3958. blockpool->pool_size--;
  3959. }
  3960. }
  3961. /*
  3962. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  3963. * Adds a block to block pool
  3964. */
  3965. void vxge_hw_blockpool_block_add(
  3966. struct __vxge_hw_device *devh,
  3967. void *block_addr,
  3968. u32 length,
  3969. struct pci_dev *dma_h,
  3970. struct pci_dev *acc_handle)
  3971. {
  3972. struct __vxge_hw_blockpool *blockpool;
  3973. struct __vxge_hw_blockpool_entry *entry = NULL;
  3974. dma_addr_t dma_addr;
  3975. enum vxge_hw_status status = VXGE_HW_OK;
  3976. u32 req_out;
  3977. blockpool = &devh->block_pool;
  3978. if (block_addr == NULL) {
  3979. blockpool->req_out--;
  3980. status = VXGE_HW_FAIL;
  3981. goto exit;
  3982. }
  3983. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  3984. PCI_DMA_BIDIRECTIONAL);
  3985. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  3986. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  3987. blockpool->req_out--;
  3988. status = VXGE_HW_FAIL;
  3989. goto exit;
  3990. }
  3991. if (!list_empty(&blockpool->free_entry_list))
  3992. entry = (struct __vxge_hw_blockpool_entry *)
  3993. list_first_entry(&blockpool->free_entry_list,
  3994. struct __vxge_hw_blockpool_entry,
  3995. item);
  3996. if (entry == NULL)
  3997. entry = (struct __vxge_hw_blockpool_entry *)
  3998. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  3999. else
  4000. list_del(&entry->item);
  4001. if (entry != NULL) {
  4002. entry->length = length;
  4003. entry->memblock = block_addr;
  4004. entry->dma_addr = dma_addr;
  4005. entry->acc_handle = acc_handle;
  4006. entry->dma_handle = dma_h;
  4007. list_add(&entry->item, &blockpool->free_block_list);
  4008. blockpool->pool_size++;
  4009. status = VXGE_HW_OK;
  4010. } else
  4011. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4012. blockpool->req_out--;
  4013. req_out = blockpool->req_out;
  4014. exit:
  4015. return;
  4016. }
  4017. /*
  4018. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4019. * Allocates a block of memory of given size, either from block pool
  4020. * or by calling vxge_os_dma_malloc()
  4021. */
  4022. void *
  4023. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4024. struct vxge_hw_mempool_dma *dma_object)
  4025. {
  4026. struct __vxge_hw_blockpool_entry *entry = NULL;
  4027. struct __vxge_hw_blockpool *blockpool;
  4028. void *memblock = NULL;
  4029. enum vxge_hw_status status = VXGE_HW_OK;
  4030. blockpool = &devh->block_pool;
  4031. if (size != blockpool->block_size) {
  4032. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4033. &dma_object->handle,
  4034. &dma_object->acc_handle);
  4035. if (memblock == NULL) {
  4036. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4037. goto exit;
  4038. }
  4039. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4040. PCI_DMA_BIDIRECTIONAL);
  4041. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4042. dma_object->addr))) {
  4043. vxge_os_dma_free(devh->pdev, memblock,
  4044. &dma_object->acc_handle);
  4045. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4046. goto exit;
  4047. }
  4048. } else {
  4049. if (!list_empty(&blockpool->free_block_list))
  4050. entry = (struct __vxge_hw_blockpool_entry *)
  4051. list_first_entry(&blockpool->free_block_list,
  4052. struct __vxge_hw_blockpool_entry,
  4053. item);
  4054. if (entry != NULL) {
  4055. list_del(&entry->item);
  4056. dma_object->addr = entry->dma_addr;
  4057. dma_object->handle = entry->dma_handle;
  4058. dma_object->acc_handle = entry->acc_handle;
  4059. memblock = entry->memblock;
  4060. list_add(&entry->item,
  4061. &blockpool->free_entry_list);
  4062. blockpool->pool_size--;
  4063. }
  4064. if (memblock != NULL)
  4065. __vxge_hw_blockpool_blocks_add(blockpool);
  4066. }
  4067. exit:
  4068. return memblock;
  4069. }
  4070. /*
  4071. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4072. __vxge_hw_blockpool_malloc
  4073. */
  4074. void
  4075. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4076. void *memblock, u32 size,
  4077. struct vxge_hw_mempool_dma *dma_object)
  4078. {
  4079. struct __vxge_hw_blockpool_entry *entry = NULL;
  4080. struct __vxge_hw_blockpool *blockpool;
  4081. enum vxge_hw_status status = VXGE_HW_OK;
  4082. blockpool = &devh->block_pool;
  4083. if (size != blockpool->block_size) {
  4084. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4085. PCI_DMA_BIDIRECTIONAL);
  4086. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4087. } else {
  4088. if (!list_empty(&blockpool->free_entry_list))
  4089. entry = (struct __vxge_hw_blockpool_entry *)
  4090. list_first_entry(&blockpool->free_entry_list,
  4091. struct __vxge_hw_blockpool_entry,
  4092. item);
  4093. if (entry == NULL)
  4094. entry = (struct __vxge_hw_blockpool_entry *)
  4095. vmalloc(sizeof(
  4096. struct __vxge_hw_blockpool_entry));
  4097. else
  4098. list_del(&entry->item);
  4099. if (entry != NULL) {
  4100. entry->length = size;
  4101. entry->memblock = memblock;
  4102. entry->dma_addr = dma_object->addr;
  4103. entry->acc_handle = dma_object->acc_handle;
  4104. entry->dma_handle = dma_object->handle;
  4105. list_add(&entry->item,
  4106. &blockpool->free_block_list);
  4107. blockpool->pool_size++;
  4108. status = VXGE_HW_OK;
  4109. } else
  4110. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4111. if (status == VXGE_HW_OK)
  4112. __vxge_hw_blockpool_blocks_remove(blockpool);
  4113. }
  4114. return;
  4115. }
  4116. /*
  4117. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4118. * This function allocates a block from block pool or from the system
  4119. */
  4120. struct __vxge_hw_blockpool_entry *
  4121. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4122. {
  4123. struct __vxge_hw_blockpool_entry *entry = NULL;
  4124. struct __vxge_hw_blockpool *blockpool;
  4125. blockpool = &devh->block_pool;
  4126. if (size == blockpool->block_size) {
  4127. if (!list_empty(&blockpool->free_block_list))
  4128. entry = (struct __vxge_hw_blockpool_entry *)
  4129. list_first_entry(&blockpool->free_block_list,
  4130. struct __vxge_hw_blockpool_entry,
  4131. item);
  4132. if (entry != NULL) {
  4133. list_del(&entry->item);
  4134. blockpool->pool_size--;
  4135. }
  4136. }
  4137. if (entry != NULL)
  4138. __vxge_hw_blockpool_blocks_add(blockpool);
  4139. return entry;
  4140. }
  4141. /*
  4142. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4143. * @devh: Hal device
  4144. * @entry: Entry of block to be freed
  4145. *
  4146. * This function frees a block from block pool
  4147. */
  4148. void
  4149. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4150. struct __vxge_hw_blockpool_entry *entry)
  4151. {
  4152. struct __vxge_hw_blockpool *blockpool;
  4153. blockpool = &devh->block_pool;
  4154. if (entry->length == blockpool->block_size) {
  4155. list_add(&entry->item, &blockpool->free_block_list);
  4156. blockpool->pool_size++;
  4157. }
  4158. __vxge_hw_blockpool_blocks_remove(blockpool);
  4159. return;
  4160. }