be_cmds.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183
  1. /*
  2. * Copyright (C) 2005 - 2011 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. /* Must be a power of 2 or else MODULO will BUG_ON */
  20. static int be_get_temp_freq = 32;
  21. static void be_mcc_notify(struct be_adapter *adapter)
  22. {
  23. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  24. u32 val = 0;
  25. if (adapter->eeh_err) {
  26. dev_info(&adapter->pdev->dev,
  27. "Error in Card Detected! Cannot issue commands\n");
  28. return;
  29. }
  30. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  31. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  32. wmb();
  33. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  34. }
  35. /* To check if valid bit is set, check the entire word as we don't know
  36. * the endianness of the data (old entry is host endian while a new entry is
  37. * little endian) */
  38. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  39. {
  40. if (compl->flags != 0) {
  41. compl->flags = le32_to_cpu(compl->flags);
  42. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  43. return true;
  44. } else {
  45. return false;
  46. }
  47. }
  48. /* Need to reset the entire word that houses the valid bit */
  49. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  50. {
  51. compl->flags = 0;
  52. }
  53. static int be_mcc_compl_process(struct be_adapter *adapter,
  54. struct be_mcc_compl *compl)
  55. {
  56. u16 compl_status, extd_status;
  57. /* Just swap the status to host endian; mcc tag is opaquely copied
  58. * from mcc_wrb */
  59. be_dws_le_to_cpu(compl, 4);
  60. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  61. CQE_STATUS_COMPL_MASK;
  62. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  63. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  64. adapter->flash_status = compl_status;
  65. complete(&adapter->flash_compl);
  66. }
  67. if (compl_status == MCC_STATUS_SUCCESS) {
  68. if ((compl->tag0 == OPCODE_ETH_GET_STATISTICS) &&
  69. (compl->tag1 == CMD_SUBSYSTEM_ETH)) {
  70. struct be_cmd_resp_get_stats *resp =
  71. adapter->stats_cmd.va;
  72. be_dws_le_to_cpu(&resp->hw_stats,
  73. sizeof(resp->hw_stats));
  74. netdev_stats_update(adapter);
  75. adapter->stats_cmd_sent = false;
  76. }
  77. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  78. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  79. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  80. CQE_STATUS_EXTD_MASK;
  81. dev_warn(&adapter->pdev->dev,
  82. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  83. compl->tag0, compl_status, extd_status);
  84. }
  85. return compl_status;
  86. }
  87. /* Link state evt is a string of bytes; no need for endian swapping */
  88. static void be_async_link_state_process(struct be_adapter *adapter,
  89. struct be_async_event_link_state *evt)
  90. {
  91. be_link_status_update(adapter,
  92. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  93. }
  94. /* Grp5 CoS Priority evt */
  95. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  96. struct be_async_event_grp5_cos_priority *evt)
  97. {
  98. if (evt->valid) {
  99. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  100. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  101. adapter->recommended_prio =
  102. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  103. }
  104. }
  105. /* Grp5 QOS Speed evt */
  106. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  107. struct be_async_event_grp5_qos_link_speed *evt)
  108. {
  109. if (evt->physical_port == adapter->port_num) {
  110. /* qos_link_speed is in units of 10 Mbps */
  111. adapter->link_speed = evt->qos_link_speed * 10;
  112. }
  113. }
  114. /*Grp5 PVID evt*/
  115. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  116. struct be_async_event_grp5_pvid_state *evt)
  117. {
  118. if (evt->enabled)
  119. adapter->pvid = le16_to_cpu(evt->tag);
  120. else
  121. adapter->pvid = 0;
  122. }
  123. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  124. u32 trailer, struct be_mcc_compl *evt)
  125. {
  126. u8 event_type = 0;
  127. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  128. ASYNC_TRAILER_EVENT_TYPE_MASK;
  129. switch (event_type) {
  130. case ASYNC_EVENT_COS_PRIORITY:
  131. be_async_grp5_cos_priority_process(adapter,
  132. (struct be_async_event_grp5_cos_priority *)evt);
  133. break;
  134. case ASYNC_EVENT_QOS_SPEED:
  135. be_async_grp5_qos_speed_process(adapter,
  136. (struct be_async_event_grp5_qos_link_speed *)evt);
  137. break;
  138. case ASYNC_EVENT_PVID_STATE:
  139. be_async_grp5_pvid_state_process(adapter,
  140. (struct be_async_event_grp5_pvid_state *)evt);
  141. break;
  142. default:
  143. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  144. break;
  145. }
  146. }
  147. static inline bool is_link_state_evt(u32 trailer)
  148. {
  149. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  150. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  151. ASYNC_EVENT_CODE_LINK_STATE;
  152. }
  153. static inline bool is_grp5_evt(u32 trailer)
  154. {
  155. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  156. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  157. ASYNC_EVENT_CODE_GRP_5);
  158. }
  159. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  160. {
  161. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  162. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  163. if (be_mcc_compl_is_new(compl)) {
  164. queue_tail_inc(mcc_cq);
  165. return compl;
  166. }
  167. return NULL;
  168. }
  169. void be_async_mcc_enable(struct be_adapter *adapter)
  170. {
  171. spin_lock_bh(&adapter->mcc_cq_lock);
  172. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  173. adapter->mcc_obj.rearm_cq = true;
  174. spin_unlock_bh(&adapter->mcc_cq_lock);
  175. }
  176. void be_async_mcc_disable(struct be_adapter *adapter)
  177. {
  178. adapter->mcc_obj.rearm_cq = false;
  179. }
  180. int be_process_mcc(struct be_adapter *adapter, int *status)
  181. {
  182. struct be_mcc_compl *compl;
  183. int num = 0;
  184. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  185. spin_lock_bh(&adapter->mcc_cq_lock);
  186. while ((compl = be_mcc_compl_get(adapter))) {
  187. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  188. /* Interpret flags as an async trailer */
  189. if (is_link_state_evt(compl->flags))
  190. be_async_link_state_process(adapter,
  191. (struct be_async_event_link_state *) compl);
  192. else if (is_grp5_evt(compl->flags))
  193. be_async_grp5_evt_process(adapter,
  194. compl->flags, compl);
  195. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  196. *status = be_mcc_compl_process(adapter, compl);
  197. atomic_dec(&mcc_obj->q.used);
  198. }
  199. be_mcc_compl_use(compl);
  200. num++;
  201. }
  202. spin_unlock_bh(&adapter->mcc_cq_lock);
  203. return num;
  204. }
  205. /* Wait till no more pending mcc requests are present */
  206. static int be_mcc_wait_compl(struct be_adapter *adapter)
  207. {
  208. #define mcc_timeout 120000 /* 12s timeout */
  209. int i, num, status = 0;
  210. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  211. if (adapter->eeh_err)
  212. return -EIO;
  213. for (i = 0; i < mcc_timeout; i++) {
  214. num = be_process_mcc(adapter, &status);
  215. if (num)
  216. be_cq_notify(adapter, mcc_obj->cq.id,
  217. mcc_obj->rearm_cq, num);
  218. if (atomic_read(&mcc_obj->q.used) == 0)
  219. break;
  220. udelay(100);
  221. }
  222. if (i == mcc_timeout) {
  223. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  224. return -1;
  225. }
  226. return status;
  227. }
  228. /* Notify MCC requests and wait for completion */
  229. static int be_mcc_notify_wait(struct be_adapter *adapter)
  230. {
  231. be_mcc_notify(adapter);
  232. return be_mcc_wait_compl(adapter);
  233. }
  234. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  235. {
  236. int msecs = 0;
  237. u32 ready;
  238. if (adapter->eeh_err) {
  239. dev_err(&adapter->pdev->dev,
  240. "Error detected in card.Cannot issue commands\n");
  241. return -EIO;
  242. }
  243. do {
  244. ready = ioread32(db);
  245. if (ready == 0xffffffff) {
  246. dev_err(&adapter->pdev->dev,
  247. "pci slot disconnected\n");
  248. return -1;
  249. }
  250. ready &= MPU_MAILBOX_DB_RDY_MASK;
  251. if (ready)
  252. break;
  253. if (msecs > 4000) {
  254. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  255. if (!lancer_chip(adapter))
  256. be_detect_dump_ue(adapter);
  257. return -1;
  258. }
  259. msleep(1);
  260. msecs++;
  261. } while (true);
  262. return 0;
  263. }
  264. /*
  265. * Insert the mailbox address into the doorbell in two steps
  266. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  267. */
  268. static int be_mbox_notify_wait(struct be_adapter *adapter)
  269. {
  270. int status;
  271. u32 val = 0;
  272. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  273. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  274. struct be_mcc_mailbox *mbox = mbox_mem->va;
  275. struct be_mcc_compl *compl = &mbox->compl;
  276. /* wait for ready to be set */
  277. status = be_mbox_db_ready_wait(adapter, db);
  278. if (status != 0)
  279. return status;
  280. val |= MPU_MAILBOX_DB_HI_MASK;
  281. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  282. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  283. iowrite32(val, db);
  284. /* wait for ready to be set */
  285. status = be_mbox_db_ready_wait(adapter, db);
  286. if (status != 0)
  287. return status;
  288. val = 0;
  289. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  290. val |= (u32)(mbox_mem->dma >> 4) << 2;
  291. iowrite32(val, db);
  292. status = be_mbox_db_ready_wait(adapter, db);
  293. if (status != 0)
  294. return status;
  295. /* A cq entry has been made now */
  296. if (be_mcc_compl_is_new(compl)) {
  297. status = be_mcc_compl_process(adapter, &mbox->compl);
  298. be_mcc_compl_use(compl);
  299. if (status)
  300. return status;
  301. } else {
  302. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  303. return -1;
  304. }
  305. return 0;
  306. }
  307. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  308. {
  309. u32 sem;
  310. if (lancer_chip(adapter))
  311. sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
  312. else
  313. sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  314. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  315. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  316. return -1;
  317. else
  318. return 0;
  319. }
  320. int be_cmd_POST(struct be_adapter *adapter)
  321. {
  322. u16 stage;
  323. int status, timeout = 0;
  324. struct device *dev = &adapter->pdev->dev;
  325. do {
  326. status = be_POST_stage_get(adapter, &stage);
  327. if (status) {
  328. dev_err(dev, "POST error; stage=0x%x\n", stage);
  329. return -1;
  330. } else if (stage != POST_STAGE_ARMFW_RDY) {
  331. if (msleep_interruptible(2000)) {
  332. dev_err(dev, "Waiting for POST aborted\n");
  333. return -EINTR;
  334. }
  335. timeout += 2;
  336. } else {
  337. return 0;
  338. }
  339. } while (timeout < 40);
  340. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  341. return -1;
  342. }
  343. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  344. {
  345. return wrb->payload.embedded_payload;
  346. }
  347. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  348. {
  349. return &wrb->payload.sgl[0];
  350. }
  351. /* Don't touch the hdr after it's prepared */
  352. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  353. bool embedded, u8 sge_cnt, u32 opcode)
  354. {
  355. if (embedded)
  356. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  357. else
  358. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  359. MCC_WRB_SGE_CNT_SHIFT;
  360. wrb->payload_length = payload_len;
  361. wrb->tag0 = opcode;
  362. be_dws_cpu_to_le(wrb, 8);
  363. }
  364. /* Don't touch the hdr after it's prepared */
  365. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  366. u8 subsystem, u8 opcode, int cmd_len)
  367. {
  368. req_hdr->opcode = opcode;
  369. req_hdr->subsystem = subsystem;
  370. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  371. req_hdr->version = 0;
  372. }
  373. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  374. struct be_dma_mem *mem)
  375. {
  376. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  377. u64 dma = (u64)mem->dma;
  378. for (i = 0; i < buf_pages; i++) {
  379. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  380. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  381. dma += PAGE_SIZE_4K;
  382. }
  383. }
  384. /* Converts interrupt delay in microseconds to multiplier value */
  385. static u32 eq_delay_to_mult(u32 usec_delay)
  386. {
  387. #define MAX_INTR_RATE 651042
  388. const u32 round = 10;
  389. u32 multiplier;
  390. if (usec_delay == 0)
  391. multiplier = 0;
  392. else {
  393. u32 interrupt_rate = 1000000 / usec_delay;
  394. /* Max delay, corresponding to the lowest interrupt rate */
  395. if (interrupt_rate == 0)
  396. multiplier = 1023;
  397. else {
  398. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  399. multiplier /= interrupt_rate;
  400. /* Round the multiplier to the closest value.*/
  401. multiplier = (multiplier + round/2) / round;
  402. multiplier = min(multiplier, (u32)1023);
  403. }
  404. }
  405. return multiplier;
  406. }
  407. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  408. {
  409. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  410. struct be_mcc_wrb *wrb
  411. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  412. memset(wrb, 0, sizeof(*wrb));
  413. return wrb;
  414. }
  415. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  416. {
  417. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  418. struct be_mcc_wrb *wrb;
  419. if (atomic_read(&mccq->used) >= mccq->len) {
  420. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  421. return NULL;
  422. }
  423. wrb = queue_head_node(mccq);
  424. queue_head_inc(mccq);
  425. atomic_inc(&mccq->used);
  426. memset(wrb, 0, sizeof(*wrb));
  427. return wrb;
  428. }
  429. /* Tell fw we're about to start firing cmds by writing a
  430. * special pattern across the wrb hdr; uses mbox
  431. */
  432. int be_cmd_fw_init(struct be_adapter *adapter)
  433. {
  434. u8 *wrb;
  435. int status;
  436. if (mutex_lock_interruptible(&adapter->mbox_lock))
  437. return -1;
  438. wrb = (u8 *)wrb_from_mbox(adapter);
  439. *wrb++ = 0xFF;
  440. *wrb++ = 0x12;
  441. *wrb++ = 0x34;
  442. *wrb++ = 0xFF;
  443. *wrb++ = 0xFF;
  444. *wrb++ = 0x56;
  445. *wrb++ = 0x78;
  446. *wrb = 0xFF;
  447. status = be_mbox_notify_wait(adapter);
  448. mutex_unlock(&adapter->mbox_lock);
  449. return status;
  450. }
  451. /* Tell fw we're done with firing cmds by writing a
  452. * special pattern across the wrb hdr; uses mbox
  453. */
  454. int be_cmd_fw_clean(struct be_adapter *adapter)
  455. {
  456. u8 *wrb;
  457. int status;
  458. if (adapter->eeh_err)
  459. return -EIO;
  460. if (mutex_lock_interruptible(&adapter->mbox_lock))
  461. return -1;
  462. wrb = (u8 *)wrb_from_mbox(adapter);
  463. *wrb++ = 0xFF;
  464. *wrb++ = 0xAA;
  465. *wrb++ = 0xBB;
  466. *wrb++ = 0xFF;
  467. *wrb++ = 0xFF;
  468. *wrb++ = 0xCC;
  469. *wrb++ = 0xDD;
  470. *wrb = 0xFF;
  471. status = be_mbox_notify_wait(adapter);
  472. mutex_unlock(&adapter->mbox_lock);
  473. return status;
  474. }
  475. int be_cmd_eq_create(struct be_adapter *adapter,
  476. struct be_queue_info *eq, int eq_delay)
  477. {
  478. struct be_mcc_wrb *wrb;
  479. struct be_cmd_req_eq_create *req;
  480. struct be_dma_mem *q_mem = &eq->dma_mem;
  481. int status;
  482. if (mutex_lock_interruptible(&adapter->mbox_lock))
  483. return -1;
  484. wrb = wrb_from_mbox(adapter);
  485. req = embedded_payload(wrb);
  486. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  487. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  488. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  489. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  490. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  491. /* 4byte eqe*/
  492. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  493. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  494. __ilog2_u32(eq->len/256));
  495. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  496. eq_delay_to_mult(eq_delay));
  497. be_dws_cpu_to_le(req->context, sizeof(req->context));
  498. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  499. status = be_mbox_notify_wait(adapter);
  500. if (!status) {
  501. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  502. eq->id = le16_to_cpu(resp->eq_id);
  503. eq->created = true;
  504. }
  505. mutex_unlock(&adapter->mbox_lock);
  506. return status;
  507. }
  508. /* Uses mbox */
  509. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  510. u8 type, bool permanent, u32 if_handle)
  511. {
  512. struct be_mcc_wrb *wrb;
  513. struct be_cmd_req_mac_query *req;
  514. int status;
  515. if (mutex_lock_interruptible(&adapter->mbox_lock))
  516. return -1;
  517. wrb = wrb_from_mbox(adapter);
  518. req = embedded_payload(wrb);
  519. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  520. OPCODE_COMMON_NTWK_MAC_QUERY);
  521. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  522. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  523. req->type = type;
  524. if (permanent) {
  525. req->permanent = 1;
  526. } else {
  527. req->if_id = cpu_to_le16((u16) if_handle);
  528. req->permanent = 0;
  529. }
  530. status = be_mbox_notify_wait(adapter);
  531. if (!status) {
  532. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  533. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  534. }
  535. mutex_unlock(&adapter->mbox_lock);
  536. return status;
  537. }
  538. /* Uses synchronous MCCQ */
  539. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  540. u32 if_id, u32 *pmac_id, u32 domain)
  541. {
  542. struct be_mcc_wrb *wrb;
  543. struct be_cmd_req_pmac_add *req;
  544. int status;
  545. spin_lock_bh(&adapter->mcc_lock);
  546. wrb = wrb_from_mccq(adapter);
  547. if (!wrb) {
  548. status = -EBUSY;
  549. goto err;
  550. }
  551. req = embedded_payload(wrb);
  552. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  553. OPCODE_COMMON_NTWK_PMAC_ADD);
  554. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  555. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  556. req->hdr.domain = domain;
  557. req->if_id = cpu_to_le32(if_id);
  558. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  559. status = be_mcc_notify_wait(adapter);
  560. if (!status) {
  561. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  562. *pmac_id = le32_to_cpu(resp->pmac_id);
  563. }
  564. err:
  565. spin_unlock_bh(&adapter->mcc_lock);
  566. return status;
  567. }
  568. /* Uses synchronous MCCQ */
  569. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id, u32 dom)
  570. {
  571. struct be_mcc_wrb *wrb;
  572. struct be_cmd_req_pmac_del *req;
  573. int status;
  574. spin_lock_bh(&adapter->mcc_lock);
  575. wrb = wrb_from_mccq(adapter);
  576. if (!wrb) {
  577. status = -EBUSY;
  578. goto err;
  579. }
  580. req = embedded_payload(wrb);
  581. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  582. OPCODE_COMMON_NTWK_PMAC_DEL);
  583. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  584. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  585. req->hdr.domain = dom;
  586. req->if_id = cpu_to_le32(if_id);
  587. req->pmac_id = cpu_to_le32(pmac_id);
  588. status = be_mcc_notify_wait(adapter);
  589. err:
  590. spin_unlock_bh(&adapter->mcc_lock);
  591. return status;
  592. }
  593. /* Uses Mbox */
  594. int be_cmd_cq_create(struct be_adapter *adapter,
  595. struct be_queue_info *cq, struct be_queue_info *eq,
  596. bool sol_evts, bool no_delay, int coalesce_wm)
  597. {
  598. struct be_mcc_wrb *wrb;
  599. struct be_cmd_req_cq_create *req;
  600. struct be_dma_mem *q_mem = &cq->dma_mem;
  601. void *ctxt;
  602. int status;
  603. if (mutex_lock_interruptible(&adapter->mbox_lock))
  604. return -1;
  605. wrb = wrb_from_mbox(adapter);
  606. req = embedded_payload(wrb);
  607. ctxt = &req->context;
  608. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  609. OPCODE_COMMON_CQ_CREATE);
  610. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  611. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  612. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  613. if (lancer_chip(adapter)) {
  614. req->hdr.version = 2;
  615. req->page_size = 1; /* 1 for 4K */
  616. AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
  617. no_delay);
  618. AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
  619. __ilog2_u32(cq->len/256));
  620. AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
  621. AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
  622. ctxt, 1);
  623. AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
  624. ctxt, eq->id);
  625. AMAP_SET_BITS(struct amap_cq_context_lancer, armed, ctxt, 1);
  626. } else {
  627. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  628. coalesce_wm);
  629. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  630. ctxt, no_delay);
  631. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  632. __ilog2_u32(cq->len/256));
  633. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  634. AMAP_SET_BITS(struct amap_cq_context_be, solevent,
  635. ctxt, sol_evts);
  636. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  637. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  638. AMAP_SET_BITS(struct amap_cq_context_be, armed, ctxt, 1);
  639. }
  640. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  641. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  642. status = be_mbox_notify_wait(adapter);
  643. if (!status) {
  644. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  645. cq->id = le16_to_cpu(resp->cq_id);
  646. cq->created = true;
  647. }
  648. mutex_unlock(&adapter->mbox_lock);
  649. return status;
  650. }
  651. static u32 be_encoded_q_len(int q_len)
  652. {
  653. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  654. if (len_encoded == 16)
  655. len_encoded = 0;
  656. return len_encoded;
  657. }
  658. int be_cmd_mccq_create(struct be_adapter *adapter,
  659. struct be_queue_info *mccq,
  660. struct be_queue_info *cq)
  661. {
  662. struct be_mcc_wrb *wrb;
  663. struct be_cmd_req_mcc_create *req;
  664. struct be_dma_mem *q_mem = &mccq->dma_mem;
  665. void *ctxt;
  666. int status;
  667. if (mutex_lock_interruptible(&adapter->mbox_lock))
  668. return -1;
  669. wrb = wrb_from_mbox(adapter);
  670. req = embedded_payload(wrb);
  671. ctxt = &req->context;
  672. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  673. OPCODE_COMMON_MCC_CREATE_EXT);
  674. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  675. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req));
  676. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  677. if (lancer_chip(adapter)) {
  678. req->hdr.version = 1;
  679. req->cq_id = cpu_to_le16(cq->id);
  680. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  681. be_encoded_q_len(mccq->len));
  682. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  683. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  684. ctxt, cq->id);
  685. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  686. ctxt, 1);
  687. } else {
  688. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  689. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  690. be_encoded_q_len(mccq->len));
  691. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  692. }
  693. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  694. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  695. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  696. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  697. status = be_mbox_notify_wait(adapter);
  698. if (!status) {
  699. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  700. mccq->id = le16_to_cpu(resp->id);
  701. mccq->created = true;
  702. }
  703. mutex_unlock(&adapter->mbox_lock);
  704. return status;
  705. }
  706. int be_cmd_txq_create(struct be_adapter *adapter,
  707. struct be_queue_info *txq,
  708. struct be_queue_info *cq)
  709. {
  710. struct be_mcc_wrb *wrb;
  711. struct be_cmd_req_eth_tx_create *req;
  712. struct be_dma_mem *q_mem = &txq->dma_mem;
  713. void *ctxt;
  714. int status;
  715. if (mutex_lock_interruptible(&adapter->mbox_lock))
  716. return -1;
  717. wrb = wrb_from_mbox(adapter);
  718. req = embedded_payload(wrb);
  719. ctxt = &req->context;
  720. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  721. OPCODE_ETH_TX_CREATE);
  722. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  723. sizeof(*req));
  724. if (lancer_chip(adapter)) {
  725. req->hdr.version = 1;
  726. AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
  727. adapter->if_handle);
  728. }
  729. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  730. req->ulp_num = BE_ULP1_NUM;
  731. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  732. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  733. be_encoded_q_len(txq->len));
  734. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  735. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  736. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  737. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  738. status = be_mbox_notify_wait(adapter);
  739. if (!status) {
  740. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  741. txq->id = le16_to_cpu(resp->cid);
  742. txq->created = true;
  743. }
  744. mutex_unlock(&adapter->mbox_lock);
  745. return status;
  746. }
  747. /* Uses mbox */
  748. int be_cmd_rxq_create(struct be_adapter *adapter,
  749. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  750. u16 max_frame_size, u32 if_id, u32 rss, u8 *rss_id)
  751. {
  752. struct be_mcc_wrb *wrb;
  753. struct be_cmd_req_eth_rx_create *req;
  754. struct be_dma_mem *q_mem = &rxq->dma_mem;
  755. int status;
  756. if (mutex_lock_interruptible(&adapter->mbox_lock))
  757. return -1;
  758. wrb = wrb_from_mbox(adapter);
  759. req = embedded_payload(wrb);
  760. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  761. OPCODE_ETH_RX_CREATE);
  762. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  763. sizeof(*req));
  764. req->cq_id = cpu_to_le16(cq_id);
  765. req->frag_size = fls(frag_size) - 1;
  766. req->num_pages = 2;
  767. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  768. req->interface_id = cpu_to_le32(if_id);
  769. req->max_frame_size = cpu_to_le16(max_frame_size);
  770. req->rss_queue = cpu_to_le32(rss);
  771. status = be_mbox_notify_wait(adapter);
  772. if (!status) {
  773. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  774. rxq->id = le16_to_cpu(resp->id);
  775. rxq->created = true;
  776. *rss_id = resp->rss_id;
  777. }
  778. mutex_unlock(&adapter->mbox_lock);
  779. return status;
  780. }
  781. /* Generic destroyer function for all types of queues
  782. * Uses Mbox
  783. */
  784. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  785. int queue_type)
  786. {
  787. struct be_mcc_wrb *wrb;
  788. struct be_cmd_req_q_destroy *req;
  789. u8 subsys = 0, opcode = 0;
  790. int status;
  791. if (adapter->eeh_err)
  792. return -EIO;
  793. if (mutex_lock_interruptible(&adapter->mbox_lock))
  794. return -1;
  795. wrb = wrb_from_mbox(adapter);
  796. req = embedded_payload(wrb);
  797. switch (queue_type) {
  798. case QTYPE_EQ:
  799. subsys = CMD_SUBSYSTEM_COMMON;
  800. opcode = OPCODE_COMMON_EQ_DESTROY;
  801. break;
  802. case QTYPE_CQ:
  803. subsys = CMD_SUBSYSTEM_COMMON;
  804. opcode = OPCODE_COMMON_CQ_DESTROY;
  805. break;
  806. case QTYPE_TXQ:
  807. subsys = CMD_SUBSYSTEM_ETH;
  808. opcode = OPCODE_ETH_TX_DESTROY;
  809. break;
  810. case QTYPE_RXQ:
  811. subsys = CMD_SUBSYSTEM_ETH;
  812. opcode = OPCODE_ETH_RX_DESTROY;
  813. break;
  814. case QTYPE_MCCQ:
  815. subsys = CMD_SUBSYSTEM_COMMON;
  816. opcode = OPCODE_COMMON_MCC_DESTROY;
  817. break;
  818. default:
  819. BUG();
  820. }
  821. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  822. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  823. req->id = cpu_to_le16(q->id);
  824. status = be_mbox_notify_wait(adapter);
  825. mutex_unlock(&adapter->mbox_lock);
  826. return status;
  827. }
  828. /* Create an rx filtering policy configuration on an i/f
  829. * Uses mbox
  830. */
  831. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  832. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  833. u32 domain)
  834. {
  835. struct be_mcc_wrb *wrb;
  836. struct be_cmd_req_if_create *req;
  837. int status;
  838. if (mutex_lock_interruptible(&adapter->mbox_lock))
  839. return -1;
  840. wrb = wrb_from_mbox(adapter);
  841. req = embedded_payload(wrb);
  842. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  843. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  844. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  845. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  846. req->hdr.domain = domain;
  847. req->capability_flags = cpu_to_le32(cap_flags);
  848. req->enable_flags = cpu_to_le32(en_flags);
  849. req->pmac_invalid = pmac_invalid;
  850. if (!pmac_invalid)
  851. memcpy(req->mac_addr, mac, ETH_ALEN);
  852. status = be_mbox_notify_wait(adapter);
  853. if (!status) {
  854. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  855. *if_handle = le32_to_cpu(resp->interface_id);
  856. if (!pmac_invalid)
  857. *pmac_id = le32_to_cpu(resp->pmac_id);
  858. }
  859. mutex_unlock(&adapter->mbox_lock);
  860. return status;
  861. }
  862. /* Uses mbox */
  863. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id, u32 domain)
  864. {
  865. struct be_mcc_wrb *wrb;
  866. struct be_cmd_req_if_destroy *req;
  867. int status;
  868. if (adapter->eeh_err)
  869. return -EIO;
  870. if (mutex_lock_interruptible(&adapter->mbox_lock))
  871. return -1;
  872. wrb = wrb_from_mbox(adapter);
  873. req = embedded_payload(wrb);
  874. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  875. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  876. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  877. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  878. req->hdr.domain = domain;
  879. req->interface_id = cpu_to_le32(interface_id);
  880. status = be_mbox_notify_wait(adapter);
  881. mutex_unlock(&adapter->mbox_lock);
  882. return status;
  883. }
  884. /* Get stats is a non embedded command: the request is not embedded inside
  885. * WRB but is a separate dma memory block
  886. * Uses asynchronous MCC
  887. */
  888. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  889. {
  890. struct be_mcc_wrb *wrb;
  891. struct be_cmd_req_get_stats *req;
  892. struct be_sge *sge;
  893. int status = 0;
  894. if (MODULO(adapter->work_counter, be_get_temp_freq) == 0)
  895. be_cmd_get_die_temperature(adapter);
  896. spin_lock_bh(&adapter->mcc_lock);
  897. wrb = wrb_from_mccq(adapter);
  898. if (!wrb) {
  899. status = -EBUSY;
  900. goto err;
  901. }
  902. req = nonemb_cmd->va;
  903. sge = nonembedded_sgl(wrb);
  904. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  905. OPCODE_ETH_GET_STATISTICS);
  906. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  907. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  908. wrb->tag1 = CMD_SUBSYSTEM_ETH;
  909. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  910. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  911. sge->len = cpu_to_le32(nonemb_cmd->size);
  912. be_mcc_notify(adapter);
  913. adapter->stats_cmd_sent = true;
  914. err:
  915. spin_unlock_bh(&adapter->mcc_lock);
  916. return status;
  917. }
  918. /* Uses synchronous mcc */
  919. int be_cmd_link_status_query(struct be_adapter *adapter,
  920. bool *link_up, u8 *mac_speed, u16 *link_speed, u32 dom)
  921. {
  922. struct be_mcc_wrb *wrb;
  923. struct be_cmd_req_link_status *req;
  924. int status;
  925. spin_lock_bh(&adapter->mcc_lock);
  926. wrb = wrb_from_mccq(adapter);
  927. if (!wrb) {
  928. status = -EBUSY;
  929. goto err;
  930. }
  931. req = embedded_payload(wrb);
  932. *link_up = false;
  933. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  934. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  935. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  936. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  937. status = be_mcc_notify_wait(adapter);
  938. if (!status) {
  939. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  940. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  941. *link_up = true;
  942. *link_speed = le16_to_cpu(resp->link_speed);
  943. *mac_speed = resp->mac_speed;
  944. }
  945. }
  946. err:
  947. spin_unlock_bh(&adapter->mcc_lock);
  948. return status;
  949. }
  950. /* Uses synchronous mcc */
  951. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  952. {
  953. struct be_mcc_wrb *wrb;
  954. struct be_cmd_req_get_cntl_addnl_attribs *req;
  955. int status;
  956. spin_lock_bh(&adapter->mcc_lock);
  957. wrb = wrb_from_mccq(adapter);
  958. if (!wrb) {
  959. status = -EBUSY;
  960. goto err;
  961. }
  962. req = embedded_payload(wrb);
  963. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  964. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES);
  965. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  966. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req));
  967. status = be_mcc_notify_wait(adapter);
  968. if (!status) {
  969. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  970. embedded_payload(wrb);
  971. adapter->drv_stats.be_on_die_temperature =
  972. resp->on_die_temperature;
  973. }
  974. /* If IOCTL fails once, do not bother issuing it again */
  975. else
  976. be_get_temp_freq = 0;
  977. err:
  978. spin_unlock_bh(&adapter->mcc_lock);
  979. return status;
  980. }
  981. /* Uses synchronous mcc */
  982. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  983. {
  984. struct be_mcc_wrb *wrb;
  985. struct be_cmd_req_get_fat *req;
  986. int status;
  987. spin_lock_bh(&adapter->mcc_lock);
  988. wrb = wrb_from_mccq(adapter);
  989. if (!wrb) {
  990. status = -EBUSY;
  991. goto err;
  992. }
  993. req = embedded_payload(wrb);
  994. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  995. OPCODE_COMMON_MANAGE_FAT);
  996. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  997. OPCODE_COMMON_MANAGE_FAT, sizeof(*req));
  998. req->fat_operation = cpu_to_le32(QUERY_FAT);
  999. status = be_mcc_notify_wait(adapter);
  1000. if (!status) {
  1001. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1002. if (log_size && resp->log_size)
  1003. *log_size = le32_to_cpu(resp->log_size) -
  1004. sizeof(u32);
  1005. }
  1006. err:
  1007. spin_unlock_bh(&adapter->mcc_lock);
  1008. return status;
  1009. }
  1010. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1011. {
  1012. struct be_dma_mem get_fat_cmd;
  1013. struct be_mcc_wrb *wrb;
  1014. struct be_cmd_req_get_fat *req;
  1015. struct be_sge *sge;
  1016. u32 offset = 0, total_size, buf_size,
  1017. log_offset = sizeof(u32), payload_len;
  1018. int status;
  1019. if (buf_len == 0)
  1020. return;
  1021. total_size = buf_len;
  1022. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1023. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1024. get_fat_cmd.size,
  1025. &get_fat_cmd.dma);
  1026. if (!get_fat_cmd.va) {
  1027. status = -ENOMEM;
  1028. dev_err(&adapter->pdev->dev,
  1029. "Memory allocation failure while retrieving FAT data\n");
  1030. return;
  1031. }
  1032. spin_lock_bh(&adapter->mcc_lock);
  1033. while (total_size) {
  1034. buf_size = min(total_size, (u32)60*1024);
  1035. total_size -= buf_size;
  1036. wrb = wrb_from_mccq(adapter);
  1037. if (!wrb) {
  1038. status = -EBUSY;
  1039. goto err;
  1040. }
  1041. req = get_fat_cmd.va;
  1042. sge = nonembedded_sgl(wrb);
  1043. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1044. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1045. OPCODE_COMMON_MANAGE_FAT);
  1046. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1047. OPCODE_COMMON_MANAGE_FAT, payload_len);
  1048. sge->pa_hi = cpu_to_le32(upper_32_bits(get_fat_cmd.dma));
  1049. sge->pa_lo = cpu_to_le32(get_fat_cmd.dma & 0xFFFFFFFF);
  1050. sge->len = cpu_to_le32(get_fat_cmd.size);
  1051. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1052. req->read_log_offset = cpu_to_le32(log_offset);
  1053. req->read_log_length = cpu_to_le32(buf_size);
  1054. req->data_buffer_size = cpu_to_le32(buf_size);
  1055. status = be_mcc_notify_wait(adapter);
  1056. if (!status) {
  1057. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1058. memcpy(buf + offset,
  1059. resp->data_buffer,
  1060. resp->read_log_length);
  1061. } else {
  1062. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1063. goto err;
  1064. }
  1065. offset += buf_size;
  1066. log_offset += buf_size;
  1067. }
  1068. err:
  1069. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1070. get_fat_cmd.va,
  1071. get_fat_cmd.dma);
  1072. spin_unlock_bh(&adapter->mcc_lock);
  1073. }
  1074. /* Uses Mbox */
  1075. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  1076. {
  1077. struct be_mcc_wrb *wrb;
  1078. struct be_cmd_req_get_fw_version *req;
  1079. int status;
  1080. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1081. return -1;
  1082. wrb = wrb_from_mbox(adapter);
  1083. req = embedded_payload(wrb);
  1084. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1085. OPCODE_COMMON_GET_FW_VERSION);
  1086. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1087. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  1088. status = be_mbox_notify_wait(adapter);
  1089. if (!status) {
  1090. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1091. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  1092. }
  1093. mutex_unlock(&adapter->mbox_lock);
  1094. return status;
  1095. }
  1096. /* set the EQ delay interval of an EQ to specified value
  1097. * Uses async mcc
  1098. */
  1099. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1100. {
  1101. struct be_mcc_wrb *wrb;
  1102. struct be_cmd_req_modify_eq_delay *req;
  1103. int status = 0;
  1104. spin_lock_bh(&adapter->mcc_lock);
  1105. wrb = wrb_from_mccq(adapter);
  1106. if (!wrb) {
  1107. status = -EBUSY;
  1108. goto err;
  1109. }
  1110. req = embedded_payload(wrb);
  1111. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1112. OPCODE_COMMON_MODIFY_EQ_DELAY);
  1113. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1114. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  1115. req->num_eq = cpu_to_le32(1);
  1116. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1117. req->delay[0].phase = 0;
  1118. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1119. be_mcc_notify(adapter);
  1120. err:
  1121. spin_unlock_bh(&adapter->mcc_lock);
  1122. return status;
  1123. }
  1124. /* Uses sycnhronous mcc */
  1125. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1126. u32 num, bool untagged, bool promiscuous)
  1127. {
  1128. struct be_mcc_wrb *wrb;
  1129. struct be_cmd_req_vlan_config *req;
  1130. int status;
  1131. spin_lock_bh(&adapter->mcc_lock);
  1132. wrb = wrb_from_mccq(adapter);
  1133. if (!wrb) {
  1134. status = -EBUSY;
  1135. goto err;
  1136. }
  1137. req = embedded_payload(wrb);
  1138. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1139. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  1140. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1141. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  1142. req->interface_id = if_id;
  1143. req->promiscuous = promiscuous;
  1144. req->untagged = untagged;
  1145. req->num_vlan = num;
  1146. if (!promiscuous) {
  1147. memcpy(req->normal_vlan, vtag_array,
  1148. req->num_vlan * sizeof(vtag_array[0]));
  1149. }
  1150. status = be_mcc_notify_wait(adapter);
  1151. err:
  1152. spin_unlock_bh(&adapter->mcc_lock);
  1153. return status;
  1154. }
  1155. /* Uses MCC for this command as it may be called in BH context
  1156. * Uses synchronous mcc
  1157. */
  1158. int be_cmd_promiscuous_config(struct be_adapter *adapter, bool en)
  1159. {
  1160. struct be_mcc_wrb *wrb;
  1161. struct be_cmd_req_rx_filter *req;
  1162. struct be_dma_mem promiscous_cmd;
  1163. struct be_sge *sge;
  1164. int status;
  1165. memset(&promiscous_cmd, 0, sizeof(struct be_dma_mem));
  1166. promiscous_cmd.size = sizeof(struct be_cmd_req_rx_filter);
  1167. promiscous_cmd.va = pci_alloc_consistent(adapter->pdev,
  1168. promiscous_cmd.size, &promiscous_cmd.dma);
  1169. if (!promiscous_cmd.va) {
  1170. dev_err(&adapter->pdev->dev,
  1171. "Memory allocation failure\n");
  1172. return -ENOMEM;
  1173. }
  1174. spin_lock_bh(&adapter->mcc_lock);
  1175. wrb = wrb_from_mccq(adapter);
  1176. if (!wrb) {
  1177. status = -EBUSY;
  1178. goto err;
  1179. }
  1180. req = promiscous_cmd.va;
  1181. sge = nonembedded_sgl(wrb);
  1182. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1183. OPCODE_COMMON_NTWK_RX_FILTER);
  1184. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1185. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req));
  1186. req->if_id = cpu_to_le32(adapter->if_handle);
  1187. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1188. if (en)
  1189. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS);
  1190. sge->pa_hi = cpu_to_le32(upper_32_bits(promiscous_cmd.dma));
  1191. sge->pa_lo = cpu_to_le32(promiscous_cmd.dma & 0xFFFFFFFF);
  1192. sge->len = cpu_to_le32(promiscous_cmd.size);
  1193. status = be_mcc_notify_wait(adapter);
  1194. err:
  1195. spin_unlock_bh(&adapter->mcc_lock);
  1196. pci_free_consistent(adapter->pdev, promiscous_cmd.size,
  1197. promiscous_cmd.va, promiscous_cmd.dma);
  1198. return status;
  1199. }
  1200. /*
  1201. * Uses MCC for this command as it may be called in BH context
  1202. * (mc == NULL) => multicast promiscuous
  1203. */
  1204. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  1205. struct net_device *netdev, struct be_dma_mem *mem)
  1206. {
  1207. struct be_mcc_wrb *wrb;
  1208. struct be_cmd_req_mcast_mac_config *req = mem->va;
  1209. struct be_sge *sge;
  1210. int status;
  1211. spin_lock_bh(&adapter->mcc_lock);
  1212. wrb = wrb_from_mccq(adapter);
  1213. if (!wrb) {
  1214. status = -EBUSY;
  1215. goto err;
  1216. }
  1217. sge = nonembedded_sgl(wrb);
  1218. memset(req, 0, sizeof(*req));
  1219. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1220. OPCODE_COMMON_NTWK_MULTICAST_SET);
  1221. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  1222. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  1223. sge->len = cpu_to_le32(mem->size);
  1224. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1225. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  1226. req->interface_id = if_id;
  1227. if (netdev) {
  1228. int i;
  1229. struct netdev_hw_addr *ha;
  1230. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  1231. i = 0;
  1232. netdev_for_each_mc_addr(ha, netdev)
  1233. memcpy(req->mac[i++].byte, ha->addr, ETH_ALEN);
  1234. } else {
  1235. req->promiscuous = 1;
  1236. }
  1237. status = be_mcc_notify_wait(adapter);
  1238. err:
  1239. spin_unlock_bh(&adapter->mcc_lock);
  1240. return status;
  1241. }
  1242. /* Uses synchrounous mcc */
  1243. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1244. {
  1245. struct be_mcc_wrb *wrb;
  1246. struct be_cmd_req_set_flow_control *req;
  1247. int status;
  1248. spin_lock_bh(&adapter->mcc_lock);
  1249. wrb = wrb_from_mccq(adapter);
  1250. if (!wrb) {
  1251. status = -EBUSY;
  1252. goto err;
  1253. }
  1254. req = embedded_payload(wrb);
  1255. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1256. OPCODE_COMMON_SET_FLOW_CONTROL);
  1257. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1258. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  1259. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1260. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1261. status = be_mcc_notify_wait(adapter);
  1262. err:
  1263. spin_unlock_bh(&adapter->mcc_lock);
  1264. return status;
  1265. }
  1266. /* Uses sycn mcc */
  1267. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1268. {
  1269. struct be_mcc_wrb *wrb;
  1270. struct be_cmd_req_get_flow_control *req;
  1271. int status;
  1272. spin_lock_bh(&adapter->mcc_lock);
  1273. wrb = wrb_from_mccq(adapter);
  1274. if (!wrb) {
  1275. status = -EBUSY;
  1276. goto err;
  1277. }
  1278. req = embedded_payload(wrb);
  1279. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1280. OPCODE_COMMON_GET_FLOW_CONTROL);
  1281. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1282. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1283. status = be_mcc_notify_wait(adapter);
  1284. if (!status) {
  1285. struct be_cmd_resp_get_flow_control *resp =
  1286. embedded_payload(wrb);
  1287. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1288. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1289. }
  1290. err:
  1291. spin_unlock_bh(&adapter->mcc_lock);
  1292. return status;
  1293. }
  1294. /* Uses mbox */
  1295. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1296. u32 *mode, u32 *caps)
  1297. {
  1298. struct be_mcc_wrb *wrb;
  1299. struct be_cmd_req_query_fw_cfg *req;
  1300. int status;
  1301. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1302. return -1;
  1303. wrb = wrb_from_mbox(adapter);
  1304. req = embedded_payload(wrb);
  1305. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1306. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1307. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1308. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1309. status = be_mbox_notify_wait(adapter);
  1310. if (!status) {
  1311. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1312. *port_num = le32_to_cpu(resp->phys_port);
  1313. *mode = le32_to_cpu(resp->function_mode);
  1314. *caps = le32_to_cpu(resp->function_caps);
  1315. }
  1316. mutex_unlock(&adapter->mbox_lock);
  1317. return status;
  1318. }
  1319. /* Uses mbox */
  1320. int be_cmd_reset_function(struct be_adapter *adapter)
  1321. {
  1322. struct be_mcc_wrb *wrb;
  1323. struct be_cmd_req_hdr *req;
  1324. int status;
  1325. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1326. return -1;
  1327. wrb = wrb_from_mbox(adapter);
  1328. req = embedded_payload(wrb);
  1329. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1330. OPCODE_COMMON_FUNCTION_RESET);
  1331. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1332. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1333. status = be_mbox_notify_wait(adapter);
  1334. mutex_unlock(&adapter->mbox_lock);
  1335. return status;
  1336. }
  1337. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
  1338. {
  1339. struct be_mcc_wrb *wrb;
  1340. struct be_cmd_req_rss_config *req;
  1341. u32 myhash[10];
  1342. int status;
  1343. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1344. return -1;
  1345. wrb = wrb_from_mbox(adapter);
  1346. req = embedded_payload(wrb);
  1347. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1348. OPCODE_ETH_RSS_CONFIG);
  1349. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1350. OPCODE_ETH_RSS_CONFIG, sizeof(*req));
  1351. req->if_id = cpu_to_le32(adapter->if_handle);
  1352. req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4);
  1353. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1354. memcpy(req->cpu_table, rsstable, table_size);
  1355. memcpy(req->hash, myhash, sizeof(myhash));
  1356. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1357. status = be_mbox_notify_wait(adapter);
  1358. mutex_unlock(&adapter->mbox_lock);
  1359. return status;
  1360. }
  1361. /* Uses sync mcc */
  1362. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1363. u8 bcn, u8 sts, u8 state)
  1364. {
  1365. struct be_mcc_wrb *wrb;
  1366. struct be_cmd_req_enable_disable_beacon *req;
  1367. int status;
  1368. spin_lock_bh(&adapter->mcc_lock);
  1369. wrb = wrb_from_mccq(adapter);
  1370. if (!wrb) {
  1371. status = -EBUSY;
  1372. goto err;
  1373. }
  1374. req = embedded_payload(wrb);
  1375. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1376. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1377. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1378. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1379. req->port_num = port_num;
  1380. req->beacon_state = state;
  1381. req->beacon_duration = bcn;
  1382. req->status_duration = sts;
  1383. status = be_mcc_notify_wait(adapter);
  1384. err:
  1385. spin_unlock_bh(&adapter->mcc_lock);
  1386. return status;
  1387. }
  1388. /* Uses sync mcc */
  1389. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1390. {
  1391. struct be_mcc_wrb *wrb;
  1392. struct be_cmd_req_get_beacon_state *req;
  1393. int status;
  1394. spin_lock_bh(&adapter->mcc_lock);
  1395. wrb = wrb_from_mccq(adapter);
  1396. if (!wrb) {
  1397. status = -EBUSY;
  1398. goto err;
  1399. }
  1400. req = embedded_payload(wrb);
  1401. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1402. OPCODE_COMMON_GET_BEACON_STATE);
  1403. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1404. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1405. req->port_num = port_num;
  1406. status = be_mcc_notify_wait(adapter);
  1407. if (!status) {
  1408. struct be_cmd_resp_get_beacon_state *resp =
  1409. embedded_payload(wrb);
  1410. *state = resp->beacon_state;
  1411. }
  1412. err:
  1413. spin_unlock_bh(&adapter->mcc_lock);
  1414. return status;
  1415. }
  1416. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1417. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1418. {
  1419. struct be_mcc_wrb *wrb;
  1420. struct be_cmd_write_flashrom *req;
  1421. struct be_sge *sge;
  1422. int status;
  1423. spin_lock_bh(&adapter->mcc_lock);
  1424. adapter->flash_status = 0;
  1425. wrb = wrb_from_mccq(adapter);
  1426. if (!wrb) {
  1427. status = -EBUSY;
  1428. goto err_unlock;
  1429. }
  1430. req = cmd->va;
  1431. sge = nonembedded_sgl(wrb);
  1432. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1433. OPCODE_COMMON_WRITE_FLASHROM);
  1434. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1435. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1436. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1437. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1438. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1439. sge->len = cpu_to_le32(cmd->size);
  1440. req->params.op_type = cpu_to_le32(flash_type);
  1441. req->params.op_code = cpu_to_le32(flash_opcode);
  1442. req->params.data_buf_size = cpu_to_le32(buf_size);
  1443. be_mcc_notify(adapter);
  1444. spin_unlock_bh(&adapter->mcc_lock);
  1445. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1446. msecs_to_jiffies(12000)))
  1447. status = -1;
  1448. else
  1449. status = adapter->flash_status;
  1450. return status;
  1451. err_unlock:
  1452. spin_unlock_bh(&adapter->mcc_lock);
  1453. return status;
  1454. }
  1455. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1456. int offset)
  1457. {
  1458. struct be_mcc_wrb *wrb;
  1459. struct be_cmd_write_flashrom *req;
  1460. int status;
  1461. spin_lock_bh(&adapter->mcc_lock);
  1462. wrb = wrb_from_mccq(adapter);
  1463. if (!wrb) {
  1464. status = -EBUSY;
  1465. goto err;
  1466. }
  1467. req = embedded_payload(wrb);
  1468. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1469. OPCODE_COMMON_READ_FLASHROM);
  1470. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1471. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1472. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1473. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1474. req->params.offset = cpu_to_le32(offset);
  1475. req->params.data_buf_size = cpu_to_le32(0x4);
  1476. status = be_mcc_notify_wait(adapter);
  1477. if (!status)
  1478. memcpy(flashed_crc, req->params.data_buf, 4);
  1479. err:
  1480. spin_unlock_bh(&adapter->mcc_lock);
  1481. return status;
  1482. }
  1483. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1484. struct be_dma_mem *nonemb_cmd)
  1485. {
  1486. struct be_mcc_wrb *wrb;
  1487. struct be_cmd_req_acpi_wol_magic_config *req;
  1488. struct be_sge *sge;
  1489. int status;
  1490. spin_lock_bh(&adapter->mcc_lock);
  1491. wrb = wrb_from_mccq(adapter);
  1492. if (!wrb) {
  1493. status = -EBUSY;
  1494. goto err;
  1495. }
  1496. req = nonemb_cmd->va;
  1497. sge = nonembedded_sgl(wrb);
  1498. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1499. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1500. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1501. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1502. memcpy(req->magic_mac, mac, ETH_ALEN);
  1503. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1504. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1505. sge->len = cpu_to_le32(nonemb_cmd->size);
  1506. status = be_mcc_notify_wait(adapter);
  1507. err:
  1508. spin_unlock_bh(&adapter->mcc_lock);
  1509. return status;
  1510. }
  1511. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1512. u8 loopback_type, u8 enable)
  1513. {
  1514. struct be_mcc_wrb *wrb;
  1515. struct be_cmd_req_set_lmode *req;
  1516. int status;
  1517. spin_lock_bh(&adapter->mcc_lock);
  1518. wrb = wrb_from_mccq(adapter);
  1519. if (!wrb) {
  1520. status = -EBUSY;
  1521. goto err;
  1522. }
  1523. req = embedded_payload(wrb);
  1524. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1525. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1526. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1527. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1528. sizeof(*req));
  1529. req->src_port = port_num;
  1530. req->dest_port = port_num;
  1531. req->loopback_type = loopback_type;
  1532. req->loopback_state = enable;
  1533. status = be_mcc_notify_wait(adapter);
  1534. err:
  1535. spin_unlock_bh(&adapter->mcc_lock);
  1536. return status;
  1537. }
  1538. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1539. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1540. {
  1541. struct be_mcc_wrb *wrb;
  1542. struct be_cmd_req_loopback_test *req;
  1543. int status;
  1544. spin_lock_bh(&adapter->mcc_lock);
  1545. wrb = wrb_from_mccq(adapter);
  1546. if (!wrb) {
  1547. status = -EBUSY;
  1548. goto err;
  1549. }
  1550. req = embedded_payload(wrb);
  1551. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1552. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1553. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1554. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1555. req->hdr.timeout = cpu_to_le32(4);
  1556. req->pattern = cpu_to_le64(pattern);
  1557. req->src_port = cpu_to_le32(port_num);
  1558. req->dest_port = cpu_to_le32(port_num);
  1559. req->pkt_size = cpu_to_le32(pkt_size);
  1560. req->num_pkts = cpu_to_le32(num_pkts);
  1561. req->loopback_type = cpu_to_le32(loopback_type);
  1562. status = be_mcc_notify_wait(adapter);
  1563. if (!status) {
  1564. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1565. status = le32_to_cpu(resp->status);
  1566. }
  1567. err:
  1568. spin_unlock_bh(&adapter->mcc_lock);
  1569. return status;
  1570. }
  1571. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1572. u32 byte_cnt, struct be_dma_mem *cmd)
  1573. {
  1574. struct be_mcc_wrb *wrb;
  1575. struct be_cmd_req_ddrdma_test *req;
  1576. struct be_sge *sge;
  1577. int status;
  1578. int i, j = 0;
  1579. spin_lock_bh(&adapter->mcc_lock);
  1580. wrb = wrb_from_mccq(adapter);
  1581. if (!wrb) {
  1582. status = -EBUSY;
  1583. goto err;
  1584. }
  1585. req = cmd->va;
  1586. sge = nonembedded_sgl(wrb);
  1587. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1588. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1589. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1590. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1591. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1592. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1593. sge->len = cpu_to_le32(cmd->size);
  1594. req->pattern = cpu_to_le64(pattern);
  1595. req->byte_count = cpu_to_le32(byte_cnt);
  1596. for (i = 0; i < byte_cnt; i++) {
  1597. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1598. j++;
  1599. if (j > 7)
  1600. j = 0;
  1601. }
  1602. status = be_mcc_notify_wait(adapter);
  1603. if (!status) {
  1604. struct be_cmd_resp_ddrdma_test *resp;
  1605. resp = cmd->va;
  1606. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1607. resp->snd_err) {
  1608. status = -1;
  1609. }
  1610. }
  1611. err:
  1612. spin_unlock_bh(&adapter->mcc_lock);
  1613. return status;
  1614. }
  1615. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1616. struct be_dma_mem *nonemb_cmd)
  1617. {
  1618. struct be_mcc_wrb *wrb;
  1619. struct be_cmd_req_seeprom_read *req;
  1620. struct be_sge *sge;
  1621. int status;
  1622. spin_lock_bh(&adapter->mcc_lock);
  1623. wrb = wrb_from_mccq(adapter);
  1624. if (!wrb) {
  1625. status = -EBUSY;
  1626. goto err;
  1627. }
  1628. req = nonemb_cmd->va;
  1629. sge = nonembedded_sgl(wrb);
  1630. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1631. OPCODE_COMMON_SEEPROM_READ);
  1632. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1633. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1634. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1635. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1636. sge->len = cpu_to_le32(nonemb_cmd->size);
  1637. status = be_mcc_notify_wait(adapter);
  1638. err:
  1639. spin_unlock_bh(&adapter->mcc_lock);
  1640. return status;
  1641. }
  1642. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1643. {
  1644. struct be_mcc_wrb *wrb;
  1645. struct be_cmd_req_get_phy_info *req;
  1646. struct be_sge *sge;
  1647. int status;
  1648. spin_lock_bh(&adapter->mcc_lock);
  1649. wrb = wrb_from_mccq(adapter);
  1650. if (!wrb) {
  1651. status = -EBUSY;
  1652. goto err;
  1653. }
  1654. req = cmd->va;
  1655. sge = nonembedded_sgl(wrb);
  1656. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1657. OPCODE_COMMON_GET_PHY_DETAILS);
  1658. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1659. OPCODE_COMMON_GET_PHY_DETAILS,
  1660. sizeof(*req));
  1661. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1662. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1663. sge->len = cpu_to_le32(cmd->size);
  1664. status = be_mcc_notify_wait(adapter);
  1665. err:
  1666. spin_unlock_bh(&adapter->mcc_lock);
  1667. return status;
  1668. }
  1669. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1670. {
  1671. struct be_mcc_wrb *wrb;
  1672. struct be_cmd_req_set_qos *req;
  1673. int status;
  1674. spin_lock_bh(&adapter->mcc_lock);
  1675. wrb = wrb_from_mccq(adapter);
  1676. if (!wrb) {
  1677. status = -EBUSY;
  1678. goto err;
  1679. }
  1680. req = embedded_payload(wrb);
  1681. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1682. OPCODE_COMMON_SET_QOS);
  1683. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1684. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1685. req->hdr.domain = domain;
  1686. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  1687. req->max_bps_nic = cpu_to_le32(bps);
  1688. status = be_mcc_notify_wait(adapter);
  1689. err:
  1690. spin_unlock_bh(&adapter->mcc_lock);
  1691. return status;
  1692. }
  1693. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  1694. {
  1695. struct be_mcc_wrb *wrb;
  1696. struct be_cmd_req_cntl_attribs *req;
  1697. struct be_cmd_resp_cntl_attribs *resp;
  1698. struct be_sge *sge;
  1699. int status;
  1700. int payload_len = max(sizeof(*req), sizeof(*resp));
  1701. struct mgmt_controller_attrib *attribs;
  1702. struct be_dma_mem attribs_cmd;
  1703. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  1704. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  1705. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  1706. &attribs_cmd.dma);
  1707. if (!attribs_cmd.va) {
  1708. dev_err(&adapter->pdev->dev,
  1709. "Memory allocation failure\n");
  1710. return -ENOMEM;
  1711. }
  1712. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1713. return -1;
  1714. wrb = wrb_from_mbox(adapter);
  1715. if (!wrb) {
  1716. status = -EBUSY;
  1717. goto err;
  1718. }
  1719. req = attribs_cmd.va;
  1720. sge = nonembedded_sgl(wrb);
  1721. be_wrb_hdr_prepare(wrb, payload_len, false, 1,
  1722. OPCODE_COMMON_GET_CNTL_ATTRIBUTES);
  1723. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1724. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len);
  1725. sge->pa_hi = cpu_to_le32(upper_32_bits(attribs_cmd.dma));
  1726. sge->pa_lo = cpu_to_le32(attribs_cmd.dma & 0xFFFFFFFF);
  1727. sge->len = cpu_to_le32(attribs_cmd.size);
  1728. status = be_mbox_notify_wait(adapter);
  1729. if (!status) {
  1730. attribs = (struct mgmt_controller_attrib *)( attribs_cmd.va +
  1731. sizeof(struct be_cmd_resp_hdr));
  1732. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  1733. }
  1734. err:
  1735. mutex_unlock(&adapter->mbox_lock);
  1736. pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
  1737. attribs_cmd.dma);
  1738. return status;
  1739. }
  1740. /* Uses mbox */
  1741. int be_cmd_check_native_mode(struct be_adapter *adapter)
  1742. {
  1743. struct be_mcc_wrb *wrb;
  1744. struct be_cmd_req_set_func_cap *req;
  1745. int status;
  1746. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1747. return -1;
  1748. wrb = wrb_from_mbox(adapter);
  1749. if (!wrb) {
  1750. status = -EBUSY;
  1751. goto err;
  1752. }
  1753. req = embedded_payload(wrb);
  1754. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1755. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP);
  1756. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1757. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req));
  1758. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  1759. CAPABILITY_BE3_NATIVE_ERX_API);
  1760. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  1761. status = be_mbox_notify_wait(adapter);
  1762. if (!status) {
  1763. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  1764. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  1765. CAPABILITY_BE3_NATIVE_ERX_API;
  1766. }
  1767. err:
  1768. mutex_unlock(&adapter->mbox_lock);
  1769. return status;
  1770. }