mpparse_64.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. /*
  2. * Intel Multiprocessor Specification 1.1 and 1.4
  3. * compliant MP-table parsing routines.
  4. *
  5. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  6. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  7. *
  8. * Fixes
  9. * Erich Boleyn : MP v1.4 and additional changes.
  10. * Alan Cox : Added EBDA scanning
  11. * Ingo Molnar : various cleanups and rewrites
  12. * Maciej W. Rozycki: Bits for default MP configurations
  13. * Paul Diefenbaugh: Added full ACPI support
  14. */
  15. #include <linux/mm.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/kernel_stat.h>
  20. #include <linux/mc146818rtc.h>
  21. #include <linux/acpi.h>
  22. #include <linux/module.h>
  23. #include <asm/smp.h>
  24. #include <asm/mtrr.h>
  25. #include <asm/mpspec.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/io_apic.h>
  28. #include <asm/proto.h>
  29. #include <asm/acpi.h>
  30. #include <asm/bios_ebda.h>
  31. #include <mach_apic.h>
  32. /* Have we found an MP table */
  33. int smp_found_config;
  34. unsigned int __cpuinitdata maxcpus = NR_CPUS;
  35. /*
  36. * Various Linux-internal data structures created from the
  37. * MP-table.
  38. */
  39. DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  40. int mp_bus_id_to_pci_bus[MAX_MP_BUSSES] = {[0 ... MAX_MP_BUSSES - 1] = -1 };
  41. static int mp_current_pci_id = 0;
  42. /* I/O APIC entries */
  43. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  44. /* # of MP IRQ source entries */
  45. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  46. /* MP IRQ source entries */
  47. int mp_irq_entries;
  48. int nr_ioapics;
  49. /* Processor that is doing the boot up */
  50. unsigned int boot_cpu_physical_apicid = -1U;
  51. EXPORT_SYMBOL(boot_cpu_physical_apicid);
  52. /* Internal processor count */
  53. unsigned int num_processors;
  54. unsigned disabled_cpus __cpuinitdata;
  55. #ifdef CONFIG_SMP
  56. u16 x86_bios_cpu_apicid_init[NR_CPUS] __initdata
  57. = {[0 ... NR_CPUS - 1] = BAD_APICID };
  58. void *x86_bios_cpu_apicid_early_ptr;
  59. #endif
  60. DEFINE_PER_CPU(u16, x86_bios_cpu_apicid) = BAD_APICID;
  61. EXPORT_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  62. /*
  63. * Intel MP BIOS table parsing routines:
  64. */
  65. /*
  66. * Checksum an MP configuration block.
  67. */
  68. static int __init mpf_checksum(unsigned char *mp, int len)
  69. {
  70. int sum = 0;
  71. while (len--)
  72. sum += *mp++;
  73. return sum & 0xFF;
  74. }
  75. void __cpuinit generic_processor_info(int apicid, int version)
  76. {
  77. int cpu;
  78. cpumask_t tmp_map;
  79. if (num_processors >= NR_CPUS) {
  80. printk(KERN_WARNING "WARNING: NR_CPUS limit of %i reached."
  81. " Processor ignored.\n", NR_CPUS);
  82. return;
  83. }
  84. if (num_processors >= maxcpus) {
  85. printk(KERN_WARNING "WARNING: maxcpus limit of %i reached."
  86. " Processor ignored.\n", maxcpus);
  87. return;
  88. }
  89. num_processors++;
  90. cpus_complement(tmp_map, cpu_present_map);
  91. cpu = first_cpu(tmp_map);
  92. physid_set(apicid, phys_cpu_present_map);
  93. if (apicid == boot_cpu_physical_apicid) {
  94. /*
  95. * x86_bios_cpu_apicid is required to have processors listed
  96. * in same order as logical cpu numbers. Hence the first
  97. * entry is BSP, and so on.
  98. */
  99. cpu = 0;
  100. }
  101. /* are we being called early in kernel startup? */
  102. if (x86_cpu_to_apicid_early_ptr) {
  103. u16 *cpu_to_apicid = x86_cpu_to_apicid_early_ptr;
  104. u16 *bios_cpu_apicid = x86_bios_cpu_apicid_early_ptr;
  105. cpu_to_apicid[cpu] = apicid;
  106. bios_cpu_apicid[cpu] = apicid;
  107. } else {
  108. per_cpu(x86_cpu_to_apicid, cpu) = apicid;
  109. per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
  110. }
  111. cpu_set(cpu, cpu_possible_map);
  112. cpu_set(cpu, cpu_present_map);
  113. }
  114. static void __cpuinit MP_processor_info(struct mpc_config_processor *m)
  115. {
  116. char *bootup_cpu = "";
  117. if (!(m->mpc_cpuflag & CPU_ENABLED)) {
  118. disabled_cpus++;
  119. return;
  120. }
  121. if (m->mpc_cpuflag & CPU_BOOTPROCESSOR) {
  122. bootup_cpu = " (Bootup-CPU)";
  123. boot_cpu_physical_apicid = m->mpc_apicid;
  124. }
  125. printk(KERN_INFO "Processor #%d%s\n", m->mpc_apicid, bootup_cpu);
  126. generic_processor_info(m->mpc_apicid, 0);
  127. }
  128. static void __init MP_bus_info(struct mpc_config_bus *m)
  129. {
  130. char str[7];
  131. memcpy(str, m->mpc_bustype, 6);
  132. str[6] = 0;
  133. Dprintk("Bus #%d is %s\n", m->mpc_busid, str);
  134. if (strncmp(str, "ISA", 3) == 0) {
  135. set_bit(m->mpc_busid, mp_bus_not_pci);
  136. } else if (strncmp(str, "PCI", 3) == 0) {
  137. clear_bit(m->mpc_busid, mp_bus_not_pci);
  138. mp_bus_id_to_pci_bus[m->mpc_busid] = mp_current_pci_id;
  139. mp_current_pci_id++;
  140. } else {
  141. printk(KERN_ERR "Unknown bustype %s\n", str);
  142. }
  143. }
  144. static int bad_ioapic(unsigned long address)
  145. {
  146. if (nr_ioapics >= MAX_IO_APICS) {
  147. printk(KERN_ERR "ERROR: Max # of I/O APICs (%d) exceeded "
  148. "(found %d)\n", MAX_IO_APICS, nr_ioapics);
  149. panic("Recompile kernel with bigger MAX_IO_APICS!\n");
  150. }
  151. if (!address) {
  152. printk(KERN_ERR "WARNING: Bogus (zero) I/O APIC address"
  153. " found in table, skipping!\n");
  154. return 1;
  155. }
  156. return 0;
  157. }
  158. static void __init MP_ioapic_info(struct mpc_config_ioapic *m)
  159. {
  160. if (!(m->mpc_flags & MPC_APIC_USABLE))
  161. return;
  162. printk(KERN_INFO "I/O APIC #%d at 0x%X.\n", m->mpc_apicid,
  163. m->mpc_apicaddr);
  164. if (bad_ioapic(m->mpc_apicaddr))
  165. return;
  166. mp_ioapics[nr_ioapics] = *m;
  167. nr_ioapics++;
  168. }
  169. static void __init MP_intsrc_info(struct mpc_config_intsrc *m)
  170. {
  171. mp_irqs[mp_irq_entries] = *m;
  172. Dprintk("Int: type %d, pol %d, trig %d, bus %d,"
  173. " IRQ %02x, APIC ID %x, APIC INT %02x\n",
  174. m->mpc_irqtype, m->mpc_irqflag & 3,
  175. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbus,
  176. m->mpc_srcbusirq, m->mpc_dstapic, m->mpc_dstirq);
  177. if (++mp_irq_entries >= MAX_IRQ_SOURCES)
  178. panic("Max # of irq sources exceeded!!\n");
  179. }
  180. static void __init MP_lintsrc_info(struct mpc_config_lintsrc *m)
  181. {
  182. Dprintk("Lint: type %d, pol %d, trig %d, bus %d,"
  183. " IRQ %02x, APIC ID %x, APIC LINT %02x\n",
  184. m->mpc_irqtype, m->mpc_irqflag & 3,
  185. (m->mpc_irqflag >> 2) & 3, m->mpc_srcbusid,
  186. m->mpc_srcbusirq, m->mpc_destapic, m->mpc_destapiclint);
  187. }
  188. /*
  189. * Read/parse the MPC
  190. */
  191. static int __init smp_read_mpc(struct mp_config_table *mpc, unsigned early)
  192. {
  193. char str[16];
  194. int count = sizeof(*mpc);
  195. unsigned char *mpt = ((unsigned char *)mpc) + count;
  196. if (memcmp(mpc->mpc_signature, MPC_SIGNATURE, 4)) {
  197. printk(KERN_ERR "MPTABLE: bad signature [%c%c%c%c]!\n",
  198. mpc->mpc_signature[0],
  199. mpc->mpc_signature[1],
  200. mpc->mpc_signature[2], mpc->mpc_signature[3]);
  201. return 0;
  202. }
  203. if (mpf_checksum((unsigned char *)mpc, mpc->mpc_length)) {
  204. printk(KERN_ERR "MPTABLE: checksum error!\n");
  205. return 0;
  206. }
  207. if (mpc->mpc_spec != 0x01 && mpc->mpc_spec != 0x04) {
  208. printk(KERN_ERR "MPTABLE: bad table version (%d)!!\n",
  209. mpc->mpc_spec);
  210. return 0;
  211. }
  212. if (!mpc->mpc_lapic) {
  213. printk(KERN_ERR "MPTABLE: null local APIC address!\n");
  214. return 0;
  215. }
  216. memcpy(str, mpc->mpc_oem, 8);
  217. str[8] = 0;
  218. printk(KERN_INFO "MPTABLE: OEM ID: %s ", str);
  219. memcpy(str, mpc->mpc_productid, 12);
  220. str[12] = 0;
  221. printk(KERN_INFO "MPTABLE: Product ID: %s ", str);
  222. printk(KERN_INFO "MPTABLE: APIC at: 0x%X\n", mpc->mpc_lapic);
  223. /* save the local APIC address, it might be non-default */
  224. if (!acpi_lapic)
  225. mp_lapic_addr = mpc->mpc_lapic;
  226. if (early)
  227. return 1;
  228. /*
  229. * Now process the configuration blocks.
  230. */
  231. while (count < mpc->mpc_length) {
  232. switch (*mpt) {
  233. case MP_PROCESSOR:
  234. {
  235. struct mpc_config_processor *m =
  236. (struct mpc_config_processor *)mpt;
  237. if (!acpi_lapic)
  238. MP_processor_info(m);
  239. mpt += sizeof(*m);
  240. count += sizeof(*m);
  241. break;
  242. }
  243. case MP_BUS:
  244. {
  245. struct mpc_config_bus *m =
  246. (struct mpc_config_bus *)mpt;
  247. MP_bus_info(m);
  248. mpt += sizeof(*m);
  249. count += sizeof(*m);
  250. break;
  251. }
  252. case MP_IOAPIC:
  253. {
  254. struct mpc_config_ioapic *m =
  255. (struct mpc_config_ioapic *)mpt;
  256. MP_ioapic_info(m);
  257. mpt += sizeof(*m);
  258. count += sizeof(*m);
  259. break;
  260. }
  261. case MP_INTSRC:
  262. {
  263. struct mpc_config_intsrc *m =
  264. (struct mpc_config_intsrc *)mpt;
  265. MP_intsrc_info(m);
  266. mpt += sizeof(*m);
  267. count += sizeof(*m);
  268. break;
  269. }
  270. case MP_LINTSRC:
  271. {
  272. struct mpc_config_lintsrc *m =
  273. (struct mpc_config_lintsrc *)mpt;
  274. MP_lintsrc_info(m);
  275. mpt += sizeof(*m);
  276. count += sizeof(*m);
  277. break;
  278. }
  279. }
  280. }
  281. setup_apic_routing();
  282. if (!num_processors)
  283. printk(KERN_ERR "MPTABLE: no processors registered!\n");
  284. return num_processors;
  285. }
  286. static int __init ELCR_trigger(unsigned int irq)
  287. {
  288. unsigned int port;
  289. port = 0x4d0 + (irq >> 3);
  290. return (inb(port) >> (irq & 7)) & 1;
  291. }
  292. static void __init construct_default_ioirq_mptable(int mpc_default_type)
  293. {
  294. struct mpc_config_intsrc intsrc;
  295. int i;
  296. int ELCR_fallback = 0;
  297. intsrc.mpc_type = MP_INTSRC;
  298. intsrc.mpc_irqflag = 0; /* conforming */
  299. intsrc.mpc_srcbus = 0;
  300. intsrc.mpc_dstapic = mp_ioapics[0].mpc_apicid;
  301. intsrc.mpc_irqtype = mp_INT;
  302. /*
  303. * If true, we have an ISA/PCI system with no IRQ entries
  304. * in the MP table. To prevent the PCI interrupts from being set up
  305. * incorrectly, we try to use the ELCR. The sanity check to see if
  306. * there is good ELCR data is very simple - IRQ0, 1, 2 and 13 can
  307. * never be level sensitive, so we simply see if the ELCR agrees.
  308. * If it does, we assume it's valid.
  309. */
  310. if (mpc_default_type == 5) {
  311. printk(KERN_INFO "ISA/PCI bus type with no IRQ information... "
  312. "falling back to ELCR\n");
  313. if (ELCR_trigger(0) || ELCR_trigger(1) || ELCR_trigger(2) ||
  314. ELCR_trigger(13))
  315. printk(KERN_ERR "ELCR contains invalid data... "
  316. "not using ELCR\n");
  317. else {
  318. printk(KERN_INFO
  319. "Using ELCR to identify PCI interrupts\n");
  320. ELCR_fallback = 1;
  321. }
  322. }
  323. for (i = 0; i < 16; i++) {
  324. switch (mpc_default_type) {
  325. case 2:
  326. if (i == 0 || i == 13)
  327. continue; /* IRQ0 & IRQ13 not connected */
  328. /* fall through */
  329. default:
  330. if (i == 2)
  331. continue; /* IRQ2 is never connected */
  332. }
  333. if (ELCR_fallback) {
  334. /*
  335. * If the ELCR indicates a level-sensitive interrupt, we
  336. * copy that information over to the MP table in the
  337. * irqflag field (level sensitive, active high polarity).
  338. */
  339. if (ELCR_trigger(i))
  340. intsrc.mpc_irqflag = 13;
  341. else
  342. intsrc.mpc_irqflag = 0;
  343. }
  344. intsrc.mpc_srcbusirq = i;
  345. intsrc.mpc_dstirq = i ? i : 2; /* IRQ0 to INTIN2 */
  346. MP_intsrc_info(&intsrc);
  347. }
  348. intsrc.mpc_irqtype = mp_ExtINT;
  349. intsrc.mpc_srcbusirq = 0;
  350. intsrc.mpc_dstirq = 0; /* 8259A to INTIN0 */
  351. MP_intsrc_info(&intsrc);
  352. }
  353. static inline void __init construct_default_ISA_mptable(int mpc_default_type)
  354. {
  355. struct mpc_config_processor processor;
  356. struct mpc_config_bus bus;
  357. struct mpc_config_ioapic ioapic;
  358. struct mpc_config_lintsrc lintsrc;
  359. int linttypes[2] = { mp_ExtINT, mp_NMI };
  360. int i;
  361. /*
  362. * local APIC has default address
  363. */
  364. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  365. /*
  366. * 2 CPUs, numbered 0 & 1.
  367. */
  368. processor.mpc_type = MP_PROCESSOR;
  369. processor.mpc_apicver = 0;
  370. processor.mpc_cpuflag = CPU_ENABLED;
  371. processor.mpc_cpufeature = 0;
  372. processor.mpc_featureflag = 0;
  373. processor.mpc_reserved[0] = 0;
  374. processor.mpc_reserved[1] = 0;
  375. for (i = 0; i < 2; i++) {
  376. processor.mpc_apicid = i;
  377. MP_processor_info(&processor);
  378. }
  379. bus.mpc_type = MP_BUS;
  380. bus.mpc_busid = 0;
  381. switch (mpc_default_type) {
  382. default:
  383. printk(KERN_ERR "???\nUnknown standard configuration %d\n",
  384. mpc_default_type);
  385. /* fall through */
  386. case 1:
  387. case 5:
  388. memcpy(bus.mpc_bustype, "ISA ", 6);
  389. break;
  390. }
  391. MP_bus_info(&bus);
  392. if (mpc_default_type > 4) {
  393. bus.mpc_busid = 1;
  394. memcpy(bus.mpc_bustype, "PCI ", 6);
  395. MP_bus_info(&bus);
  396. }
  397. ioapic.mpc_type = MP_IOAPIC;
  398. ioapic.mpc_apicid = 2;
  399. ioapic.mpc_apicver = 0;
  400. ioapic.mpc_flags = MPC_APIC_USABLE;
  401. ioapic.mpc_apicaddr = 0xFEC00000;
  402. MP_ioapic_info(&ioapic);
  403. /*
  404. * We set up most of the low 16 IO-APIC pins according to MPS rules.
  405. */
  406. construct_default_ioirq_mptable(mpc_default_type);
  407. lintsrc.mpc_type = MP_LINTSRC;
  408. lintsrc.mpc_irqflag = 0; /* conforming */
  409. lintsrc.mpc_srcbusid = 0;
  410. lintsrc.mpc_srcbusirq = 0;
  411. lintsrc.mpc_destapic = MP_APIC_ALL;
  412. for (i = 0; i < 2; i++) {
  413. lintsrc.mpc_irqtype = linttypes[i];
  414. lintsrc.mpc_destapiclint = i;
  415. MP_lintsrc_info(&lintsrc);
  416. }
  417. }
  418. static struct intel_mp_floating *mpf_found;
  419. /*
  420. * Scan the memory blocks for an SMP configuration block.
  421. */
  422. static void __init __get_smp_config(unsigned early)
  423. {
  424. struct intel_mp_floating *mpf = mpf_found;
  425. if (acpi_lapic && early)
  426. return;
  427. /*
  428. * ACPI supports both logical (e.g. Hyper-Threading) and physical
  429. * processors, where MPS only supports physical.
  430. */
  431. if (acpi_lapic && acpi_ioapic) {
  432. printk(KERN_INFO "Using ACPI (MADT) for SMP configuration "
  433. "information\n");
  434. return;
  435. } else if (acpi_lapic)
  436. printk(KERN_INFO "Using ACPI for processor (LAPIC) "
  437. "configuration information\n");
  438. printk(KERN_INFO "Intel MultiProcessor Specification v1.%d\n",
  439. mpf->mpf_specification);
  440. /*
  441. * Now see if we need to read further.
  442. */
  443. if (mpf->mpf_feature1 != 0) {
  444. if (early) {
  445. /*
  446. * local APIC has default address
  447. */
  448. mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
  449. return;
  450. }
  451. printk(KERN_INFO "Default MP configuration #%d\n",
  452. mpf->mpf_feature1);
  453. construct_default_ISA_mptable(mpf->mpf_feature1);
  454. } else if (mpf->mpf_physptr) {
  455. /*
  456. * Read the physical hardware table. Anything here will
  457. * override the defaults.
  458. */
  459. if (!smp_read_mpc(phys_to_virt(mpf->mpf_physptr), early)) {
  460. smp_found_config = 0;
  461. printk(KERN_ERR
  462. "BIOS bug, MP table errors detected!...\n");
  463. printk(KERN_ERR "... disabling SMP support. "
  464. "(tell your hw vendor)\n");
  465. return;
  466. }
  467. if (early)
  468. return;
  469. /*
  470. * If there are no explicit MP IRQ entries, then we are
  471. * broken. We set up most of the low 16 IO-APIC pins to
  472. * ISA defaults and hope it will work.
  473. */
  474. if (!mp_irq_entries) {
  475. struct mpc_config_bus bus;
  476. printk(KERN_ERR "BIOS bug, no explicit IRQ entries, "
  477. "using default mptable. "
  478. "(tell your hw vendor)\n");
  479. bus.mpc_type = MP_BUS;
  480. bus.mpc_busid = 0;
  481. memcpy(bus.mpc_bustype, "ISA ", 6);
  482. MP_bus_info(&bus);
  483. construct_default_ioirq_mptable(0);
  484. }
  485. } else
  486. BUG();
  487. if (!early)
  488. printk(KERN_INFO "Processors: %d\n", num_processors);
  489. /*
  490. * Only use the first configuration found.
  491. */
  492. }
  493. void __init early_get_smp_config(void)
  494. {
  495. __get_smp_config(1);
  496. }
  497. void __init get_smp_config(void)
  498. {
  499. __get_smp_config(0);
  500. }
  501. static int __init smp_scan_config(unsigned long base, unsigned long length,
  502. unsigned reserve)
  503. {
  504. extern void __bad_mpf_size(void);
  505. unsigned int *bp = phys_to_virt(base);
  506. struct intel_mp_floating *mpf;
  507. Dprintk("Scan SMP from %p for %ld bytes.\n", bp, length);
  508. if (sizeof(*mpf) != 16)
  509. __bad_mpf_size();
  510. while (length > 0) {
  511. mpf = (struct intel_mp_floating *)bp;
  512. if ((*bp == SMP_MAGIC_IDENT) &&
  513. (mpf->mpf_length == 1) &&
  514. !mpf_checksum((unsigned char *)bp, 16) &&
  515. ((mpf->mpf_specification == 1)
  516. || (mpf->mpf_specification == 4))) {
  517. smp_found_config = 1;
  518. mpf_found = mpf;
  519. if (!reserve)
  520. return 1;
  521. reserve_bootmem_generic(virt_to_phys(mpf), PAGE_SIZE);
  522. if (mpf->mpf_physptr)
  523. reserve_bootmem_generic(mpf->mpf_physptr,
  524. PAGE_SIZE);
  525. return 1;
  526. }
  527. bp += 4;
  528. length -= 16;
  529. }
  530. return 0;
  531. }
  532. static void __init __find_smp_config(unsigned reserve)
  533. {
  534. unsigned int address;
  535. /*
  536. * FIXME: Linux assumes you have 640K of base ram..
  537. * this continues the error...
  538. *
  539. * 1) Scan the bottom 1K for a signature
  540. * 2) Scan the top 1K of base RAM
  541. * 3) Scan the 64K of bios
  542. */
  543. if (smp_scan_config(0x0, 0x400, reserve) ||
  544. smp_scan_config(639 * 0x400, 0x400, reserve) ||
  545. smp_scan_config(0xF0000, 0x10000, reserve))
  546. return;
  547. /*
  548. * If it is an SMP machine we should know now.
  549. *
  550. * there is a real-mode segmented pointer pointing to the
  551. * 4K EBDA area at 0x40E, calculate and scan it here.
  552. *
  553. * NOTE! There are Linux loaders that will corrupt the EBDA
  554. * area, and as such this kind of SMP config may be less
  555. * trustworthy, simply because the SMP table may have been
  556. * stomped on during early boot. These loaders are buggy and
  557. * should be fixed.
  558. *
  559. * MP1.4 SPEC states to only scan first 1K of 4K EBDA.
  560. */
  561. address = get_bios_ebda();
  562. if (address)
  563. smp_scan_config(address, 0x400, reserve);
  564. }
  565. void __init early_find_smp_config(void)
  566. {
  567. __find_smp_config(0);
  568. }
  569. void __init find_smp_config(void)
  570. {
  571. __find_smp_config(1);
  572. }
  573. /* --------------------------------------------------------------------------
  574. ACPI-based MP Configuration
  575. -------------------------------------------------------------------------- */
  576. #ifdef CONFIG_ACPI
  577. void __init mp_register_lapic_address(u64 address)
  578. {
  579. mp_lapic_addr = (unsigned long)address;
  580. set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
  581. if (boot_cpu_physical_apicid == -1U)
  582. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  583. }
  584. void __cpuinit mp_register_lapic(u8 id, u8 enabled)
  585. {
  586. if (!enabled) {
  587. ++disabled_cpus;
  588. return;
  589. }
  590. generic_processor_info(id, 0);
  591. }
  592. #define MP_ISA_BUS 0
  593. #define MP_MAX_IOAPIC_PIN 127
  594. static struct mp_ioapic_routing {
  595. int apic_id;
  596. int gsi_base;
  597. int gsi_end;
  598. u32 pin_programmed[4];
  599. } mp_ioapic_routing[MAX_IO_APICS];
  600. static int mp_find_ioapic(int gsi)
  601. {
  602. int i = 0;
  603. /* Find the IOAPIC that manages this GSI. */
  604. for (i = 0; i < nr_ioapics; i++) {
  605. if ((gsi >= mp_ioapic_routing[i].gsi_base)
  606. && (gsi <= mp_ioapic_routing[i].gsi_end))
  607. return i;
  608. }
  609. printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
  610. return -1;
  611. }
  612. static u8 uniq_ioapic_id(u8 id)
  613. {
  614. int i;
  615. DECLARE_BITMAP(used, 256);
  616. bitmap_zero(used, 256);
  617. for (i = 0; i < nr_ioapics; i++) {
  618. struct mpc_config_ioapic *ia = &mp_ioapics[i];
  619. __set_bit(ia->mpc_apicid, used);
  620. }
  621. if (!test_bit(id, used))
  622. return id;
  623. return find_first_zero_bit(used, 256);
  624. }
  625. void __init mp_register_ioapic(u8 id, u32 address, u32 gsi_base)
  626. {
  627. int idx = 0;
  628. if (bad_ioapic(address))
  629. return;
  630. idx = nr_ioapics;
  631. mp_ioapics[idx].mpc_type = MP_IOAPIC;
  632. mp_ioapics[idx].mpc_flags = MPC_APIC_USABLE;
  633. mp_ioapics[idx].mpc_apicaddr = address;
  634. set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
  635. mp_ioapics[idx].mpc_apicid = uniq_ioapic_id(id);
  636. mp_ioapics[idx].mpc_apicver = 0;
  637. /*
  638. * Build basic IRQ lookup table to facilitate gsi->io_apic lookups
  639. * and to prevent reprogramming of IOAPIC pins (PCI IRQs).
  640. */
  641. mp_ioapic_routing[idx].apic_id = mp_ioapics[idx].mpc_apicid;
  642. mp_ioapic_routing[idx].gsi_base = gsi_base;
  643. mp_ioapic_routing[idx].gsi_end = gsi_base +
  644. io_apic_get_redir_entries(idx);
  645. printk(KERN_INFO "IOAPIC[%d]: apic_id %d, address 0x%x, "
  646. "GSI %d-%d\n", idx, mp_ioapics[idx].mpc_apicid,
  647. mp_ioapics[idx].mpc_apicaddr,
  648. mp_ioapic_routing[idx].gsi_base,
  649. mp_ioapic_routing[idx].gsi_end);
  650. nr_ioapics++;
  651. }
  652. void __init mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger, u32 gsi)
  653. {
  654. struct mpc_config_intsrc intsrc;
  655. int ioapic = -1;
  656. int pin = -1;
  657. /*
  658. * Convert 'gsi' to 'ioapic.pin'.
  659. */
  660. ioapic = mp_find_ioapic(gsi);
  661. if (ioapic < 0)
  662. return;
  663. pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  664. /*
  665. * TBD: This check is for faulty timer entries, where the override
  666. * erroneously sets the trigger to level, resulting in a HUGE
  667. * increase of timer interrupts!
  668. */
  669. if ((bus_irq == 0) && (trigger == 3))
  670. trigger = 1;
  671. intsrc.mpc_type = MP_INTSRC;
  672. intsrc.mpc_irqtype = mp_INT;
  673. intsrc.mpc_irqflag = (trigger << 2) | polarity;
  674. intsrc.mpc_srcbus = MP_ISA_BUS;
  675. intsrc.mpc_srcbusirq = bus_irq; /* IRQ */
  676. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid; /* APIC ID */
  677. intsrc.mpc_dstirq = pin; /* INTIN# */
  678. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, %d-%d\n",
  679. intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  680. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  681. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic, intsrc.mpc_dstirq);
  682. mp_irqs[mp_irq_entries] = intsrc;
  683. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  684. panic("Max # of irq sources exceeded!\n");
  685. }
  686. void __init mp_config_acpi_legacy_irqs(void)
  687. {
  688. struct mpc_config_intsrc intsrc;
  689. int i = 0;
  690. int ioapic = -1;
  691. /*
  692. * Fabricate the legacy ISA bus (bus #31).
  693. */
  694. set_bit(MP_ISA_BUS, mp_bus_not_pci);
  695. /*
  696. * Locate the IOAPIC that manages the ISA IRQs (0-15).
  697. */
  698. ioapic = mp_find_ioapic(0);
  699. if (ioapic < 0)
  700. return;
  701. intsrc.mpc_type = MP_INTSRC;
  702. intsrc.mpc_irqflag = 0; /* Conforming */
  703. intsrc.mpc_srcbus = MP_ISA_BUS;
  704. intsrc.mpc_dstapic = mp_ioapics[ioapic].mpc_apicid;
  705. /*
  706. * Use the default configuration for the IRQs 0-15. Unless
  707. * overridden by (MADT) interrupt source override entries.
  708. */
  709. for (i = 0; i < 16; i++) {
  710. int idx;
  711. for (idx = 0; idx < mp_irq_entries; idx++) {
  712. struct mpc_config_intsrc *irq = mp_irqs + idx;
  713. /* Do we already have a mapping for this ISA IRQ? */
  714. if (irq->mpc_srcbus == MP_ISA_BUS
  715. && irq->mpc_srcbusirq == i)
  716. break;
  717. /* Do we already have a mapping for this IOAPIC pin */
  718. if ((irq->mpc_dstapic == intsrc.mpc_dstapic) &&
  719. (irq->mpc_dstirq == i))
  720. break;
  721. }
  722. if (idx != mp_irq_entries) {
  723. printk(KERN_DEBUG "ACPI: IRQ%d used by override.\n", i);
  724. continue; /* IRQ already used */
  725. }
  726. intsrc.mpc_irqtype = mp_INT;
  727. intsrc.mpc_srcbusirq = i; /* Identity mapped */
  728. intsrc.mpc_dstirq = i;
  729. Dprintk("Int: type %d, pol %d, trig %d, bus %d, irq %d, "
  730. "%d-%d\n", intsrc.mpc_irqtype, intsrc.mpc_irqflag & 3,
  731. (intsrc.mpc_irqflag >> 2) & 3, intsrc.mpc_srcbus,
  732. intsrc.mpc_srcbusirq, intsrc.mpc_dstapic,
  733. intsrc.mpc_dstirq);
  734. mp_irqs[mp_irq_entries] = intsrc;
  735. if (++mp_irq_entries == MAX_IRQ_SOURCES)
  736. panic("Max # of irq sources exceeded!\n");
  737. }
  738. }
  739. int mp_register_gsi(u32 gsi, int triggering, int polarity)
  740. {
  741. int ioapic = -1;
  742. int ioapic_pin = 0;
  743. int idx, bit = 0;
  744. if (acpi_irq_model != ACPI_IRQ_MODEL_IOAPIC)
  745. return gsi;
  746. /* Don't set up the ACPI SCI because it's already set up */
  747. if (acpi_gbl_FADT.sci_interrupt == gsi)
  748. return gsi;
  749. ioapic = mp_find_ioapic(gsi);
  750. if (ioapic < 0) {
  751. printk(KERN_WARNING "No IOAPIC for GSI %u\n", gsi);
  752. return gsi;
  753. }
  754. ioapic_pin = gsi - mp_ioapic_routing[ioapic].gsi_base;
  755. /*
  756. * Avoid pin reprogramming. PRTs typically include entries
  757. * with redundant pin->gsi mappings (but unique PCI devices);
  758. * we only program the IOAPIC on the first.
  759. */
  760. bit = ioapic_pin % 32;
  761. idx = (ioapic_pin < 32) ? 0 : (ioapic_pin / 32);
  762. if (idx > 3) {
  763. printk(KERN_ERR "Invalid reference to IOAPIC pin "
  764. "%d-%d\n", mp_ioapic_routing[ioapic].apic_id,
  765. ioapic_pin);
  766. return gsi;
  767. }
  768. if ((1 << bit) & mp_ioapic_routing[ioapic].pin_programmed[idx]) {
  769. Dprintk(KERN_DEBUG "Pin %d-%d already programmed\n",
  770. mp_ioapic_routing[ioapic].apic_id, ioapic_pin);
  771. return gsi;
  772. }
  773. mp_ioapic_routing[ioapic].pin_programmed[idx] |= (1 << bit);
  774. io_apic_set_pci_routing(ioapic, ioapic_pin, gsi,
  775. triggering == ACPI_EDGE_SENSITIVE ? 0 : 1,
  776. polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  777. return gsi;
  778. }
  779. #endif /* CONFIG_ACPI */