core.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /*
  2. * arch/arm/mach-ep93xx/core.c
  3. * Core routines for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. *
  7. * Thanks go to Michael Burian and Ray Lehtiniemi for their key
  8. * role in the ep93xx linux community.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or (at
  13. * your option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/sched.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/serial.h>
  21. #include <linux/tty.h>
  22. #include <linux/bitops.h>
  23. #include <linux/serial_8250.h>
  24. #include <linux/serial_core.h>
  25. #include <linux/device.h>
  26. #include <linux/mm.h>
  27. #include <linux/time.h>
  28. #include <linux/timex.h>
  29. #include <linux/delay.h>
  30. #include <linux/termios.h>
  31. #include <linux/amba/bus.h>
  32. #include <linux/amba/serial.h>
  33. #include <asm/types.h>
  34. #include <asm/setup.h>
  35. #include <asm/memory.h>
  36. #include <asm/hardware.h>
  37. #include <asm/irq.h>
  38. #include <asm/system.h>
  39. #include <asm/tlbflush.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/io.h>
  42. #include <asm/mach/map.h>
  43. #include <asm/mach/time.h>
  44. #include <asm/mach/irq.h>
  45. #include <asm/arch/gpio.h>
  46. #include <asm/hardware/vic.h>
  47. /*************************************************************************
  48. * Static I/O mappings that are needed for all EP93xx platforms
  49. *************************************************************************/
  50. static struct map_desc ep93xx_io_desc[] __initdata = {
  51. {
  52. .virtual = EP93XX_AHB_VIRT_BASE,
  53. .pfn = __phys_to_pfn(EP93XX_AHB_PHYS_BASE),
  54. .length = EP93XX_AHB_SIZE,
  55. .type = MT_DEVICE,
  56. }, {
  57. .virtual = EP93XX_APB_VIRT_BASE,
  58. .pfn = __phys_to_pfn(EP93XX_APB_PHYS_BASE),
  59. .length = EP93XX_APB_SIZE,
  60. .type = MT_DEVICE,
  61. },
  62. };
  63. void __init ep93xx_map_io(void)
  64. {
  65. iotable_init(ep93xx_io_desc, ARRAY_SIZE(ep93xx_io_desc));
  66. }
  67. /*************************************************************************
  68. * Timer handling for EP93xx
  69. *************************************************************************
  70. * The ep93xx has four internal timers. Timers 1, 2 (both 16 bit) and
  71. * 3 (32 bit) count down at 508 kHz, are self-reloading, and can generate
  72. * an interrupt on underflow. Timer 4 (40 bit) counts down at 983.04 kHz,
  73. * is free-running, and can't generate interrupts.
  74. *
  75. * The 508 kHz timers are ideal for use for the timer interrupt, as the
  76. * most common values of HZ divide 508 kHz nicely. We pick one of the 16
  77. * bit timers (timer 1) since we don't need more than 16 bits of reload
  78. * value as long as HZ >= 8.
  79. *
  80. * The higher clock rate of timer 4 makes it a better choice than the
  81. * other timers for use in gettimeoffset(), while the fact that it can't
  82. * generate interrupts means we don't have to worry about not being able
  83. * to use this timer for something else. We also use timer 4 for keeping
  84. * track of lost jiffies.
  85. */
  86. static unsigned int last_jiffy_time;
  87. #define TIMER4_TICKS_PER_JIFFY ((CLOCK_TICK_RATE + (HZ/2)) / HZ)
  88. static int ep93xx_timer_interrupt(int irq, void *dev_id)
  89. {
  90. write_seqlock(&xtime_lock);
  91. __raw_writel(1, EP93XX_TIMER1_CLEAR);
  92. while ((signed long)
  93. (__raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time)
  94. >= TIMER4_TICKS_PER_JIFFY) {
  95. last_jiffy_time += TIMER4_TICKS_PER_JIFFY;
  96. timer_tick();
  97. }
  98. write_sequnlock(&xtime_lock);
  99. return IRQ_HANDLED;
  100. }
  101. static struct irqaction ep93xx_timer_irq = {
  102. .name = "ep93xx timer",
  103. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  104. .handler = ep93xx_timer_interrupt,
  105. };
  106. static void __init ep93xx_timer_init(void)
  107. {
  108. /* Enable periodic HZ timer. */
  109. __raw_writel(0x48, EP93XX_TIMER1_CONTROL);
  110. __raw_writel((508469 / HZ) - 1, EP93XX_TIMER1_LOAD);
  111. __raw_writel(0xc8, EP93XX_TIMER1_CONTROL);
  112. /* Enable lost jiffy timer. */
  113. __raw_writel(0x100, EP93XX_TIMER4_VALUE_HIGH);
  114. setup_irq(IRQ_EP93XX_TIMER1, &ep93xx_timer_irq);
  115. }
  116. static unsigned long ep93xx_gettimeoffset(void)
  117. {
  118. int offset;
  119. offset = __raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time;
  120. /* Calculate (1000000 / 983040) * offset. */
  121. return offset + (53 * offset / 3072);
  122. }
  123. struct sys_timer ep93xx_timer = {
  124. .init = ep93xx_timer_init,
  125. .offset = ep93xx_gettimeoffset,
  126. };
  127. /*************************************************************************
  128. * GPIO handling for EP93xx
  129. *************************************************************************/
  130. static unsigned char gpio_int_unmasked[3];
  131. static unsigned char gpio_int_enabled[3];
  132. static unsigned char gpio_int_type1[3];
  133. static unsigned char gpio_int_type2[3];
  134. static void update_gpio_int_params(int abf)
  135. {
  136. if (abf == 0) {
  137. __raw_writeb(0, EP93XX_GPIO_A_INT_ENABLE);
  138. __raw_writeb(gpio_int_type2[0], EP93XX_GPIO_A_INT_TYPE2);
  139. __raw_writeb(gpio_int_type1[0], EP93XX_GPIO_A_INT_TYPE1);
  140. __raw_writeb(gpio_int_unmasked[0] & gpio_int_enabled[0], EP93XX_GPIO_A_INT_ENABLE);
  141. } else if (abf == 1) {
  142. __raw_writeb(0, EP93XX_GPIO_B_INT_ENABLE);
  143. __raw_writeb(gpio_int_type2[1], EP93XX_GPIO_B_INT_TYPE2);
  144. __raw_writeb(gpio_int_type1[1], EP93XX_GPIO_B_INT_TYPE1);
  145. __raw_writeb(gpio_int_unmasked[1] & gpio_int_enabled[1], EP93XX_GPIO_B_INT_ENABLE);
  146. } else if (abf == 2) {
  147. __raw_writeb(0, EP93XX_GPIO_F_INT_ENABLE);
  148. __raw_writeb(gpio_int_type2[2], EP93XX_GPIO_F_INT_TYPE2);
  149. __raw_writeb(gpio_int_type1[2], EP93XX_GPIO_F_INT_TYPE1);
  150. __raw_writeb(gpio_int_unmasked[2] & gpio_int_enabled[2], EP93XX_GPIO_F_INT_ENABLE);
  151. } else {
  152. BUG();
  153. }
  154. }
  155. static unsigned char data_register_offset[8] = {
  156. 0x00, 0x04, 0x08, 0x0c, 0x20, 0x30, 0x38, 0x40,
  157. };
  158. static unsigned char data_direction_register_offset[8] = {
  159. 0x10, 0x14, 0x18, 0x1c, 0x24, 0x34, 0x3c, 0x44,
  160. };
  161. void gpio_line_config(int line, int direction)
  162. {
  163. unsigned int data_direction_register;
  164. unsigned long flags;
  165. unsigned char v;
  166. data_direction_register =
  167. EP93XX_GPIO_REG(data_direction_register_offset[line >> 3]);
  168. local_irq_save(flags);
  169. if (direction == GPIO_OUT) {
  170. if (line >= 0 && line < 16) {
  171. /* Port A/B. */
  172. gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
  173. update_gpio_int_params(line >> 3);
  174. } else if (line >= 40 && line < 48) {
  175. /* Port F. */
  176. gpio_int_unmasked[2] &= ~(1 << (line & 7));
  177. update_gpio_int_params(2);
  178. }
  179. v = __raw_readb(data_direction_register);
  180. v |= 1 << (line & 7);
  181. __raw_writeb(v, data_direction_register);
  182. } else if (direction == GPIO_IN) {
  183. v = __raw_readb(data_direction_register);
  184. v &= ~(1 << (line & 7));
  185. __raw_writeb(v, data_direction_register);
  186. }
  187. local_irq_restore(flags);
  188. }
  189. EXPORT_SYMBOL(gpio_line_config);
  190. int gpio_line_get(int line)
  191. {
  192. unsigned int data_register;
  193. data_register = EP93XX_GPIO_REG(data_register_offset[line >> 3]);
  194. return !!(__raw_readb(data_register) & (1 << (line & 7)));
  195. }
  196. EXPORT_SYMBOL(gpio_line_get);
  197. void gpio_line_set(int line, int value)
  198. {
  199. unsigned int data_register;
  200. unsigned long flags;
  201. unsigned char v;
  202. data_register = EP93XX_GPIO_REG(data_register_offset[line >> 3]);
  203. local_irq_save(flags);
  204. if (value == EP93XX_GPIO_HIGH) {
  205. v = __raw_readb(data_register);
  206. v |= 1 << (line & 7);
  207. __raw_writeb(v, data_register);
  208. } else if (value == EP93XX_GPIO_LOW) {
  209. v = __raw_readb(data_register);
  210. v &= ~(1 << (line & 7));
  211. __raw_writeb(v, data_register);
  212. }
  213. local_irq_restore(flags);
  214. }
  215. EXPORT_SYMBOL(gpio_line_set);
  216. /*************************************************************************
  217. * EP93xx IRQ handling
  218. *************************************************************************/
  219. static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
  220. {
  221. unsigned char status;
  222. int i;
  223. status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
  224. for (i = 0; i < 8; i++) {
  225. if (status & (1 << i)) {
  226. desc = irq_desc + IRQ_EP93XX_GPIO(0) + i;
  227. desc_handle_irq(IRQ_EP93XX_GPIO(0) + i, desc);
  228. }
  229. }
  230. status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
  231. for (i = 0; i < 8; i++) {
  232. if (status & (1 << i)) {
  233. desc = irq_desc + IRQ_EP93XX_GPIO(8) + i;
  234. desc_handle_irq(IRQ_EP93XX_GPIO(8) + i, desc);
  235. }
  236. }
  237. }
  238. static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
  239. {
  240. int gpio_irq = IRQ_EP93XX_GPIO(16) + (((irq + 1) & 7) ^ 4);
  241. desc_handle_irq(gpio_irq, irq_desc + gpio_irq);
  242. }
  243. static void ep93xx_gpio_irq_mask_ack(unsigned int irq)
  244. {
  245. int line = irq - IRQ_EP93XX_GPIO(0);
  246. int port = line >> 3;
  247. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  248. update_gpio_int_params(port);
  249. if (port == 0) {
  250. __raw_writel(1 << (line & 7), EP93XX_GPIO_A_INT_ACK);
  251. } else if (port == 1) {
  252. __raw_writel(1 << (line & 7), EP93XX_GPIO_B_INT_ACK);
  253. } else if (port == 2) {
  254. __raw_writel(1 << (line & 7), EP93XX_GPIO_F_INT_ACK);
  255. }
  256. }
  257. static void ep93xx_gpio_irq_mask(unsigned int irq)
  258. {
  259. int line = irq - IRQ_EP93XX_GPIO(0);
  260. int port = line >> 3;
  261. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  262. update_gpio_int_params(port);
  263. }
  264. static void ep93xx_gpio_irq_unmask(unsigned int irq)
  265. {
  266. int line = irq - IRQ_EP93XX_GPIO(0);
  267. int port = line >> 3;
  268. gpio_int_unmasked[port] |= 1 << (line & 7);
  269. update_gpio_int_params(port);
  270. }
  271. /*
  272. * gpio_int_type1 controls whether the interrupt is level (0) or
  273. * edge (1) triggered, while gpio_int_type2 controls whether it
  274. * triggers on low/falling (0) or high/rising (1).
  275. */
  276. static int ep93xx_gpio_irq_type(unsigned int irq, unsigned int type)
  277. {
  278. int port;
  279. int line;
  280. line = irq - IRQ_EP93XX_GPIO(0);
  281. if (line >= 0 && line < 16) {
  282. gpio_line_config(line, GPIO_IN);
  283. } else {
  284. gpio_line_config(EP93XX_GPIO_LINE_F(line-16), GPIO_IN);
  285. }
  286. port = line >> 3;
  287. line &= 7;
  288. if (type & IRQT_RISING) {
  289. gpio_int_enabled[port] |= 1 << line;
  290. gpio_int_type1[port] |= 1 << line;
  291. gpio_int_type2[port] |= 1 << line;
  292. } else if (type & IRQT_FALLING) {
  293. gpio_int_enabled[port] |= 1 << line;
  294. gpio_int_type1[port] |= 1 << line;
  295. gpio_int_type2[port] &= ~(1 << line);
  296. } else if (type & IRQT_HIGH) {
  297. gpio_int_enabled[port] |= 1 << line;
  298. gpio_int_type1[port] &= ~(1 << line);
  299. gpio_int_type2[port] |= 1 << line;
  300. } else if (type & IRQT_LOW) {
  301. gpio_int_enabled[port] |= 1 << line;
  302. gpio_int_type1[port] &= ~(1 << line);
  303. gpio_int_type2[port] &= ~(1 << line);
  304. } else {
  305. gpio_int_enabled[port] &= ~(1 << line);
  306. }
  307. update_gpio_int_params(port);
  308. return 0;
  309. }
  310. static struct irq_chip ep93xx_gpio_irq_chip = {
  311. .name = "GPIO",
  312. .ack = ep93xx_gpio_irq_mask_ack,
  313. .mask = ep93xx_gpio_irq_mask,
  314. .unmask = ep93xx_gpio_irq_unmask,
  315. .set_type = ep93xx_gpio_irq_type,
  316. };
  317. void __init ep93xx_init_irq(void)
  318. {
  319. int irq;
  320. vic_init((void *)EP93XX_VIC1_BASE, 0, EP93XX_VIC1_VALID_IRQ_MASK);
  321. vic_init((void *)EP93XX_VIC2_BASE, 32, EP93XX_VIC2_VALID_IRQ_MASK);
  322. for (irq = IRQ_EP93XX_GPIO(0); irq <= IRQ_EP93XX_GPIO(23); irq++) {
  323. set_irq_chip(irq, &ep93xx_gpio_irq_chip);
  324. set_irq_handler(irq, handle_level_irq);
  325. set_irq_flags(irq, IRQF_VALID);
  326. }
  327. set_irq_chained_handler(IRQ_EP93XX_GPIO_AB, ep93xx_gpio_ab_irq_handler);
  328. set_irq_chained_handler(IRQ_EP93XX_GPIO0MUX, ep93xx_gpio_f_irq_handler);
  329. set_irq_chained_handler(IRQ_EP93XX_GPIO1MUX, ep93xx_gpio_f_irq_handler);
  330. set_irq_chained_handler(IRQ_EP93XX_GPIO2MUX, ep93xx_gpio_f_irq_handler);
  331. set_irq_chained_handler(IRQ_EP93XX_GPIO3MUX, ep93xx_gpio_f_irq_handler);
  332. set_irq_chained_handler(IRQ_EP93XX_GPIO4MUX, ep93xx_gpio_f_irq_handler);
  333. set_irq_chained_handler(IRQ_EP93XX_GPIO5MUX, ep93xx_gpio_f_irq_handler);
  334. set_irq_chained_handler(IRQ_EP93XX_GPIO6MUX, ep93xx_gpio_f_irq_handler);
  335. set_irq_chained_handler(IRQ_EP93XX_GPIO7MUX, ep93xx_gpio_f_irq_handler);
  336. }
  337. /*************************************************************************
  338. * EP93xx peripheral handling
  339. *************************************************************************/
  340. #define EP93XX_UART_MCR_OFFSET (0x0100)
  341. static void ep93xx_uart_set_mctrl(struct amba_device *dev,
  342. void __iomem *base, unsigned int mctrl)
  343. {
  344. unsigned int mcr;
  345. mcr = 0;
  346. if (!(mctrl & TIOCM_RTS))
  347. mcr |= 2;
  348. if (!(mctrl & TIOCM_DTR))
  349. mcr |= 1;
  350. __raw_writel(mcr, base + EP93XX_UART_MCR_OFFSET);
  351. }
  352. static struct amba_pl010_data ep93xx_uart_data = {
  353. .set_mctrl = ep93xx_uart_set_mctrl,
  354. };
  355. static struct amba_device uart1_device = {
  356. .dev = {
  357. .bus_id = "apb:uart1",
  358. .platform_data = &ep93xx_uart_data,
  359. },
  360. .res = {
  361. .start = EP93XX_UART1_PHYS_BASE,
  362. .end = EP93XX_UART1_PHYS_BASE + 0x0fff,
  363. .flags = IORESOURCE_MEM,
  364. },
  365. .irq = { IRQ_EP93XX_UART1, NO_IRQ },
  366. .periphid = 0x00041010,
  367. };
  368. static struct amba_device uart2_device = {
  369. .dev = {
  370. .bus_id = "apb:uart2",
  371. .platform_data = &ep93xx_uart_data,
  372. },
  373. .res = {
  374. .start = EP93XX_UART2_PHYS_BASE,
  375. .end = EP93XX_UART2_PHYS_BASE + 0x0fff,
  376. .flags = IORESOURCE_MEM,
  377. },
  378. .irq = { IRQ_EP93XX_UART2, NO_IRQ },
  379. .periphid = 0x00041010,
  380. };
  381. static struct amba_device uart3_device = {
  382. .dev = {
  383. .bus_id = "apb:uart3",
  384. .platform_data = &ep93xx_uart_data,
  385. },
  386. .res = {
  387. .start = EP93XX_UART3_PHYS_BASE,
  388. .end = EP93XX_UART3_PHYS_BASE + 0x0fff,
  389. .flags = IORESOURCE_MEM,
  390. },
  391. .irq = { IRQ_EP93XX_UART3, NO_IRQ },
  392. .periphid = 0x00041010,
  393. };
  394. static struct platform_device ep93xx_rtc_device = {
  395. .name = "ep93xx-rtc",
  396. .id = -1,
  397. .num_resources = 0,
  398. };
  399. static struct resource ep93xx_ohci_resources[] = {
  400. [0] = {
  401. .start = EP93XX_USB_PHYS_BASE,
  402. .end = EP93XX_USB_PHYS_BASE + 0x0fff,
  403. .flags = IORESOURCE_MEM,
  404. },
  405. [1] = {
  406. .start = IRQ_EP93XX_USB,
  407. .end = IRQ_EP93XX_USB,
  408. .flags = IORESOURCE_IRQ,
  409. },
  410. };
  411. static struct platform_device ep93xx_ohci_device = {
  412. .name = "ep93xx-ohci",
  413. .id = -1,
  414. .dev = {
  415. .dma_mask = (void *)0xffffffff,
  416. .coherent_dma_mask = 0xffffffff,
  417. },
  418. .num_resources = ARRAY_SIZE(ep93xx_ohci_resources),
  419. .resource = ep93xx_ohci_resources,
  420. };
  421. void __init ep93xx_init_devices(void)
  422. {
  423. unsigned int v;
  424. /*
  425. * Disallow access to MaverickCrunch initially.
  426. */
  427. v = __raw_readl(EP93XX_SYSCON_DEVICE_CONFIG);
  428. v &= ~EP93XX_SYSCON_DEVICE_CONFIG_CRUNCH_ENABLE;
  429. __raw_writel(0xaa, EP93XX_SYSCON_SWLOCK);
  430. __raw_writel(v, EP93XX_SYSCON_DEVICE_CONFIG);
  431. amba_device_register(&uart1_device, &iomem_resource);
  432. amba_device_register(&uart2_device, &iomem_resource);
  433. amba_device_register(&uart3_device, &iomem_resource);
  434. platform_device_register(&ep93xx_rtc_device);
  435. platform_device_register(&ep93xx_ohci_device);
  436. }