nouveau_drm.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include <linux/console.h>
  25. #include <linux/module.h>
  26. #include <linux/pci.h>
  27. #include <core/device.h>
  28. #include <core/client.h>
  29. #include <core/gpuobj.h>
  30. #include <core/class.h>
  31. #include <subdev/device.h>
  32. #include <subdev/vm.h>
  33. #include <engine/disp.h>
  34. #include "nouveau_drm.h"
  35. #include "nouveau_irq.h"
  36. #include "nouveau_dma.h"
  37. #include "nouveau_ttm.h"
  38. #include "nouveau_gem.h"
  39. #include "nouveau_agp.h"
  40. #include "nouveau_vga.h"
  41. #include "nouveau_pm.h"
  42. #include "nouveau_acpi.h"
  43. #include "nouveau_bios.h"
  44. #include "nouveau_ioctl.h"
  45. #include "nouveau_abi16.h"
  46. #include "nouveau_fbcon.h"
  47. #include "nouveau_fence.h"
  48. MODULE_PARM_DESC(config, "option string to pass to driver core");
  49. static char *nouveau_config;
  50. module_param_named(config, nouveau_config, charp, 0400);
  51. MODULE_PARM_DESC(debug, "debug string to pass to driver core");
  52. static char *nouveau_debug;
  53. module_param_named(debug, nouveau_debug, charp, 0400);
  54. MODULE_PARM_DESC(noaccel, "disable kernel/abi16 acceleration");
  55. static int nouveau_noaccel = 0;
  56. module_param_named(noaccel, nouveau_noaccel, int, 0400);
  57. MODULE_PARM_DESC(modeset, "enable driver (default: auto, "
  58. "0 = disabled, 1 = enabled, 2 = headless)");
  59. int nouveau_modeset = -1;
  60. module_param_named(modeset, nouveau_modeset, int, 0400);
  61. static struct drm_driver driver;
  62. static int
  63. nouveau_drm_vblank_enable(struct drm_device *dev, int head)
  64. {
  65. struct nouveau_drm *drm = nouveau_drm(dev);
  66. struct nouveau_disp *pdisp = nouveau_disp(drm->device);
  67. nouveau_event_get(pdisp->vblank, head, &drm->vblank);
  68. return 0;
  69. }
  70. static void
  71. nouveau_drm_vblank_disable(struct drm_device *dev, int head)
  72. {
  73. struct nouveau_drm *drm = nouveau_drm(dev);
  74. struct nouveau_disp *pdisp = nouveau_disp(drm->device);
  75. nouveau_event_put(pdisp->vblank, head, &drm->vblank);
  76. }
  77. static int
  78. nouveau_drm_vblank_handler(struct nouveau_eventh *event, int head)
  79. {
  80. struct nouveau_drm *drm =
  81. container_of(event, struct nouveau_drm, vblank);
  82. drm_handle_vblank(drm->dev, head);
  83. return NVKM_EVENT_KEEP;
  84. }
  85. static u64
  86. nouveau_name(struct pci_dev *pdev)
  87. {
  88. u64 name = (u64)pci_domain_nr(pdev->bus) << 32;
  89. name |= pdev->bus->number << 16;
  90. name |= PCI_SLOT(pdev->devfn) << 8;
  91. return name | PCI_FUNC(pdev->devfn);
  92. }
  93. static int
  94. nouveau_cli_create(struct pci_dev *pdev, const char *name,
  95. int size, void **pcli)
  96. {
  97. struct nouveau_cli *cli;
  98. int ret;
  99. *pcli = NULL;
  100. ret = nouveau_client_create_(name, nouveau_name(pdev), nouveau_config,
  101. nouveau_debug, size, pcli);
  102. cli = *pcli;
  103. if (ret) {
  104. if (cli)
  105. nouveau_client_destroy(&cli->base);
  106. *pcli = NULL;
  107. return ret;
  108. }
  109. mutex_init(&cli->mutex);
  110. return 0;
  111. }
  112. static void
  113. nouveau_cli_destroy(struct nouveau_cli *cli)
  114. {
  115. struct nouveau_object *client = nv_object(cli);
  116. nouveau_vm_ref(NULL, &cli->base.vm, NULL);
  117. nouveau_client_fini(&cli->base, false);
  118. atomic_set(&client->refcount, 1);
  119. nouveau_object_ref(NULL, &client);
  120. }
  121. static void
  122. nouveau_accel_fini(struct nouveau_drm *drm)
  123. {
  124. nouveau_gpuobj_ref(NULL, &drm->notify);
  125. nouveau_channel_del(&drm->channel);
  126. nouveau_channel_del(&drm->cechan);
  127. if (drm->fence)
  128. nouveau_fence(drm)->dtor(drm);
  129. }
  130. static void
  131. nouveau_accel_init(struct nouveau_drm *drm)
  132. {
  133. struct nouveau_device *device = nv_device(drm->device);
  134. struct nouveau_object *object;
  135. u32 arg0, arg1;
  136. int ret;
  137. if (nouveau_noaccel)
  138. return;
  139. /* initialise synchronisation routines */
  140. if (device->card_type < NV_10) ret = nv04_fence_create(drm);
  141. else if (device->card_type < NV_50) ret = nv10_fence_create(drm);
  142. else if (device->chipset < 0x84) ret = nv50_fence_create(drm);
  143. else if (device->card_type < NV_C0) ret = nv84_fence_create(drm);
  144. else ret = nvc0_fence_create(drm);
  145. if (ret) {
  146. NV_ERROR(drm, "failed to initialise sync subsystem, %d\n", ret);
  147. nouveau_accel_fini(drm);
  148. return;
  149. }
  150. if (device->card_type >= NV_E0) {
  151. ret = nouveau_channel_new(drm, &drm->client, NVDRM_DEVICE,
  152. NVDRM_CHAN + 1,
  153. NVE0_CHANNEL_IND_ENGINE_CE0 |
  154. NVE0_CHANNEL_IND_ENGINE_CE1, 0,
  155. &drm->cechan);
  156. if (ret)
  157. NV_ERROR(drm, "failed to create ce channel, %d\n", ret);
  158. arg0 = NVE0_CHANNEL_IND_ENGINE_GR;
  159. arg1 = 1;
  160. } else {
  161. arg0 = NvDmaFB;
  162. arg1 = NvDmaTT;
  163. }
  164. ret = nouveau_channel_new(drm, &drm->client, NVDRM_DEVICE, NVDRM_CHAN,
  165. arg0, arg1, &drm->channel);
  166. if (ret) {
  167. NV_ERROR(drm, "failed to create kernel channel, %d\n", ret);
  168. nouveau_accel_fini(drm);
  169. return;
  170. }
  171. if (device->card_type < NV_C0) {
  172. ret = nouveau_gpuobj_new(drm->device, NULL, 32, 0, 0,
  173. &drm->notify);
  174. if (ret) {
  175. NV_ERROR(drm, "failed to allocate notifier, %d\n", ret);
  176. nouveau_accel_fini(drm);
  177. return;
  178. }
  179. ret = nouveau_object_new(nv_object(drm),
  180. drm->channel->handle, NvNotify0,
  181. 0x003d, &(struct nv_dma_class) {
  182. .flags = NV_DMA_TARGET_VRAM |
  183. NV_DMA_ACCESS_RDWR,
  184. .start = drm->notify->addr,
  185. .limit = drm->notify->addr + 31
  186. }, sizeof(struct nv_dma_class),
  187. &object);
  188. if (ret) {
  189. nouveau_accel_fini(drm);
  190. return;
  191. }
  192. }
  193. nouveau_bo_move_init(drm);
  194. }
  195. static int nouveau_drm_probe(struct pci_dev *pdev,
  196. const struct pci_device_id *pent)
  197. {
  198. struct nouveau_device *device;
  199. struct apertures_struct *aper;
  200. bool boot = false;
  201. int ret;
  202. /* remove conflicting drivers (vesafb, efifb etc) */
  203. aper = alloc_apertures(3);
  204. if (!aper)
  205. return -ENOMEM;
  206. aper->ranges[0].base = pci_resource_start(pdev, 1);
  207. aper->ranges[0].size = pci_resource_len(pdev, 1);
  208. aper->count = 1;
  209. if (pci_resource_len(pdev, 2)) {
  210. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  211. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  212. aper->count++;
  213. }
  214. if (pci_resource_len(pdev, 3)) {
  215. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  216. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  217. aper->count++;
  218. }
  219. #ifdef CONFIG_X86
  220. boot = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  221. #endif
  222. remove_conflicting_framebuffers(aper, "nouveaufb", boot);
  223. kfree(aper);
  224. ret = nouveau_device_create(pdev, nouveau_name(pdev), pci_name(pdev),
  225. nouveau_config, nouveau_debug, &device);
  226. if (ret)
  227. return ret;
  228. pci_set_master(pdev);
  229. ret = drm_get_pci_dev(pdev, pent, &driver);
  230. if (ret) {
  231. nouveau_object_ref(NULL, (struct nouveau_object **)&device);
  232. return ret;
  233. }
  234. return 0;
  235. }
  236. static int
  237. nouveau_drm_load(struct drm_device *dev, unsigned long flags)
  238. {
  239. struct pci_dev *pdev = dev->pdev;
  240. struct nouveau_device *device;
  241. struct nouveau_drm *drm;
  242. int ret;
  243. ret = nouveau_cli_create(pdev, "DRM", sizeof(*drm), (void**)&drm);
  244. if (ret)
  245. return ret;
  246. dev->dev_private = drm;
  247. drm->dev = dev;
  248. drm->vblank.func = nouveau_drm_vblank_handler;
  249. INIT_LIST_HEAD(&drm->clients);
  250. spin_lock_init(&drm->tile.lock);
  251. /* make sure AGP controller is in a consistent state before we
  252. * (possibly) execute vbios init tables (see nouveau_agp.h)
  253. */
  254. if (drm_pci_device_is_agp(dev) && dev->agp) {
  255. /* dummy device object, doesn't init anything, but allows
  256. * agp code access to registers
  257. */
  258. ret = nouveau_object_new(nv_object(drm), NVDRM_CLIENT,
  259. NVDRM_DEVICE, 0x0080,
  260. &(struct nv_device_class) {
  261. .device = ~0,
  262. .disable =
  263. ~(NV_DEVICE_DISABLE_MMIO |
  264. NV_DEVICE_DISABLE_IDENTIFY),
  265. .debug0 = ~0,
  266. }, sizeof(struct nv_device_class),
  267. &drm->device);
  268. if (ret)
  269. goto fail_device;
  270. nouveau_agp_reset(drm);
  271. nouveau_object_del(nv_object(drm), NVDRM_CLIENT, NVDRM_DEVICE);
  272. }
  273. ret = nouveau_object_new(nv_object(drm), NVDRM_CLIENT, NVDRM_DEVICE,
  274. 0x0080, &(struct nv_device_class) {
  275. .device = ~0,
  276. .disable = 0,
  277. .debug0 = 0,
  278. }, sizeof(struct nv_device_class),
  279. &drm->device);
  280. if (ret)
  281. goto fail_device;
  282. /* workaround an odd issue on nvc1 by disabling the device's
  283. * nosnoop capability. hopefully won't cause issues until a
  284. * better fix is found - assuming there is one...
  285. */
  286. device = nv_device(drm->device);
  287. if (nv_device(drm->device)->chipset == 0xc1)
  288. nv_mask(device, 0x00088080, 0x00000800, 0x00000000);
  289. nouveau_vga_init(drm);
  290. nouveau_agp_init(drm);
  291. if (device->card_type >= NV_50) {
  292. ret = nouveau_vm_new(nv_device(drm->device), 0, (1ULL << 40),
  293. 0x1000, &drm->client.base.vm);
  294. if (ret)
  295. goto fail_device;
  296. }
  297. ret = nouveau_ttm_init(drm);
  298. if (ret)
  299. goto fail_ttm;
  300. ret = nouveau_bios_init(dev);
  301. if (ret)
  302. goto fail_bios;
  303. ret = nouveau_irq_init(dev);
  304. if (ret)
  305. goto fail_irq;
  306. ret = nouveau_display_create(dev);
  307. if (ret)
  308. goto fail_dispctor;
  309. if (dev->mode_config.num_crtc) {
  310. ret = nouveau_display_init(dev);
  311. if (ret)
  312. goto fail_dispinit;
  313. }
  314. nouveau_pm_init(dev);
  315. nouveau_accel_init(drm);
  316. nouveau_fbcon_init(dev);
  317. return 0;
  318. fail_dispinit:
  319. nouveau_display_destroy(dev);
  320. fail_dispctor:
  321. nouveau_irq_fini(dev);
  322. fail_irq:
  323. nouveau_bios_takedown(dev);
  324. fail_bios:
  325. nouveau_ttm_fini(drm);
  326. fail_ttm:
  327. nouveau_agp_fini(drm);
  328. nouveau_vga_fini(drm);
  329. fail_device:
  330. nouveau_cli_destroy(&drm->client);
  331. return ret;
  332. }
  333. static int
  334. nouveau_drm_unload(struct drm_device *dev)
  335. {
  336. struct nouveau_drm *drm = nouveau_drm(dev);
  337. nouveau_fbcon_fini(dev);
  338. nouveau_accel_fini(drm);
  339. nouveau_pm_fini(dev);
  340. if (dev->mode_config.num_crtc)
  341. nouveau_display_fini(dev);
  342. nouveau_display_destroy(dev);
  343. nouveau_irq_fini(dev);
  344. nouveau_bios_takedown(dev);
  345. nouveau_ttm_fini(drm);
  346. nouveau_agp_fini(drm);
  347. nouveau_vga_fini(drm);
  348. nouveau_cli_destroy(&drm->client);
  349. return 0;
  350. }
  351. static void
  352. nouveau_drm_remove(struct pci_dev *pdev)
  353. {
  354. struct drm_device *dev = pci_get_drvdata(pdev);
  355. struct nouveau_drm *drm = nouveau_drm(dev);
  356. struct nouveau_object *device;
  357. device = drm->client.base.device;
  358. drm_put_dev(dev);
  359. nouveau_object_ref(NULL, &device);
  360. nouveau_object_debug();
  361. }
  362. static int
  363. nouveau_do_suspend(struct drm_device *dev)
  364. {
  365. struct nouveau_drm *drm = nouveau_drm(dev);
  366. struct nouveau_cli *cli;
  367. int ret;
  368. if (dev->mode_config.num_crtc) {
  369. NV_INFO(drm, "suspending fbcon...\n");
  370. nouveau_fbcon_set_suspend(dev, 1);
  371. NV_INFO(drm, "suspending display...\n");
  372. ret = nouveau_display_suspend(dev);
  373. if (ret)
  374. return ret;
  375. }
  376. NV_INFO(drm, "evicting buffers...\n");
  377. ttm_bo_evict_mm(&drm->ttm.bdev, TTM_PL_VRAM);
  378. if (drm->fence && nouveau_fence(drm)->suspend) {
  379. if (!nouveau_fence(drm)->suspend(drm))
  380. return -ENOMEM;
  381. }
  382. NV_INFO(drm, "suspending client object trees...\n");
  383. list_for_each_entry(cli, &drm->clients, head) {
  384. ret = nouveau_client_fini(&cli->base, true);
  385. if (ret)
  386. goto fail_client;
  387. }
  388. ret = nouveau_client_fini(&drm->client.base, true);
  389. if (ret)
  390. goto fail_client;
  391. nouveau_agp_fini(drm);
  392. return 0;
  393. fail_client:
  394. list_for_each_entry_continue_reverse(cli, &drm->clients, head) {
  395. nouveau_client_init(&cli->base);
  396. }
  397. if (dev->mode_config.num_crtc) {
  398. NV_INFO(drm, "resuming display...\n");
  399. nouveau_display_resume(dev);
  400. }
  401. return ret;
  402. }
  403. int nouveau_pmops_suspend(struct device *dev)
  404. {
  405. struct pci_dev *pdev = to_pci_dev(dev);
  406. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  407. int ret;
  408. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  409. return 0;
  410. ret = nouveau_do_suspend(drm_dev);
  411. if (ret)
  412. return ret;
  413. pci_save_state(pdev);
  414. pci_disable_device(pdev);
  415. pci_set_power_state(pdev, PCI_D3hot);
  416. return 0;
  417. }
  418. static int
  419. nouveau_do_resume(struct drm_device *dev)
  420. {
  421. struct nouveau_drm *drm = nouveau_drm(dev);
  422. struct nouveau_cli *cli;
  423. NV_INFO(drm, "re-enabling device...\n");
  424. nouveau_agp_reset(drm);
  425. NV_INFO(drm, "resuming client object trees...\n");
  426. nouveau_client_init(&drm->client.base);
  427. nouveau_agp_init(drm);
  428. list_for_each_entry(cli, &drm->clients, head) {
  429. nouveau_client_init(&cli->base);
  430. }
  431. if (drm->fence && nouveau_fence(drm)->resume)
  432. nouveau_fence(drm)->resume(drm);
  433. nouveau_run_vbios_init(dev);
  434. nouveau_irq_postinstall(dev);
  435. nouveau_pm_resume(dev);
  436. if (dev->mode_config.num_crtc) {
  437. NV_INFO(drm, "resuming display...\n");
  438. nouveau_display_resume(dev);
  439. }
  440. return 0;
  441. }
  442. int nouveau_pmops_resume(struct device *dev)
  443. {
  444. struct pci_dev *pdev = to_pci_dev(dev);
  445. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  446. int ret;
  447. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  448. return 0;
  449. pci_set_power_state(pdev, PCI_D0);
  450. pci_restore_state(pdev);
  451. ret = pci_enable_device(pdev);
  452. if (ret)
  453. return ret;
  454. pci_set_master(pdev);
  455. return nouveau_do_resume(drm_dev);
  456. }
  457. static int nouveau_pmops_freeze(struct device *dev)
  458. {
  459. struct pci_dev *pdev = to_pci_dev(dev);
  460. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  461. return nouveau_do_suspend(drm_dev);
  462. }
  463. static int nouveau_pmops_thaw(struct device *dev)
  464. {
  465. struct pci_dev *pdev = to_pci_dev(dev);
  466. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  467. return nouveau_do_resume(drm_dev);
  468. }
  469. static int
  470. nouveau_drm_open(struct drm_device *dev, struct drm_file *fpriv)
  471. {
  472. struct pci_dev *pdev = dev->pdev;
  473. struct nouveau_drm *drm = nouveau_drm(dev);
  474. struct nouveau_cli *cli;
  475. char name[32], tmpname[TASK_COMM_LEN];
  476. int ret;
  477. get_task_comm(tmpname, current);
  478. snprintf(name, sizeof(name), "%s[%d]", tmpname, pid_nr(fpriv->pid));
  479. ret = nouveau_cli_create(pdev, name, sizeof(*cli), (void **)&cli);
  480. if (ret)
  481. return ret;
  482. if (nv_device(drm->device)->card_type >= NV_50) {
  483. ret = nouveau_vm_new(nv_device(drm->device), 0, (1ULL << 40),
  484. 0x1000, &cli->base.vm);
  485. if (ret) {
  486. nouveau_cli_destroy(cli);
  487. return ret;
  488. }
  489. }
  490. fpriv->driver_priv = cli;
  491. mutex_lock(&drm->client.mutex);
  492. list_add(&cli->head, &drm->clients);
  493. mutex_unlock(&drm->client.mutex);
  494. return 0;
  495. }
  496. static void
  497. nouveau_drm_preclose(struct drm_device *dev, struct drm_file *fpriv)
  498. {
  499. struct nouveau_cli *cli = nouveau_cli(fpriv);
  500. struct nouveau_drm *drm = nouveau_drm(dev);
  501. if (cli->abi16)
  502. nouveau_abi16_fini(cli->abi16);
  503. mutex_lock(&drm->client.mutex);
  504. list_del(&cli->head);
  505. mutex_unlock(&drm->client.mutex);
  506. }
  507. static void
  508. nouveau_drm_postclose(struct drm_device *dev, struct drm_file *fpriv)
  509. {
  510. struct nouveau_cli *cli = nouveau_cli(fpriv);
  511. nouveau_cli_destroy(cli);
  512. }
  513. static struct drm_ioctl_desc
  514. nouveau_ioctls[] = {
  515. DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_abi16_ioctl_getparam, DRM_UNLOCKED|DRM_AUTH),
  516. DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_abi16_ioctl_setparam, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  517. DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_abi16_ioctl_channel_alloc, DRM_UNLOCKED|DRM_AUTH),
  518. DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_abi16_ioctl_channel_free, DRM_UNLOCKED|DRM_AUTH),
  519. DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_abi16_ioctl_grobj_alloc, DRM_UNLOCKED|DRM_AUTH),
  520. DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_abi16_ioctl_notifierobj_alloc, DRM_UNLOCKED|DRM_AUTH),
  521. DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_abi16_ioctl_gpuobj_free, DRM_UNLOCKED|DRM_AUTH),
  522. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_UNLOCKED|DRM_AUTH),
  523. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_UNLOCKED|DRM_AUTH),
  524. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
  525. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
  526. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_UNLOCKED|DRM_AUTH),
  527. };
  528. static const struct file_operations
  529. nouveau_driver_fops = {
  530. .owner = THIS_MODULE,
  531. .open = drm_open,
  532. .release = drm_release,
  533. .unlocked_ioctl = drm_ioctl,
  534. .mmap = nouveau_ttm_mmap,
  535. .poll = drm_poll,
  536. .fasync = drm_fasync,
  537. .read = drm_read,
  538. #if defined(CONFIG_COMPAT)
  539. .compat_ioctl = nouveau_compat_ioctl,
  540. #endif
  541. .llseek = noop_llseek,
  542. };
  543. static struct drm_driver
  544. driver = {
  545. .driver_features =
  546. DRIVER_USE_AGP | DRIVER_PCI_DMA | DRIVER_SG |
  547. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  548. DRIVER_MODESET | DRIVER_PRIME,
  549. .load = nouveau_drm_load,
  550. .unload = nouveau_drm_unload,
  551. .open = nouveau_drm_open,
  552. .preclose = nouveau_drm_preclose,
  553. .postclose = nouveau_drm_postclose,
  554. .lastclose = nouveau_vga_lastclose,
  555. .irq_preinstall = nouveau_irq_preinstall,
  556. .irq_postinstall = nouveau_irq_postinstall,
  557. .irq_uninstall = nouveau_irq_uninstall,
  558. .irq_handler = nouveau_irq_handler,
  559. .get_vblank_counter = drm_vblank_count,
  560. .enable_vblank = nouveau_drm_vblank_enable,
  561. .disable_vblank = nouveau_drm_vblank_disable,
  562. .ioctls = nouveau_ioctls,
  563. .fops = &nouveau_driver_fops,
  564. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  565. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  566. .gem_prime_export = nouveau_gem_prime_export,
  567. .gem_prime_import = nouveau_gem_prime_import,
  568. .gem_init_object = nouveau_gem_object_new,
  569. .gem_free_object = nouveau_gem_object_del,
  570. .gem_open_object = nouveau_gem_object_open,
  571. .gem_close_object = nouveau_gem_object_close,
  572. .dumb_create = nouveau_display_dumb_create,
  573. .dumb_map_offset = nouveau_display_dumb_map_offset,
  574. .dumb_destroy = nouveau_display_dumb_destroy,
  575. .name = DRIVER_NAME,
  576. .desc = DRIVER_DESC,
  577. #ifdef GIT_REVISION
  578. .date = GIT_REVISION,
  579. #else
  580. .date = DRIVER_DATE,
  581. #endif
  582. .major = DRIVER_MAJOR,
  583. .minor = DRIVER_MINOR,
  584. .patchlevel = DRIVER_PATCHLEVEL,
  585. };
  586. static struct pci_device_id
  587. nouveau_drm_pci_table[] = {
  588. {
  589. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
  590. .class = PCI_BASE_CLASS_DISPLAY << 16,
  591. .class_mask = 0xff << 16,
  592. },
  593. {
  594. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA_SGS, PCI_ANY_ID),
  595. .class = PCI_BASE_CLASS_DISPLAY << 16,
  596. .class_mask = 0xff << 16,
  597. },
  598. {}
  599. };
  600. static const struct dev_pm_ops nouveau_pm_ops = {
  601. .suspend = nouveau_pmops_suspend,
  602. .resume = nouveau_pmops_resume,
  603. .freeze = nouveau_pmops_freeze,
  604. .thaw = nouveau_pmops_thaw,
  605. .poweroff = nouveau_pmops_freeze,
  606. .restore = nouveau_pmops_resume,
  607. };
  608. static struct pci_driver
  609. nouveau_drm_pci_driver = {
  610. .name = "nouveau",
  611. .id_table = nouveau_drm_pci_table,
  612. .probe = nouveau_drm_probe,
  613. .remove = nouveau_drm_remove,
  614. .driver.pm = &nouveau_pm_ops,
  615. };
  616. static int __init
  617. nouveau_drm_init(void)
  618. {
  619. driver.num_ioctls = ARRAY_SIZE(nouveau_ioctls);
  620. if (nouveau_modeset == -1) {
  621. #ifdef CONFIG_VGA_CONSOLE
  622. if (vgacon_text_force())
  623. nouveau_modeset = 0;
  624. #endif
  625. }
  626. if (!nouveau_modeset)
  627. return 0;
  628. nouveau_register_dsm_handler();
  629. return drm_pci_init(&driver, &nouveau_drm_pci_driver);
  630. }
  631. static void __exit
  632. nouveau_drm_exit(void)
  633. {
  634. if (!nouveau_modeset)
  635. return;
  636. drm_pci_exit(&driver, &nouveau_drm_pci_driver);
  637. nouveau_unregister_dsm_handler();
  638. }
  639. module_init(nouveau_drm_init);
  640. module_exit(nouveau_drm_exit);
  641. MODULE_DEVICE_TABLE(pci, nouveau_drm_pci_table);
  642. MODULE_AUTHOR(DRIVER_AUTHOR);
  643. MODULE_DESCRIPTION(DRIVER_DESC);
  644. MODULE_LICENSE("GPL and additional rights");