wm8915.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931
  1. /*
  2. * wm8915.c - WM8915 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/delay.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <linux/workqueue.h>
  25. #include <sound/core.h>
  26. #include <sound/jack.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/initval.h>
  31. #include <sound/tlv.h>
  32. #include <trace/events/asoc.h>
  33. #include <sound/wm8915.h>
  34. #include "wm8915.h"
  35. #define WM8915_AIFS 2
  36. #define HPOUT1L 1
  37. #define HPOUT1R 2
  38. #define HPOUT2L 4
  39. #define HPOUT2R 8
  40. #define WM8915_NUM_SUPPLIES 6
  41. static const char *wm8915_supply_names[WM8915_NUM_SUPPLIES] = {
  42. "DCVDD",
  43. "DBVDD",
  44. "AVDD1",
  45. "AVDD2",
  46. "CPVDD",
  47. "MICVDD",
  48. };
  49. struct wm8915_priv {
  50. struct snd_soc_codec *codec;
  51. int ldo1ena;
  52. int sysclk;
  53. int fll_src;
  54. int fll_fref;
  55. int fll_fout;
  56. struct completion fll_lock;
  57. u16 dcs_pending;
  58. struct completion dcs_done;
  59. u16 hpout_ena;
  60. u16 hpout_pending;
  61. struct regulator_bulk_data supplies[WM8915_NUM_SUPPLIES];
  62. struct notifier_block disable_nb[WM8915_NUM_SUPPLIES];
  63. struct wm8915_pdata pdata;
  64. int rx_rate[WM8915_AIFS];
  65. /* Platform dependant ReTune mobile configuration */
  66. int num_retune_mobile_texts;
  67. const char **retune_mobile_texts;
  68. int retune_mobile_cfg[2];
  69. struct soc_enum retune_mobile_enum;
  70. struct snd_soc_jack *jack;
  71. bool detecting;
  72. bool jack_mic;
  73. wm8915_polarity_fn polarity_cb;
  74. #ifdef CONFIG_GPIOLIB
  75. struct gpio_chip gpio_chip;
  76. #endif
  77. };
  78. /* We can't use the same notifier block for more than one supply and
  79. * there's no way I can see to get from a callback to the caller
  80. * except container_of().
  81. */
  82. #define WM8915_REGULATOR_EVENT(n) \
  83. static int wm8915_regulator_event_##n(struct notifier_block *nb, \
  84. unsigned long event, void *data) \
  85. { \
  86. struct wm8915_priv *wm8915 = container_of(nb, struct wm8915_priv, \
  87. disable_nb[n]); \
  88. if (event & REGULATOR_EVENT_DISABLE) { \
  89. wm8915->codec->cache_sync = 1; \
  90. } \
  91. return 0; \
  92. }
  93. WM8915_REGULATOR_EVENT(0)
  94. WM8915_REGULATOR_EVENT(1)
  95. WM8915_REGULATOR_EVENT(2)
  96. WM8915_REGULATOR_EVENT(3)
  97. WM8915_REGULATOR_EVENT(4)
  98. WM8915_REGULATOR_EVENT(5)
  99. static const u16 wm8915_reg[WM8915_MAX_REGISTER] = {
  100. [WM8915_SOFTWARE_RESET] = 0x8915,
  101. [WM8915_POWER_MANAGEMENT_7] = 0x10,
  102. [WM8915_DAC1_HPOUT1_VOLUME] = 0x88,
  103. [WM8915_DAC2_HPOUT2_VOLUME] = 0x88,
  104. [WM8915_DAC1_LEFT_VOLUME] = 0x2c0,
  105. [WM8915_DAC1_RIGHT_VOLUME] = 0x2c0,
  106. [WM8915_DAC2_LEFT_VOLUME] = 0x2c0,
  107. [WM8915_DAC2_RIGHT_VOLUME] = 0x2c0,
  108. [WM8915_OUTPUT1_LEFT_VOLUME] = 0x80,
  109. [WM8915_OUTPUT1_RIGHT_VOLUME] = 0x80,
  110. [WM8915_OUTPUT2_LEFT_VOLUME] = 0x80,
  111. [WM8915_OUTPUT2_RIGHT_VOLUME] = 0x80,
  112. [WM8915_MICBIAS_1] = 0x39,
  113. [WM8915_MICBIAS_2] = 0x39,
  114. [WM8915_LDO_1] = 0x3,
  115. [WM8915_LDO_2] = 0x13,
  116. [WM8915_ACCESSORY_DETECT_MODE_1] = 0x4,
  117. [WM8915_HEADPHONE_DETECT_1] = 0x20,
  118. [WM8915_MIC_DETECT_1] = 0x7600,
  119. [WM8915_MIC_DETECT_2] = 0xbf,
  120. [WM8915_CHARGE_PUMP_1] = 0x1f25,
  121. [WM8915_CHARGE_PUMP_2] = 0xab19,
  122. [WM8915_DC_SERVO_5] = 0x2a2a,
  123. [WM8915_CONTROL_INTERFACE_1] = 0x8004,
  124. [WM8915_CLOCKING_1] = 0x10,
  125. [WM8915_AIF_RATE] = 0x83,
  126. [WM8915_FLL_CONTROL_4] = 0x5dc0,
  127. [WM8915_FLL_CONTROL_5] = 0xc84,
  128. [WM8915_FLL_EFS_2] = 0x2,
  129. [WM8915_AIF1_TX_LRCLK_1] = 0x80,
  130. [WM8915_AIF1_TX_LRCLK_2] = 0x8,
  131. [WM8915_AIF1_RX_LRCLK_1] = 0x80,
  132. [WM8915_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
  133. [WM8915_AIF1RX_DATA_CONFIGURATION] = 0x1818,
  134. [WM8915_AIF1TX_TEST] = 0x7,
  135. [WM8915_AIF2_TX_LRCLK_1] = 0x80,
  136. [WM8915_AIF2_TX_LRCLK_2] = 0x8,
  137. [WM8915_AIF2_RX_LRCLK_1] = 0x80,
  138. [WM8915_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
  139. [WM8915_AIF2RX_DATA_CONFIGURATION] = 0x1818,
  140. [WM8915_AIF2TX_TEST] = 0x1,
  141. [WM8915_DSP1_TX_LEFT_VOLUME] = 0xc0,
  142. [WM8915_DSP1_TX_RIGHT_VOLUME] = 0xc0,
  143. [WM8915_DSP1_RX_LEFT_VOLUME] = 0xc0,
  144. [WM8915_DSP1_RX_RIGHT_VOLUME] = 0xc0,
  145. [WM8915_DSP1_TX_FILTERS] = 0x2000,
  146. [WM8915_DSP1_RX_FILTERS_1] = 0x200,
  147. [WM8915_DSP1_RX_FILTERS_2] = 0x10,
  148. [WM8915_DSP1_DRC_1] = 0x98,
  149. [WM8915_DSP1_DRC_2] = 0x845,
  150. [WM8915_DSP1_RX_EQ_GAINS_1] = 0x6318,
  151. [WM8915_DSP1_RX_EQ_GAINS_2] = 0x6300,
  152. [WM8915_DSP1_RX_EQ_BAND_1_A] = 0xfca,
  153. [WM8915_DSP1_RX_EQ_BAND_1_B] = 0x400,
  154. [WM8915_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
  155. [WM8915_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
  156. [WM8915_DSP1_RX_EQ_BAND_2_B] = 0xf145,
  157. [WM8915_DSP1_RX_EQ_BAND_2_C] = 0xb75,
  158. [WM8915_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
  159. [WM8915_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
  160. [WM8915_DSP1_RX_EQ_BAND_3_B] = 0xf373,
  161. [WM8915_DSP1_RX_EQ_BAND_3_C] = 0xa54,
  162. [WM8915_DSP1_RX_EQ_BAND_3_PG] = 0x558,
  163. [WM8915_DSP1_RX_EQ_BAND_4_A] = 0x168e,
  164. [WM8915_DSP1_RX_EQ_BAND_4_B] = 0xf829,
  165. [WM8915_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
  166. [WM8915_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
  167. [WM8915_DSP1_RX_EQ_BAND_5_A] = 0x564,
  168. [WM8915_DSP1_RX_EQ_BAND_5_B] = 0x559,
  169. [WM8915_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
  170. [WM8915_DSP2_TX_LEFT_VOLUME] = 0xc0,
  171. [WM8915_DSP2_TX_RIGHT_VOLUME] = 0xc0,
  172. [WM8915_DSP2_RX_LEFT_VOLUME] = 0xc0,
  173. [WM8915_DSP2_RX_RIGHT_VOLUME] = 0xc0,
  174. [WM8915_DSP2_TX_FILTERS] = 0x2000,
  175. [WM8915_DSP2_RX_FILTERS_1] = 0x200,
  176. [WM8915_DSP2_RX_FILTERS_2] = 0x10,
  177. [WM8915_DSP2_DRC_1] = 0x98,
  178. [WM8915_DSP2_DRC_2] = 0x845,
  179. [WM8915_DSP2_RX_EQ_GAINS_1] = 0x6318,
  180. [WM8915_DSP2_RX_EQ_GAINS_2] = 0x6300,
  181. [WM8915_DSP2_RX_EQ_BAND_1_A] = 0xfca,
  182. [WM8915_DSP2_RX_EQ_BAND_1_B] = 0x400,
  183. [WM8915_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
  184. [WM8915_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
  185. [WM8915_DSP2_RX_EQ_BAND_2_B] = 0xf145,
  186. [WM8915_DSP2_RX_EQ_BAND_2_C] = 0xb75,
  187. [WM8915_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
  188. [WM8915_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
  189. [WM8915_DSP2_RX_EQ_BAND_3_B] = 0xf373,
  190. [WM8915_DSP2_RX_EQ_BAND_3_C] = 0xa54,
  191. [WM8915_DSP2_RX_EQ_BAND_3_PG] = 0x558,
  192. [WM8915_DSP2_RX_EQ_BAND_4_A] = 0x168e,
  193. [WM8915_DSP2_RX_EQ_BAND_4_B] = 0xf829,
  194. [WM8915_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
  195. [WM8915_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
  196. [WM8915_DSP2_RX_EQ_BAND_5_A] = 0x564,
  197. [WM8915_DSP2_RX_EQ_BAND_5_B] = 0x559,
  198. [WM8915_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
  199. [WM8915_OVERSAMPLING] = 0xd,
  200. [WM8915_SIDETONE] = 0x1040,
  201. [WM8915_GPIO_1] = 0xa101,
  202. [WM8915_GPIO_2] = 0xa101,
  203. [WM8915_GPIO_3] = 0xa101,
  204. [WM8915_GPIO_4] = 0xa101,
  205. [WM8915_GPIO_5] = 0xa101,
  206. [WM8915_PULL_CONTROL_2] = 0x140,
  207. [WM8915_INTERRUPT_STATUS_1_MASK] = 0x1f,
  208. [WM8915_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
  209. [WM8915_RIGHT_PDM_SPEAKER] = 0x1,
  210. [WM8915_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
  211. [WM8915_PDM_SPEAKER_VOLUME] = 0x66,
  212. [WM8915_WRITE_SEQUENCER_0] = 0x1,
  213. [WM8915_WRITE_SEQUENCER_1] = 0x1,
  214. [WM8915_WRITE_SEQUENCER_3] = 0x6,
  215. [WM8915_WRITE_SEQUENCER_4] = 0x40,
  216. [WM8915_WRITE_SEQUENCER_5] = 0x1,
  217. [WM8915_WRITE_SEQUENCER_6] = 0xf,
  218. [WM8915_WRITE_SEQUENCER_7] = 0x6,
  219. [WM8915_WRITE_SEQUENCER_8] = 0x1,
  220. [WM8915_WRITE_SEQUENCER_9] = 0x3,
  221. [WM8915_WRITE_SEQUENCER_10] = 0x104,
  222. [WM8915_WRITE_SEQUENCER_12] = 0x60,
  223. [WM8915_WRITE_SEQUENCER_13] = 0x11,
  224. [WM8915_WRITE_SEQUENCER_14] = 0x401,
  225. [WM8915_WRITE_SEQUENCER_16] = 0x50,
  226. [WM8915_WRITE_SEQUENCER_17] = 0x3,
  227. [WM8915_WRITE_SEQUENCER_18] = 0x100,
  228. [WM8915_WRITE_SEQUENCER_20] = 0x51,
  229. [WM8915_WRITE_SEQUENCER_21] = 0x3,
  230. [WM8915_WRITE_SEQUENCER_22] = 0x104,
  231. [WM8915_WRITE_SEQUENCER_23] = 0xa,
  232. [WM8915_WRITE_SEQUENCER_24] = 0x60,
  233. [WM8915_WRITE_SEQUENCER_25] = 0x3b,
  234. [WM8915_WRITE_SEQUENCER_26] = 0x502,
  235. [WM8915_WRITE_SEQUENCER_27] = 0x100,
  236. [WM8915_WRITE_SEQUENCER_28] = 0x2fff,
  237. [WM8915_WRITE_SEQUENCER_32] = 0x2fff,
  238. [WM8915_WRITE_SEQUENCER_36] = 0x2fff,
  239. [WM8915_WRITE_SEQUENCER_40] = 0x2fff,
  240. [WM8915_WRITE_SEQUENCER_44] = 0x2fff,
  241. [WM8915_WRITE_SEQUENCER_48] = 0x2fff,
  242. [WM8915_WRITE_SEQUENCER_52] = 0x2fff,
  243. [WM8915_WRITE_SEQUENCER_56] = 0x2fff,
  244. [WM8915_WRITE_SEQUENCER_60] = 0x2fff,
  245. [WM8915_WRITE_SEQUENCER_64] = 0x1,
  246. [WM8915_WRITE_SEQUENCER_65] = 0x1,
  247. [WM8915_WRITE_SEQUENCER_67] = 0x6,
  248. [WM8915_WRITE_SEQUENCER_68] = 0x40,
  249. [WM8915_WRITE_SEQUENCER_69] = 0x1,
  250. [WM8915_WRITE_SEQUENCER_70] = 0xf,
  251. [WM8915_WRITE_SEQUENCER_71] = 0x6,
  252. [WM8915_WRITE_SEQUENCER_72] = 0x1,
  253. [WM8915_WRITE_SEQUENCER_73] = 0x3,
  254. [WM8915_WRITE_SEQUENCER_74] = 0x104,
  255. [WM8915_WRITE_SEQUENCER_76] = 0x60,
  256. [WM8915_WRITE_SEQUENCER_77] = 0x11,
  257. [WM8915_WRITE_SEQUENCER_78] = 0x401,
  258. [WM8915_WRITE_SEQUENCER_80] = 0x50,
  259. [WM8915_WRITE_SEQUENCER_81] = 0x3,
  260. [WM8915_WRITE_SEQUENCER_82] = 0x100,
  261. [WM8915_WRITE_SEQUENCER_84] = 0x60,
  262. [WM8915_WRITE_SEQUENCER_85] = 0x3b,
  263. [WM8915_WRITE_SEQUENCER_86] = 0x502,
  264. [WM8915_WRITE_SEQUENCER_87] = 0x100,
  265. [WM8915_WRITE_SEQUENCER_88] = 0x2fff,
  266. [WM8915_WRITE_SEQUENCER_92] = 0x2fff,
  267. [WM8915_WRITE_SEQUENCER_96] = 0x2fff,
  268. [WM8915_WRITE_SEQUENCER_100] = 0x2fff,
  269. [WM8915_WRITE_SEQUENCER_104] = 0x2fff,
  270. [WM8915_WRITE_SEQUENCER_108] = 0x2fff,
  271. [WM8915_WRITE_SEQUENCER_112] = 0x2fff,
  272. [WM8915_WRITE_SEQUENCER_116] = 0x2fff,
  273. [WM8915_WRITE_SEQUENCER_120] = 0x2fff,
  274. [WM8915_WRITE_SEQUENCER_124] = 0x2fff,
  275. [WM8915_WRITE_SEQUENCER_128] = 0x1,
  276. [WM8915_WRITE_SEQUENCER_129] = 0x1,
  277. [WM8915_WRITE_SEQUENCER_131] = 0x6,
  278. [WM8915_WRITE_SEQUENCER_132] = 0x40,
  279. [WM8915_WRITE_SEQUENCER_133] = 0x1,
  280. [WM8915_WRITE_SEQUENCER_134] = 0xf,
  281. [WM8915_WRITE_SEQUENCER_135] = 0x6,
  282. [WM8915_WRITE_SEQUENCER_136] = 0x1,
  283. [WM8915_WRITE_SEQUENCER_137] = 0x3,
  284. [WM8915_WRITE_SEQUENCER_138] = 0x106,
  285. [WM8915_WRITE_SEQUENCER_140] = 0x61,
  286. [WM8915_WRITE_SEQUENCER_141] = 0x11,
  287. [WM8915_WRITE_SEQUENCER_142] = 0x401,
  288. [WM8915_WRITE_SEQUENCER_144] = 0x50,
  289. [WM8915_WRITE_SEQUENCER_145] = 0x3,
  290. [WM8915_WRITE_SEQUENCER_146] = 0x102,
  291. [WM8915_WRITE_SEQUENCER_148] = 0x51,
  292. [WM8915_WRITE_SEQUENCER_149] = 0x3,
  293. [WM8915_WRITE_SEQUENCER_150] = 0x106,
  294. [WM8915_WRITE_SEQUENCER_151] = 0xa,
  295. [WM8915_WRITE_SEQUENCER_152] = 0x61,
  296. [WM8915_WRITE_SEQUENCER_153] = 0x3b,
  297. [WM8915_WRITE_SEQUENCER_154] = 0x502,
  298. [WM8915_WRITE_SEQUENCER_155] = 0x100,
  299. [WM8915_WRITE_SEQUENCER_156] = 0x2fff,
  300. [WM8915_WRITE_SEQUENCER_160] = 0x2fff,
  301. [WM8915_WRITE_SEQUENCER_164] = 0x2fff,
  302. [WM8915_WRITE_SEQUENCER_168] = 0x2fff,
  303. [WM8915_WRITE_SEQUENCER_172] = 0x2fff,
  304. [WM8915_WRITE_SEQUENCER_176] = 0x2fff,
  305. [WM8915_WRITE_SEQUENCER_180] = 0x2fff,
  306. [WM8915_WRITE_SEQUENCER_184] = 0x2fff,
  307. [WM8915_WRITE_SEQUENCER_188] = 0x2fff,
  308. [WM8915_WRITE_SEQUENCER_192] = 0x1,
  309. [WM8915_WRITE_SEQUENCER_193] = 0x1,
  310. [WM8915_WRITE_SEQUENCER_195] = 0x6,
  311. [WM8915_WRITE_SEQUENCER_196] = 0x40,
  312. [WM8915_WRITE_SEQUENCER_197] = 0x1,
  313. [WM8915_WRITE_SEQUENCER_198] = 0xf,
  314. [WM8915_WRITE_SEQUENCER_199] = 0x6,
  315. [WM8915_WRITE_SEQUENCER_200] = 0x1,
  316. [WM8915_WRITE_SEQUENCER_201] = 0x3,
  317. [WM8915_WRITE_SEQUENCER_202] = 0x106,
  318. [WM8915_WRITE_SEQUENCER_204] = 0x61,
  319. [WM8915_WRITE_SEQUENCER_205] = 0x11,
  320. [WM8915_WRITE_SEQUENCER_206] = 0x401,
  321. [WM8915_WRITE_SEQUENCER_208] = 0x50,
  322. [WM8915_WRITE_SEQUENCER_209] = 0x3,
  323. [WM8915_WRITE_SEQUENCER_210] = 0x102,
  324. [WM8915_WRITE_SEQUENCER_212] = 0x61,
  325. [WM8915_WRITE_SEQUENCER_213] = 0x3b,
  326. [WM8915_WRITE_SEQUENCER_214] = 0x502,
  327. [WM8915_WRITE_SEQUENCER_215] = 0x100,
  328. [WM8915_WRITE_SEQUENCER_216] = 0x2fff,
  329. [WM8915_WRITE_SEQUENCER_220] = 0x2fff,
  330. [WM8915_WRITE_SEQUENCER_224] = 0x2fff,
  331. [WM8915_WRITE_SEQUENCER_228] = 0x2fff,
  332. [WM8915_WRITE_SEQUENCER_232] = 0x2fff,
  333. [WM8915_WRITE_SEQUENCER_236] = 0x2fff,
  334. [WM8915_WRITE_SEQUENCER_240] = 0x2fff,
  335. [WM8915_WRITE_SEQUENCER_244] = 0x2fff,
  336. [WM8915_WRITE_SEQUENCER_248] = 0x2fff,
  337. [WM8915_WRITE_SEQUENCER_252] = 0x2fff,
  338. [WM8915_WRITE_SEQUENCER_256] = 0x60,
  339. [WM8915_WRITE_SEQUENCER_258] = 0x601,
  340. [WM8915_WRITE_SEQUENCER_260] = 0x50,
  341. [WM8915_WRITE_SEQUENCER_262] = 0x100,
  342. [WM8915_WRITE_SEQUENCER_264] = 0x1,
  343. [WM8915_WRITE_SEQUENCER_266] = 0x104,
  344. [WM8915_WRITE_SEQUENCER_267] = 0x100,
  345. [WM8915_WRITE_SEQUENCER_268] = 0x2fff,
  346. [WM8915_WRITE_SEQUENCER_272] = 0x2fff,
  347. [WM8915_WRITE_SEQUENCER_276] = 0x2fff,
  348. [WM8915_WRITE_SEQUENCER_280] = 0x2fff,
  349. [WM8915_WRITE_SEQUENCER_284] = 0x2fff,
  350. [WM8915_WRITE_SEQUENCER_288] = 0x2fff,
  351. [WM8915_WRITE_SEQUENCER_292] = 0x2fff,
  352. [WM8915_WRITE_SEQUENCER_296] = 0x2fff,
  353. [WM8915_WRITE_SEQUENCER_300] = 0x2fff,
  354. [WM8915_WRITE_SEQUENCER_304] = 0x2fff,
  355. [WM8915_WRITE_SEQUENCER_308] = 0x2fff,
  356. [WM8915_WRITE_SEQUENCER_312] = 0x2fff,
  357. [WM8915_WRITE_SEQUENCER_316] = 0x2fff,
  358. [WM8915_WRITE_SEQUENCER_320] = 0x61,
  359. [WM8915_WRITE_SEQUENCER_322] = 0x601,
  360. [WM8915_WRITE_SEQUENCER_324] = 0x50,
  361. [WM8915_WRITE_SEQUENCER_326] = 0x102,
  362. [WM8915_WRITE_SEQUENCER_328] = 0x1,
  363. [WM8915_WRITE_SEQUENCER_330] = 0x106,
  364. [WM8915_WRITE_SEQUENCER_331] = 0x100,
  365. [WM8915_WRITE_SEQUENCER_332] = 0x2fff,
  366. [WM8915_WRITE_SEQUENCER_336] = 0x2fff,
  367. [WM8915_WRITE_SEQUENCER_340] = 0x2fff,
  368. [WM8915_WRITE_SEQUENCER_344] = 0x2fff,
  369. [WM8915_WRITE_SEQUENCER_348] = 0x2fff,
  370. [WM8915_WRITE_SEQUENCER_352] = 0x2fff,
  371. [WM8915_WRITE_SEQUENCER_356] = 0x2fff,
  372. [WM8915_WRITE_SEQUENCER_360] = 0x2fff,
  373. [WM8915_WRITE_SEQUENCER_364] = 0x2fff,
  374. [WM8915_WRITE_SEQUENCER_368] = 0x2fff,
  375. [WM8915_WRITE_SEQUENCER_372] = 0x2fff,
  376. [WM8915_WRITE_SEQUENCER_376] = 0x2fff,
  377. [WM8915_WRITE_SEQUENCER_380] = 0x2fff,
  378. [WM8915_WRITE_SEQUENCER_384] = 0x60,
  379. [WM8915_WRITE_SEQUENCER_386] = 0x601,
  380. [WM8915_WRITE_SEQUENCER_388] = 0x61,
  381. [WM8915_WRITE_SEQUENCER_390] = 0x601,
  382. [WM8915_WRITE_SEQUENCER_392] = 0x50,
  383. [WM8915_WRITE_SEQUENCER_394] = 0x300,
  384. [WM8915_WRITE_SEQUENCER_396] = 0x1,
  385. [WM8915_WRITE_SEQUENCER_398] = 0x304,
  386. [WM8915_WRITE_SEQUENCER_400] = 0x40,
  387. [WM8915_WRITE_SEQUENCER_402] = 0xf,
  388. [WM8915_WRITE_SEQUENCER_404] = 0x1,
  389. [WM8915_WRITE_SEQUENCER_407] = 0x100,
  390. };
  391. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  392. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  393. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  394. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  395. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  396. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  397. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  398. static const char *sidetone_hpf_text[] = {
  399. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  400. };
  401. static const struct soc_enum sidetone_hpf =
  402. SOC_ENUM_SINGLE(WM8915_SIDETONE, 7, 6, sidetone_hpf_text);
  403. static const char *hpf_mode_text[] = {
  404. "HiFi", "Custom", "Voice"
  405. };
  406. static const struct soc_enum dsp1tx_hpf_mode =
  407. SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  408. static const struct soc_enum dsp2tx_hpf_mode =
  409. SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  410. static const char *hpf_cutoff_text[] = {
  411. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  412. };
  413. static const struct soc_enum dsp1tx_hpf_cutoff =
  414. SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  415. static const struct soc_enum dsp2tx_hpf_cutoff =
  416. SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  417. static void wm8915_set_retune_mobile(struct snd_soc_codec *codec, int block)
  418. {
  419. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  420. struct wm8915_pdata *pdata = &wm8915->pdata;
  421. int base, best, best_val, save, i, cfg, iface;
  422. if (!wm8915->num_retune_mobile_texts)
  423. return;
  424. switch (block) {
  425. case 0:
  426. base = WM8915_DSP1_RX_EQ_GAINS_1;
  427. if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
  428. WM8915_DSP1RX_SRC)
  429. iface = 1;
  430. else
  431. iface = 0;
  432. break;
  433. case 1:
  434. base = WM8915_DSP1_RX_EQ_GAINS_2;
  435. if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
  436. WM8915_DSP2RX_SRC)
  437. iface = 1;
  438. else
  439. iface = 0;
  440. break;
  441. default:
  442. return;
  443. }
  444. /* Find the version of the currently selected configuration
  445. * with the nearest sample rate. */
  446. cfg = wm8915->retune_mobile_cfg[block];
  447. best = 0;
  448. best_val = INT_MAX;
  449. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  450. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  451. wm8915->retune_mobile_texts[cfg]) == 0 &&
  452. abs(pdata->retune_mobile_cfgs[i].rate
  453. - wm8915->rx_rate[iface]) < best_val) {
  454. best = i;
  455. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  456. - wm8915->rx_rate[iface]);
  457. }
  458. }
  459. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  460. block,
  461. pdata->retune_mobile_cfgs[best].name,
  462. pdata->retune_mobile_cfgs[best].rate,
  463. wm8915->rx_rate[iface]);
  464. /* The EQ will be disabled while reconfiguring it, remember the
  465. * current configuration.
  466. */
  467. save = snd_soc_read(codec, base);
  468. save &= WM8915_DSP1RX_EQ_ENA;
  469. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  470. snd_soc_update_bits(codec, base + i, 0xffff,
  471. pdata->retune_mobile_cfgs[best].regs[i]);
  472. snd_soc_update_bits(codec, base, WM8915_DSP1RX_EQ_ENA, save);
  473. }
  474. /* Icky as hell but saves code duplication */
  475. static int wm8915_get_retune_mobile_block(const char *name)
  476. {
  477. if (strcmp(name, "DSP1 EQ Mode") == 0)
  478. return 0;
  479. if (strcmp(name, "DSP2 EQ Mode") == 0)
  480. return 1;
  481. return -EINVAL;
  482. }
  483. static int wm8915_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  484. struct snd_ctl_elem_value *ucontrol)
  485. {
  486. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  487. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  488. struct wm8915_pdata *pdata = &wm8915->pdata;
  489. int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
  490. int value = ucontrol->value.integer.value[0];
  491. if (block < 0)
  492. return block;
  493. if (value >= pdata->num_retune_mobile_cfgs)
  494. return -EINVAL;
  495. wm8915->retune_mobile_cfg[block] = value;
  496. wm8915_set_retune_mobile(codec, block);
  497. return 0;
  498. }
  499. static int wm8915_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  500. struct snd_ctl_elem_value *ucontrol)
  501. {
  502. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  503. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  504. int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
  505. ucontrol->value.enumerated.item[0] = wm8915->retune_mobile_cfg[block];
  506. return 0;
  507. }
  508. static const struct snd_kcontrol_new wm8915_snd_controls[] = {
  509. SOC_DOUBLE_R_TLV("Capture Volume", WM8915_LEFT_LINE_INPUT_VOLUME,
  510. WM8915_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  511. SOC_DOUBLE_R("Capture ZC Switch", WM8915_LEFT_LINE_INPUT_VOLUME,
  512. WM8915_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  513. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8915_DAC1_MIXER_VOLUMES,
  514. 0, 5, 24, 0, sidetone_tlv),
  515. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8915_DAC2_MIXER_VOLUMES,
  516. 0, 5, 24, 0, sidetone_tlv),
  517. SOC_SINGLE("Sidetone LPF Switch", WM8915_SIDETONE, 12, 1, 0),
  518. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  519. SOC_SINGLE("Sidetone HPF Switch", WM8915_SIDETONE, 6, 1, 0),
  520. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8915_DSP1_TX_LEFT_VOLUME,
  521. WM8915_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  522. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8915_DSP2_TX_LEFT_VOLUME,
  523. WM8915_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  524. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8915_DSP1_TX_FILTERS,
  525. 13, 1, 0),
  526. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8915_DSP1_TX_FILTERS, 12, 11, 1, 0),
  527. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  528. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  529. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8915_DSP2_TX_FILTERS,
  530. 13, 1, 0),
  531. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8915_DSP2_TX_FILTERS, 12, 11, 1, 0),
  532. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  533. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  534. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8915_DSP1_RX_LEFT_VOLUME,
  535. WM8915_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  536. SOC_SINGLE("DSP1 Playback Switch", WM8915_DSP1_RX_FILTERS_1, 9, 1, 1),
  537. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8915_DSP2_RX_LEFT_VOLUME,
  538. WM8915_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  539. SOC_SINGLE("DSP2 Playback Switch", WM8915_DSP2_RX_FILTERS_1, 9, 1, 1),
  540. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8915_DAC1_LEFT_VOLUME,
  541. WM8915_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  542. SOC_DOUBLE_R("DAC1 Switch", WM8915_DAC1_LEFT_VOLUME,
  543. WM8915_DAC1_RIGHT_VOLUME, 9, 1, 1),
  544. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8915_DAC2_LEFT_VOLUME,
  545. WM8915_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  546. SOC_DOUBLE_R("DAC2 Switch", WM8915_DAC2_LEFT_VOLUME,
  547. WM8915_DAC2_RIGHT_VOLUME, 9, 1, 1),
  548. SOC_SINGLE("Speaker High Performance Switch", WM8915_OVERSAMPLING, 3, 1, 0),
  549. SOC_SINGLE("DMIC High Performance Switch", WM8915_OVERSAMPLING, 2, 1, 0),
  550. SOC_SINGLE("ADC High Performance Switch", WM8915_OVERSAMPLING, 1, 1, 0),
  551. SOC_SINGLE("DAC High Performance Switch", WM8915_OVERSAMPLING, 0, 1, 0),
  552. SOC_SINGLE("DAC Soft Mute Switch", WM8915_DAC_SOFTMUTE, 1, 1, 0),
  553. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8915_DAC_SOFTMUTE, 0, 1, 0),
  554. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8915_DAC1_HPOUT1_VOLUME, 0, 4,
  555. 8, 0, out_digital_tlv),
  556. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8915_DAC2_HPOUT2_VOLUME, 0, 4,
  557. 8, 0, out_digital_tlv),
  558. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8915_OUTPUT1_LEFT_VOLUME,
  559. WM8915_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  560. SOC_DOUBLE_R("Output 1 ZC Switch", WM8915_OUTPUT1_LEFT_VOLUME,
  561. WM8915_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  562. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8915_OUTPUT2_LEFT_VOLUME,
  563. WM8915_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  564. SOC_DOUBLE_R("Output 2 ZC Switch", WM8915_OUTPUT2_LEFT_VOLUME,
  565. WM8915_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  566. SOC_DOUBLE_TLV("Speaker Volume", WM8915_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  567. spk_tlv),
  568. SOC_DOUBLE_R("Speaker Switch", WM8915_LEFT_PDM_SPEAKER,
  569. WM8915_RIGHT_PDM_SPEAKER, 3, 1, 1),
  570. SOC_DOUBLE_R("Speaker ZC Switch", WM8915_LEFT_PDM_SPEAKER,
  571. WM8915_RIGHT_PDM_SPEAKER, 2, 1, 0),
  572. SOC_SINGLE("DSP1 EQ Switch", WM8915_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  573. SOC_SINGLE("DSP2 EQ Switch", WM8915_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  574. };
  575. static const struct snd_kcontrol_new wm8915_eq_controls[] = {
  576. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  577. eq_tlv),
  578. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  579. eq_tlv),
  580. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  581. eq_tlv),
  582. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  583. eq_tlv),
  584. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  585. eq_tlv),
  586. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  587. eq_tlv),
  588. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  589. eq_tlv),
  590. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  591. eq_tlv),
  592. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  593. eq_tlv),
  594. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  595. eq_tlv),
  596. };
  597. static int cp_event(struct snd_soc_dapm_widget *w,
  598. struct snd_kcontrol *kcontrol, int event)
  599. {
  600. switch (event) {
  601. case SND_SOC_DAPM_POST_PMU:
  602. msleep(5);
  603. break;
  604. default:
  605. BUG();
  606. return -EINVAL;
  607. }
  608. return 0;
  609. }
  610. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  611. struct snd_kcontrol *kcontrol, int event)
  612. {
  613. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
  614. /* Record which outputs we enabled */
  615. switch (event) {
  616. case SND_SOC_DAPM_PRE_PMD:
  617. wm8915->hpout_pending &= ~w->shift;
  618. break;
  619. case SND_SOC_DAPM_PRE_PMU:
  620. wm8915->hpout_pending |= w->shift;
  621. break;
  622. default:
  623. BUG();
  624. return -EINVAL;
  625. }
  626. return 0;
  627. }
  628. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  629. {
  630. struct i2c_client *i2c = to_i2c_client(codec->dev);
  631. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  632. int i, ret;
  633. unsigned long timeout = 200;
  634. snd_soc_write(codec, WM8915_DC_SERVO_2, mask);
  635. /* Use the interrupt if possible */
  636. do {
  637. if (i2c->irq) {
  638. timeout = wait_for_completion_timeout(&wm8915->dcs_done,
  639. msecs_to_jiffies(200));
  640. if (timeout == 0)
  641. dev_err(codec->dev, "DC servo timed out\n");
  642. } else {
  643. msleep(1);
  644. if (--i) {
  645. timeout = 0;
  646. break;
  647. }
  648. }
  649. ret = snd_soc_read(codec, WM8915_DC_SERVO_2);
  650. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  651. } while (ret & mask);
  652. if (timeout == 0)
  653. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  654. else
  655. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  656. }
  657. static void wm8915_seq_notifier(struct snd_soc_dapm_context *dapm,
  658. enum snd_soc_dapm_type event, int subseq)
  659. {
  660. struct snd_soc_codec *codec = container_of(dapm,
  661. struct snd_soc_codec, dapm);
  662. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  663. u16 val, mask;
  664. /* Complete any pending DC servo starts */
  665. if (wm8915->dcs_pending) {
  666. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  667. wm8915->dcs_pending);
  668. /* Trigger a startup sequence */
  669. wait_for_dc_servo(codec, wm8915->dcs_pending
  670. << WM8915_DCS_TRIG_STARTUP_0_SHIFT);
  671. wm8915->dcs_pending = 0;
  672. }
  673. if (wm8915->hpout_pending != wm8915->hpout_ena) {
  674. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  675. wm8915->hpout_ena, wm8915->hpout_pending);
  676. val = 0;
  677. mask = 0;
  678. if (wm8915->hpout_pending & HPOUT1L) {
  679. val |= WM8915_HPOUT1L_RMV_SHORT;
  680. mask |= WM8915_HPOUT1L_RMV_SHORT;
  681. } else {
  682. mask |= WM8915_HPOUT1L_RMV_SHORT |
  683. WM8915_HPOUT1L_OUTP |
  684. WM8915_HPOUT1L_DLY;
  685. }
  686. if (wm8915->hpout_pending & HPOUT1R) {
  687. val |= WM8915_HPOUT1R_RMV_SHORT;
  688. mask |= WM8915_HPOUT1R_RMV_SHORT;
  689. } else {
  690. mask |= WM8915_HPOUT1R_RMV_SHORT |
  691. WM8915_HPOUT1R_OUTP |
  692. WM8915_HPOUT1R_DLY;
  693. }
  694. snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_1, mask, val);
  695. val = 0;
  696. mask = 0;
  697. if (wm8915->hpout_pending & HPOUT2L) {
  698. val |= WM8915_HPOUT2L_RMV_SHORT;
  699. mask |= WM8915_HPOUT2L_RMV_SHORT;
  700. } else {
  701. mask |= WM8915_HPOUT2L_RMV_SHORT |
  702. WM8915_HPOUT2L_OUTP |
  703. WM8915_HPOUT2L_DLY;
  704. }
  705. if (wm8915->hpout_pending & HPOUT2R) {
  706. val |= WM8915_HPOUT2R_RMV_SHORT;
  707. mask |= WM8915_HPOUT2R_RMV_SHORT;
  708. } else {
  709. mask |= WM8915_HPOUT2R_RMV_SHORT |
  710. WM8915_HPOUT2R_OUTP |
  711. WM8915_HPOUT2R_DLY;
  712. }
  713. snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_2, mask, val);
  714. wm8915->hpout_ena = wm8915->hpout_pending;
  715. }
  716. }
  717. static int dcs_start(struct snd_soc_dapm_widget *w,
  718. struct snd_kcontrol *kcontrol, int event)
  719. {
  720. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
  721. switch (event) {
  722. case SND_SOC_DAPM_POST_PMU:
  723. wm8915->dcs_pending |= 1 << w->shift;
  724. break;
  725. default:
  726. BUG();
  727. return -EINVAL;
  728. }
  729. return 0;
  730. }
  731. static const char *sidetone_text[] = {
  732. "IN1", "IN2",
  733. };
  734. static const struct soc_enum left_sidetone_enum =
  735. SOC_ENUM_SINGLE(WM8915_SIDETONE, 0, 2, sidetone_text);
  736. static const struct snd_kcontrol_new left_sidetone =
  737. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  738. static const struct soc_enum right_sidetone_enum =
  739. SOC_ENUM_SINGLE(WM8915_SIDETONE, 1, 2, sidetone_text);
  740. static const struct snd_kcontrol_new right_sidetone =
  741. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  742. static const char *spk_text[] = {
  743. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  744. };
  745. static const struct soc_enum spkl_enum =
  746. SOC_ENUM_SINGLE(WM8915_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  747. static const struct snd_kcontrol_new spkl_mux =
  748. SOC_DAPM_ENUM("SPKL", spkl_enum);
  749. static const struct soc_enum spkr_enum =
  750. SOC_ENUM_SINGLE(WM8915_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  751. static const struct snd_kcontrol_new spkr_mux =
  752. SOC_DAPM_ENUM("SPKR", spkr_enum);
  753. static const char *dsp1rx_text[] = {
  754. "AIF1", "AIF2"
  755. };
  756. static const struct soc_enum dsp1rx_enum =
  757. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  758. static const struct snd_kcontrol_new dsp1rx =
  759. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  760. static const char *dsp2rx_text[] = {
  761. "AIF2", "AIF1"
  762. };
  763. static const struct soc_enum dsp2rx_enum =
  764. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  765. static const struct snd_kcontrol_new dsp2rx =
  766. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  767. static const char *aif2tx_text[] = {
  768. "DSP2", "DSP1", "AIF1"
  769. };
  770. static const struct soc_enum aif2tx_enum =
  771. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  772. static const struct snd_kcontrol_new aif2tx =
  773. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  774. static const char *inmux_text[] = {
  775. "ADC", "DMIC1", "DMIC2"
  776. };
  777. static const struct soc_enum in1_enum =
  778. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  779. static const struct snd_kcontrol_new in1_mux =
  780. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  781. static const struct soc_enum in2_enum =
  782. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  783. static const struct snd_kcontrol_new in2_mux =
  784. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  785. static const struct snd_kcontrol_new dac2r_mix[] = {
  786. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
  787. 5, 1, 0),
  788. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
  789. 4, 1, 0),
  790. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  791. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  792. };
  793. static const struct snd_kcontrol_new dac2l_mix[] = {
  794. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
  795. 5, 1, 0),
  796. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
  797. 4, 1, 0),
  798. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  799. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  800. };
  801. static const struct snd_kcontrol_new dac1r_mix[] = {
  802. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
  803. 5, 1, 0),
  804. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
  805. 4, 1, 0),
  806. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  807. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  808. };
  809. static const struct snd_kcontrol_new dac1l_mix[] = {
  810. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
  811. 5, 1, 0),
  812. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
  813. 4, 1, 0),
  814. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  815. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  816. };
  817. static const struct snd_kcontrol_new dsp1txl[] = {
  818. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
  819. 1, 1, 0),
  820. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
  821. 0, 1, 0),
  822. };
  823. static const struct snd_kcontrol_new dsp1txr[] = {
  824. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
  825. 1, 1, 0),
  826. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
  827. 0, 1, 0),
  828. };
  829. static const struct snd_kcontrol_new dsp2txl[] = {
  830. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
  831. 1, 1, 0),
  832. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
  833. 0, 1, 0),
  834. };
  835. static const struct snd_kcontrol_new dsp2txr[] = {
  836. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
  837. 1, 1, 0),
  838. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
  839. 0, 1, 0),
  840. };
  841. static const struct snd_soc_dapm_widget wm8915_dapm_widgets[] = {
  842. SND_SOC_DAPM_INPUT("IN1LN"),
  843. SND_SOC_DAPM_INPUT("IN1LP"),
  844. SND_SOC_DAPM_INPUT("IN1RN"),
  845. SND_SOC_DAPM_INPUT("IN1RP"),
  846. SND_SOC_DAPM_INPUT("IN2LN"),
  847. SND_SOC_DAPM_INPUT("IN2LP"),
  848. SND_SOC_DAPM_INPUT("IN2RN"),
  849. SND_SOC_DAPM_INPUT("IN2RP"),
  850. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  851. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  852. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8915_AIF_CLOCKING_1, 0, 0, NULL, 0),
  853. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8915_CLOCKING_1, 1, 0, NULL, 0),
  854. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8915_CLOCKING_1, 2, 0, NULL, 0),
  855. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8915_CHARGE_PUMP_1, 15, 0, cp_event,
  856. SND_SOC_DAPM_POST_PMU),
  857. SND_SOC_DAPM_SUPPLY("LDO2", WM8915_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  858. SND_SOC_DAPM_MICBIAS("MICB2", WM8915_POWER_MANAGEMENT_1, 9, 0),
  859. SND_SOC_DAPM_MICBIAS("MICB1", WM8915_POWER_MANAGEMENT_1, 8, 0),
  860. SND_SOC_DAPM_PGA("IN1L PGA", WM8915_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  861. SND_SOC_DAPM_PGA("IN1R PGA", WM8915_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  862. SND_SOC_DAPM_MUX("IN1L Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  863. SND_SOC_DAPM_MUX("IN1R Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  864. SND_SOC_DAPM_MUX("IN2L Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  865. SND_SOC_DAPM_MUX("IN2R Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  866. SND_SOC_DAPM_PGA("IN1L", WM8915_POWER_MANAGEMENT_7, 2, 0, NULL, 0),
  867. SND_SOC_DAPM_PGA("IN1R", WM8915_POWER_MANAGEMENT_7, 3, 0, NULL, 0),
  868. SND_SOC_DAPM_PGA("IN2L", WM8915_POWER_MANAGEMENT_7, 6, 0, NULL, 0),
  869. SND_SOC_DAPM_PGA("IN2R", WM8915_POWER_MANAGEMENT_7, 7, 0, NULL, 0),
  870. SND_SOC_DAPM_SUPPLY("DMIC2", WM8915_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  871. SND_SOC_DAPM_SUPPLY("DMIC1", WM8915_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  872. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8915_POWER_MANAGEMENT_3, 5, 0),
  873. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8915_POWER_MANAGEMENT_3, 4, 0),
  874. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8915_POWER_MANAGEMENT_3, 3, 0),
  875. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8915_POWER_MANAGEMENT_3, 2, 0),
  876. SND_SOC_DAPM_ADC("ADCL", NULL, WM8915_POWER_MANAGEMENT_3, 1, 0),
  877. SND_SOC_DAPM_ADC("ADCR", NULL, WM8915_POWER_MANAGEMENT_3, 0, 0),
  878. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  879. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  880. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 11, 0),
  881. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 10, 0),
  882. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 9, 0),
  883. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 8, 0),
  884. SND_SOC_DAPM_MIXER("DSP2TXL", WM8915_POWER_MANAGEMENT_5, 11, 0,
  885. dsp2txl, ARRAY_SIZE(dsp2txl)),
  886. SND_SOC_DAPM_MIXER("DSP2TXR", WM8915_POWER_MANAGEMENT_5, 10, 0,
  887. dsp2txr, ARRAY_SIZE(dsp2txr)),
  888. SND_SOC_DAPM_MIXER("DSP1TXL", WM8915_POWER_MANAGEMENT_5, 9, 0,
  889. dsp1txl, ARRAY_SIZE(dsp1txl)),
  890. SND_SOC_DAPM_MIXER("DSP1TXR", WM8915_POWER_MANAGEMENT_5, 8, 0,
  891. dsp1txr, ARRAY_SIZE(dsp1txr)),
  892. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  893. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  894. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  895. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  896. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  897. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  898. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  899. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  900. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8915_POWER_MANAGEMENT_5, 3, 0),
  901. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8915_POWER_MANAGEMENT_5, 2, 0),
  902. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8915_POWER_MANAGEMENT_5, 1, 0),
  903. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8915_POWER_MANAGEMENT_5, 0, 0),
  904. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 1,
  905. WM8915_POWER_MANAGEMENT_4, 9, 0),
  906. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 2,
  907. WM8915_POWER_MANAGEMENT_4, 8, 0),
  908. SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 1,
  909. WM8915_POWER_MANAGEMENT_6, 9, 0),
  910. SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 2,
  911. WM8915_POWER_MANAGEMENT_6, 8, 0),
  912. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  913. WM8915_POWER_MANAGEMENT_4, 5, 0),
  914. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  915. WM8915_POWER_MANAGEMENT_4, 4, 0),
  916. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  917. WM8915_POWER_MANAGEMENT_4, 3, 0),
  918. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  919. WM8915_POWER_MANAGEMENT_4, 2, 0),
  920. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  921. WM8915_POWER_MANAGEMENT_4, 1, 0),
  922. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  923. WM8915_POWER_MANAGEMENT_4, 0, 0),
  924. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  925. WM8915_POWER_MANAGEMENT_6, 5, 0),
  926. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  927. WM8915_POWER_MANAGEMENT_6, 4, 0),
  928. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  929. WM8915_POWER_MANAGEMENT_6, 3, 0),
  930. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  931. WM8915_POWER_MANAGEMENT_6, 2, 0),
  932. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  933. WM8915_POWER_MANAGEMENT_6, 1, 0),
  934. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  935. WM8915_POWER_MANAGEMENT_6, 0, 0),
  936. /* We route as stereo pairs so define some dummy widgets to squash
  937. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  938. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  939. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  940. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  941. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  942. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  943. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  944. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  945. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  946. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  947. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  948. SND_SOC_DAPM_PGA("SPKL PGA", WM8915_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  949. SND_SOC_DAPM_PGA("SPKR PGA", WM8915_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  950. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8915_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  951. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8915_ANALOGUE_HP_2, 5, 0, NULL, 0),
  952. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8915_DC_SERVO_1, 2, 0, dcs_start,
  953. SND_SOC_DAPM_POST_PMU),
  954. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8915_ANALOGUE_HP_2, 6, 0, NULL, 0),
  955. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  956. rmv_short_event,
  957. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  958. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8915_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  959. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8915_ANALOGUE_HP_2, 1, 0, NULL, 0),
  960. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8915_DC_SERVO_1, 3, 0, dcs_start,
  961. SND_SOC_DAPM_POST_PMU),
  962. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8915_ANALOGUE_HP_2, 2, 0, NULL, 0),
  963. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  964. rmv_short_event,
  965. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  966. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8915_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  967. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8915_ANALOGUE_HP_1, 5, 0, NULL, 0),
  968. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8915_DC_SERVO_1, 0, 0, dcs_start,
  969. SND_SOC_DAPM_POST_PMU),
  970. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8915_ANALOGUE_HP_1, 6, 0, NULL, 0),
  971. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  972. rmv_short_event,
  973. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  974. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8915_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  975. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8915_ANALOGUE_HP_1, 1, 0, NULL, 0),
  976. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8915_DC_SERVO_1, 1, 0, dcs_start,
  977. SND_SOC_DAPM_POST_PMU),
  978. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8915_ANALOGUE_HP_1, 2, 0, NULL, 0),
  979. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  980. rmv_short_event,
  981. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  982. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  983. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  984. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  985. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  986. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  987. };
  988. static const struct snd_soc_dapm_route wm8915_dapm_routes[] = {
  989. { "AIFCLK", NULL, "SYSCLK" },
  990. { "SYSDSPCLK", NULL, "SYSCLK" },
  991. { "Charge Pump", NULL, "SYSCLK" },
  992. { "MICB1", NULL, "LDO2" },
  993. { "MICB2", NULL, "LDO2" },
  994. { "IN1L PGA", NULL, "IN2LN" },
  995. { "IN1L PGA", NULL, "IN2LP" },
  996. { "IN1L PGA", NULL, "IN1LN" },
  997. { "IN1L PGA", NULL, "IN1LP" },
  998. { "IN1R PGA", NULL, "IN2RN" },
  999. { "IN1R PGA", NULL, "IN2RP" },
  1000. { "IN1R PGA", NULL, "IN1RN" },
  1001. { "IN1R PGA", NULL, "IN1RP" },
  1002. { "ADCL", NULL, "IN1L PGA" },
  1003. { "ADCR", NULL, "IN1R PGA" },
  1004. { "DMIC1L", NULL, "DMIC1DAT" },
  1005. { "DMIC1R", NULL, "DMIC1DAT" },
  1006. { "DMIC2L", NULL, "DMIC2DAT" },
  1007. { "DMIC2R", NULL, "DMIC2DAT" },
  1008. { "DMIC2L", NULL, "DMIC2" },
  1009. { "DMIC2R", NULL, "DMIC2" },
  1010. { "DMIC1L", NULL, "DMIC1" },
  1011. { "DMIC1R", NULL, "DMIC1" },
  1012. { "IN1L Mux", "ADC", "ADCL" },
  1013. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1014. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1015. { "IN1R Mux", "ADC", "ADCR" },
  1016. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1017. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1018. { "IN2L Mux", "ADC", "ADCL" },
  1019. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1020. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1021. { "IN2R Mux", "ADC", "ADCR" },
  1022. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1023. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1024. { "Left Sidetone", "IN1", "IN1L Mux" },
  1025. { "Left Sidetone", "IN2", "IN2L Mux" },
  1026. { "Right Sidetone", "IN1", "IN1R Mux" },
  1027. { "Right Sidetone", "IN2", "IN2R Mux" },
  1028. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1029. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1030. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1031. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1032. { "AIF1TX0", NULL, "DSP1TXL" },
  1033. { "AIF1TX1", NULL, "DSP1TXR" },
  1034. { "AIF1TX2", NULL, "DSP2TXL" },
  1035. { "AIF1TX3", NULL, "DSP2TXR" },
  1036. { "AIF1TX4", NULL, "AIF2RX0" },
  1037. { "AIF1TX5", NULL, "AIF2RX1" },
  1038. { "AIF1RX0", NULL, "AIFCLK" },
  1039. { "AIF1RX1", NULL, "AIFCLK" },
  1040. { "AIF1RX2", NULL, "AIFCLK" },
  1041. { "AIF1RX3", NULL, "AIFCLK" },
  1042. { "AIF1RX4", NULL, "AIFCLK" },
  1043. { "AIF1RX5", NULL, "AIFCLK" },
  1044. { "AIF2RX0", NULL, "AIFCLK" },
  1045. { "AIF2RX1", NULL, "AIFCLK" },
  1046. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1047. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1048. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1049. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1050. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1051. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1052. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1053. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1054. { "AIF1RXA", NULL, "AIF1RX0" },
  1055. { "AIF1RXA", NULL, "AIF1RX1" },
  1056. { "AIF1RXB", NULL, "AIF1RX2" },
  1057. { "AIF1RXB", NULL, "AIF1RX3" },
  1058. { "AIF1RXC", NULL, "AIF1RX4" },
  1059. { "AIF1RXC", NULL, "AIF1RX5" },
  1060. { "AIF2RX", NULL, "AIF2RX0" },
  1061. { "AIF2RX", NULL, "AIF2RX1" },
  1062. { "AIF2TX", "DSP2", "DSP2TX" },
  1063. { "AIF2TX", "DSP1", "DSP1RX" },
  1064. { "AIF2TX", "AIF1", "AIF1RXC" },
  1065. { "DSP1RXL", NULL, "DSP1RX" },
  1066. { "DSP1RXR", NULL, "DSP1RX" },
  1067. { "DSP2RXL", NULL, "DSP2RX" },
  1068. { "DSP2RXR", NULL, "DSP2RX" },
  1069. { "DSP2TX", NULL, "DSP2TXL" },
  1070. { "DSP2TX", NULL, "DSP2TXR" },
  1071. { "DSP1RX", "AIF1", "AIF1RXA" },
  1072. { "DSP1RX", "AIF2", "AIF2RX" },
  1073. { "DSP2RX", "AIF1", "AIF1RXB" },
  1074. { "DSP2RX", "AIF2", "AIF2RX" },
  1075. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1076. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1077. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1078. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1079. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1080. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1081. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1082. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1083. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1084. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1085. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1086. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1087. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1088. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1089. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1090. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1091. { "DAC1L", NULL, "DAC1L Mixer" },
  1092. { "DAC1R", NULL, "DAC1R Mixer" },
  1093. { "DAC2L", NULL, "DAC2L Mixer" },
  1094. { "DAC2R", NULL, "DAC2R Mixer" },
  1095. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1096. { "HPOUT2L PGA", NULL, "DAC2L" },
  1097. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1098. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1099. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1100. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1101. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1102. { "HPOUT2R PGA", NULL, "DAC2R" },
  1103. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1104. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1105. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1106. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1107. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1108. { "HPOUT1L PGA", NULL, "DAC1L" },
  1109. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1110. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1111. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1112. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1113. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1114. { "HPOUT1R PGA", NULL, "DAC1R" },
  1115. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1116. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1117. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1118. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1119. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1120. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1121. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1122. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1123. { "SPKL", "DAC1L", "DAC1L" },
  1124. { "SPKL", "DAC1R", "DAC1R" },
  1125. { "SPKL", "DAC2L", "DAC2L" },
  1126. { "SPKL", "DAC2R", "DAC2R" },
  1127. { "SPKR", "DAC1L", "DAC1L" },
  1128. { "SPKR", "DAC1R", "DAC1R" },
  1129. { "SPKR", "DAC2L", "DAC2L" },
  1130. { "SPKR", "DAC2R", "DAC2R" },
  1131. { "SPKL PGA", NULL, "SPKL" },
  1132. { "SPKR PGA", NULL, "SPKR" },
  1133. { "SPKDAT", NULL, "SPKL PGA" },
  1134. { "SPKDAT", NULL, "SPKR PGA" },
  1135. };
  1136. static int wm8915_readable_register(struct snd_soc_codec *codec,
  1137. unsigned int reg)
  1138. {
  1139. /* Due to the sparseness of the register map the compiler
  1140. * output from an explicit switch statement ends up being much
  1141. * more efficient than a table.
  1142. */
  1143. switch (reg) {
  1144. case WM8915_SOFTWARE_RESET:
  1145. case WM8915_POWER_MANAGEMENT_1:
  1146. case WM8915_POWER_MANAGEMENT_2:
  1147. case WM8915_POWER_MANAGEMENT_3:
  1148. case WM8915_POWER_MANAGEMENT_4:
  1149. case WM8915_POWER_MANAGEMENT_5:
  1150. case WM8915_POWER_MANAGEMENT_6:
  1151. case WM8915_POWER_MANAGEMENT_7:
  1152. case WM8915_POWER_MANAGEMENT_8:
  1153. case WM8915_LEFT_LINE_INPUT_VOLUME:
  1154. case WM8915_RIGHT_LINE_INPUT_VOLUME:
  1155. case WM8915_LINE_INPUT_CONTROL:
  1156. case WM8915_DAC1_HPOUT1_VOLUME:
  1157. case WM8915_DAC2_HPOUT2_VOLUME:
  1158. case WM8915_DAC1_LEFT_VOLUME:
  1159. case WM8915_DAC1_RIGHT_VOLUME:
  1160. case WM8915_DAC2_LEFT_VOLUME:
  1161. case WM8915_DAC2_RIGHT_VOLUME:
  1162. case WM8915_OUTPUT1_LEFT_VOLUME:
  1163. case WM8915_OUTPUT1_RIGHT_VOLUME:
  1164. case WM8915_OUTPUT2_LEFT_VOLUME:
  1165. case WM8915_OUTPUT2_RIGHT_VOLUME:
  1166. case WM8915_MICBIAS_1:
  1167. case WM8915_MICBIAS_2:
  1168. case WM8915_LDO_1:
  1169. case WM8915_LDO_2:
  1170. case WM8915_ACCESSORY_DETECT_MODE_1:
  1171. case WM8915_ACCESSORY_DETECT_MODE_2:
  1172. case WM8915_HEADPHONE_DETECT_1:
  1173. case WM8915_HEADPHONE_DETECT_2:
  1174. case WM8915_MIC_DETECT_1:
  1175. case WM8915_MIC_DETECT_2:
  1176. case WM8915_MIC_DETECT_3:
  1177. case WM8915_CHARGE_PUMP_1:
  1178. case WM8915_CHARGE_PUMP_2:
  1179. case WM8915_DC_SERVO_1:
  1180. case WM8915_DC_SERVO_2:
  1181. case WM8915_DC_SERVO_3:
  1182. case WM8915_DC_SERVO_5:
  1183. case WM8915_DC_SERVO_6:
  1184. case WM8915_DC_SERVO_7:
  1185. case WM8915_DC_SERVO_READBACK_0:
  1186. case WM8915_ANALOGUE_HP_1:
  1187. case WM8915_ANALOGUE_HP_2:
  1188. case WM8915_CHIP_REVISION:
  1189. case WM8915_CONTROL_INTERFACE_1:
  1190. case WM8915_WRITE_SEQUENCER_CTRL_1:
  1191. case WM8915_WRITE_SEQUENCER_CTRL_2:
  1192. case WM8915_AIF_CLOCKING_1:
  1193. case WM8915_AIF_CLOCKING_2:
  1194. case WM8915_CLOCKING_1:
  1195. case WM8915_CLOCKING_2:
  1196. case WM8915_AIF_RATE:
  1197. case WM8915_FLL_CONTROL_1:
  1198. case WM8915_FLL_CONTROL_2:
  1199. case WM8915_FLL_CONTROL_3:
  1200. case WM8915_FLL_CONTROL_4:
  1201. case WM8915_FLL_CONTROL_5:
  1202. case WM8915_FLL_CONTROL_6:
  1203. case WM8915_FLL_EFS_1:
  1204. case WM8915_FLL_EFS_2:
  1205. case WM8915_AIF1_CONTROL:
  1206. case WM8915_AIF1_BCLK:
  1207. case WM8915_AIF1_TX_LRCLK_1:
  1208. case WM8915_AIF1_TX_LRCLK_2:
  1209. case WM8915_AIF1_RX_LRCLK_1:
  1210. case WM8915_AIF1_RX_LRCLK_2:
  1211. case WM8915_AIF1TX_DATA_CONFIGURATION_1:
  1212. case WM8915_AIF1TX_DATA_CONFIGURATION_2:
  1213. case WM8915_AIF1RX_DATA_CONFIGURATION:
  1214. case WM8915_AIF1TX_CHANNEL_0_CONFIGURATION:
  1215. case WM8915_AIF1TX_CHANNEL_1_CONFIGURATION:
  1216. case WM8915_AIF1TX_CHANNEL_2_CONFIGURATION:
  1217. case WM8915_AIF1TX_CHANNEL_3_CONFIGURATION:
  1218. case WM8915_AIF1TX_CHANNEL_4_CONFIGURATION:
  1219. case WM8915_AIF1TX_CHANNEL_5_CONFIGURATION:
  1220. case WM8915_AIF1RX_CHANNEL_0_CONFIGURATION:
  1221. case WM8915_AIF1RX_CHANNEL_1_CONFIGURATION:
  1222. case WM8915_AIF1RX_CHANNEL_2_CONFIGURATION:
  1223. case WM8915_AIF1RX_CHANNEL_3_CONFIGURATION:
  1224. case WM8915_AIF1RX_CHANNEL_4_CONFIGURATION:
  1225. case WM8915_AIF1RX_CHANNEL_5_CONFIGURATION:
  1226. case WM8915_AIF1RX_MONO_CONFIGURATION:
  1227. case WM8915_AIF1TX_TEST:
  1228. case WM8915_AIF2_CONTROL:
  1229. case WM8915_AIF2_BCLK:
  1230. case WM8915_AIF2_TX_LRCLK_1:
  1231. case WM8915_AIF2_TX_LRCLK_2:
  1232. case WM8915_AIF2_RX_LRCLK_1:
  1233. case WM8915_AIF2_RX_LRCLK_2:
  1234. case WM8915_AIF2TX_DATA_CONFIGURATION_1:
  1235. case WM8915_AIF2TX_DATA_CONFIGURATION_2:
  1236. case WM8915_AIF2RX_DATA_CONFIGURATION:
  1237. case WM8915_AIF2TX_CHANNEL_0_CONFIGURATION:
  1238. case WM8915_AIF2TX_CHANNEL_1_CONFIGURATION:
  1239. case WM8915_AIF2RX_CHANNEL_0_CONFIGURATION:
  1240. case WM8915_AIF2RX_CHANNEL_1_CONFIGURATION:
  1241. case WM8915_AIF2RX_MONO_CONFIGURATION:
  1242. case WM8915_AIF2TX_TEST:
  1243. case WM8915_DSP1_TX_LEFT_VOLUME:
  1244. case WM8915_DSP1_TX_RIGHT_VOLUME:
  1245. case WM8915_DSP1_RX_LEFT_VOLUME:
  1246. case WM8915_DSP1_RX_RIGHT_VOLUME:
  1247. case WM8915_DSP1_TX_FILTERS:
  1248. case WM8915_DSP1_RX_FILTERS_1:
  1249. case WM8915_DSP1_RX_FILTERS_2:
  1250. case WM8915_DSP1_DRC_1:
  1251. case WM8915_DSP1_DRC_2:
  1252. case WM8915_DSP1_DRC_3:
  1253. case WM8915_DSP1_DRC_4:
  1254. case WM8915_DSP1_DRC_5:
  1255. case WM8915_DSP1_RX_EQ_GAINS_1:
  1256. case WM8915_DSP1_RX_EQ_GAINS_2:
  1257. case WM8915_DSP1_RX_EQ_BAND_1_A:
  1258. case WM8915_DSP1_RX_EQ_BAND_1_B:
  1259. case WM8915_DSP1_RX_EQ_BAND_1_PG:
  1260. case WM8915_DSP1_RX_EQ_BAND_2_A:
  1261. case WM8915_DSP1_RX_EQ_BAND_2_B:
  1262. case WM8915_DSP1_RX_EQ_BAND_2_C:
  1263. case WM8915_DSP1_RX_EQ_BAND_2_PG:
  1264. case WM8915_DSP1_RX_EQ_BAND_3_A:
  1265. case WM8915_DSP1_RX_EQ_BAND_3_B:
  1266. case WM8915_DSP1_RX_EQ_BAND_3_C:
  1267. case WM8915_DSP1_RX_EQ_BAND_3_PG:
  1268. case WM8915_DSP1_RX_EQ_BAND_4_A:
  1269. case WM8915_DSP1_RX_EQ_BAND_4_B:
  1270. case WM8915_DSP1_RX_EQ_BAND_4_C:
  1271. case WM8915_DSP1_RX_EQ_BAND_4_PG:
  1272. case WM8915_DSP1_RX_EQ_BAND_5_A:
  1273. case WM8915_DSP1_RX_EQ_BAND_5_B:
  1274. case WM8915_DSP1_RX_EQ_BAND_5_PG:
  1275. case WM8915_DSP2_TX_LEFT_VOLUME:
  1276. case WM8915_DSP2_TX_RIGHT_VOLUME:
  1277. case WM8915_DSP2_RX_LEFT_VOLUME:
  1278. case WM8915_DSP2_RX_RIGHT_VOLUME:
  1279. case WM8915_DSP2_TX_FILTERS:
  1280. case WM8915_DSP2_RX_FILTERS_1:
  1281. case WM8915_DSP2_RX_FILTERS_2:
  1282. case WM8915_DSP2_DRC_1:
  1283. case WM8915_DSP2_DRC_2:
  1284. case WM8915_DSP2_DRC_3:
  1285. case WM8915_DSP2_DRC_4:
  1286. case WM8915_DSP2_DRC_5:
  1287. case WM8915_DSP2_RX_EQ_GAINS_1:
  1288. case WM8915_DSP2_RX_EQ_GAINS_2:
  1289. case WM8915_DSP2_RX_EQ_BAND_1_A:
  1290. case WM8915_DSP2_RX_EQ_BAND_1_B:
  1291. case WM8915_DSP2_RX_EQ_BAND_1_PG:
  1292. case WM8915_DSP2_RX_EQ_BAND_2_A:
  1293. case WM8915_DSP2_RX_EQ_BAND_2_B:
  1294. case WM8915_DSP2_RX_EQ_BAND_2_C:
  1295. case WM8915_DSP2_RX_EQ_BAND_2_PG:
  1296. case WM8915_DSP2_RX_EQ_BAND_3_A:
  1297. case WM8915_DSP2_RX_EQ_BAND_3_B:
  1298. case WM8915_DSP2_RX_EQ_BAND_3_C:
  1299. case WM8915_DSP2_RX_EQ_BAND_3_PG:
  1300. case WM8915_DSP2_RX_EQ_BAND_4_A:
  1301. case WM8915_DSP2_RX_EQ_BAND_4_B:
  1302. case WM8915_DSP2_RX_EQ_BAND_4_C:
  1303. case WM8915_DSP2_RX_EQ_BAND_4_PG:
  1304. case WM8915_DSP2_RX_EQ_BAND_5_A:
  1305. case WM8915_DSP2_RX_EQ_BAND_5_B:
  1306. case WM8915_DSP2_RX_EQ_BAND_5_PG:
  1307. case WM8915_DAC1_MIXER_VOLUMES:
  1308. case WM8915_DAC1_LEFT_MIXER_ROUTING:
  1309. case WM8915_DAC1_RIGHT_MIXER_ROUTING:
  1310. case WM8915_DAC2_MIXER_VOLUMES:
  1311. case WM8915_DAC2_LEFT_MIXER_ROUTING:
  1312. case WM8915_DAC2_RIGHT_MIXER_ROUTING:
  1313. case WM8915_DSP1_TX_LEFT_MIXER_ROUTING:
  1314. case WM8915_DSP1_TX_RIGHT_MIXER_ROUTING:
  1315. case WM8915_DSP2_TX_LEFT_MIXER_ROUTING:
  1316. case WM8915_DSP2_TX_RIGHT_MIXER_ROUTING:
  1317. case WM8915_DSP_TX_MIXER_SELECT:
  1318. case WM8915_DAC_SOFTMUTE:
  1319. case WM8915_OVERSAMPLING:
  1320. case WM8915_SIDETONE:
  1321. case WM8915_GPIO_1:
  1322. case WM8915_GPIO_2:
  1323. case WM8915_GPIO_3:
  1324. case WM8915_GPIO_4:
  1325. case WM8915_GPIO_5:
  1326. case WM8915_PULL_CONTROL_1:
  1327. case WM8915_PULL_CONTROL_2:
  1328. case WM8915_INTERRUPT_STATUS_1:
  1329. case WM8915_INTERRUPT_STATUS_2:
  1330. case WM8915_INTERRUPT_RAW_STATUS_2:
  1331. case WM8915_INTERRUPT_STATUS_1_MASK:
  1332. case WM8915_INTERRUPT_STATUS_2_MASK:
  1333. case WM8915_INTERRUPT_CONTROL:
  1334. case WM8915_LEFT_PDM_SPEAKER:
  1335. case WM8915_RIGHT_PDM_SPEAKER:
  1336. case WM8915_PDM_SPEAKER_MUTE_SEQUENCE:
  1337. case WM8915_PDM_SPEAKER_VOLUME:
  1338. return 1;
  1339. default:
  1340. return 0;
  1341. }
  1342. }
  1343. static int wm8915_volatile_register(struct snd_soc_codec *codec,
  1344. unsigned int reg)
  1345. {
  1346. switch (reg) {
  1347. case WM8915_SOFTWARE_RESET:
  1348. case WM8915_CHIP_REVISION:
  1349. case WM8915_LDO_1:
  1350. case WM8915_LDO_2:
  1351. case WM8915_INTERRUPT_STATUS_1:
  1352. case WM8915_INTERRUPT_STATUS_2:
  1353. case WM8915_INTERRUPT_RAW_STATUS_2:
  1354. case WM8915_DC_SERVO_READBACK_0:
  1355. case WM8915_DC_SERVO_2:
  1356. case WM8915_DC_SERVO_6:
  1357. case WM8915_DC_SERVO_7:
  1358. case WM8915_FLL_CONTROL_6:
  1359. case WM8915_MIC_DETECT_3:
  1360. case WM8915_HEADPHONE_DETECT_1:
  1361. case WM8915_HEADPHONE_DETECT_2:
  1362. return 1;
  1363. default:
  1364. return 0;
  1365. }
  1366. }
  1367. static int wm8915_reset(struct snd_soc_codec *codec)
  1368. {
  1369. return snd_soc_write(codec, WM8915_SOFTWARE_RESET, 0x8915);
  1370. }
  1371. static int wm8915_set_bias_level(struct snd_soc_codec *codec,
  1372. enum snd_soc_bias_level level)
  1373. {
  1374. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1375. int ret;
  1376. switch (level) {
  1377. case SND_SOC_BIAS_ON:
  1378. break;
  1379. case SND_SOC_BIAS_PREPARE:
  1380. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1381. snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
  1382. WM8915_BG_ENA, WM8915_BG_ENA);
  1383. msleep(2);
  1384. }
  1385. break;
  1386. case SND_SOC_BIAS_STANDBY:
  1387. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1388. ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
  1389. wm8915->supplies);
  1390. if (ret != 0) {
  1391. dev_err(codec->dev,
  1392. "Failed to enable supplies: %d\n",
  1393. ret);
  1394. return ret;
  1395. }
  1396. if (wm8915->pdata.ldo_ena >= 0) {
  1397. gpio_set_value_cansleep(wm8915->pdata.ldo_ena,
  1398. 1);
  1399. msleep(5);
  1400. }
  1401. codec->cache_only = false;
  1402. snd_soc_cache_sync(codec);
  1403. }
  1404. snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
  1405. WM8915_BG_ENA, 0);
  1406. break;
  1407. case SND_SOC_BIAS_OFF:
  1408. codec->cache_only = true;
  1409. if (wm8915->pdata.ldo_ena >= 0)
  1410. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  1411. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies),
  1412. wm8915->supplies);
  1413. break;
  1414. }
  1415. codec->dapm.bias_level = level;
  1416. return 0;
  1417. }
  1418. static int wm8915_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1419. {
  1420. struct snd_soc_codec *codec = dai->codec;
  1421. int aifctrl = 0;
  1422. int bclk = 0;
  1423. int lrclk_tx = 0;
  1424. int lrclk_rx = 0;
  1425. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1426. switch (dai->id) {
  1427. case 0:
  1428. aifctrl_reg = WM8915_AIF1_CONTROL;
  1429. bclk_reg = WM8915_AIF1_BCLK;
  1430. lrclk_tx_reg = WM8915_AIF1_TX_LRCLK_2;
  1431. lrclk_rx_reg = WM8915_AIF1_RX_LRCLK_2;
  1432. break;
  1433. case 1:
  1434. aifctrl_reg = WM8915_AIF2_CONTROL;
  1435. bclk_reg = WM8915_AIF2_BCLK;
  1436. lrclk_tx_reg = WM8915_AIF2_TX_LRCLK_2;
  1437. lrclk_rx_reg = WM8915_AIF2_RX_LRCLK_2;
  1438. break;
  1439. default:
  1440. BUG();
  1441. return -EINVAL;
  1442. }
  1443. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1444. case SND_SOC_DAIFMT_NB_NF:
  1445. break;
  1446. case SND_SOC_DAIFMT_IB_NF:
  1447. bclk |= WM8915_AIF1_BCLK_INV;
  1448. break;
  1449. case SND_SOC_DAIFMT_NB_IF:
  1450. lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
  1451. lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
  1452. break;
  1453. case SND_SOC_DAIFMT_IB_IF:
  1454. bclk |= WM8915_AIF1_BCLK_INV;
  1455. lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
  1456. lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
  1457. break;
  1458. }
  1459. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1460. case SND_SOC_DAIFMT_CBS_CFS:
  1461. break;
  1462. case SND_SOC_DAIFMT_CBS_CFM:
  1463. lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
  1464. lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
  1465. break;
  1466. case SND_SOC_DAIFMT_CBM_CFS:
  1467. bclk |= WM8915_AIF1_BCLK_MSTR;
  1468. break;
  1469. case SND_SOC_DAIFMT_CBM_CFM:
  1470. bclk |= WM8915_AIF1_BCLK_MSTR;
  1471. lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
  1472. lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
  1473. break;
  1474. default:
  1475. return -EINVAL;
  1476. }
  1477. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1478. case SND_SOC_DAIFMT_DSP_A:
  1479. break;
  1480. case SND_SOC_DAIFMT_DSP_B:
  1481. aifctrl |= 1;
  1482. break;
  1483. case SND_SOC_DAIFMT_I2S:
  1484. aifctrl |= 2;
  1485. break;
  1486. case SND_SOC_DAIFMT_LEFT_J:
  1487. aifctrl |= 3;
  1488. break;
  1489. default:
  1490. return -EINVAL;
  1491. }
  1492. snd_soc_update_bits(codec, aifctrl_reg, WM8915_AIF1_FMT_MASK, aifctrl);
  1493. snd_soc_update_bits(codec, bclk_reg,
  1494. WM8915_AIF1_BCLK_INV | WM8915_AIF1_BCLK_MSTR,
  1495. bclk);
  1496. snd_soc_update_bits(codec, lrclk_tx_reg,
  1497. WM8915_AIF1TX_LRCLK_INV |
  1498. WM8915_AIF1TX_LRCLK_MSTR,
  1499. lrclk_tx);
  1500. snd_soc_update_bits(codec, lrclk_rx_reg,
  1501. WM8915_AIF1RX_LRCLK_INV |
  1502. WM8915_AIF1RX_LRCLK_MSTR,
  1503. lrclk_rx);
  1504. return 0;
  1505. }
  1506. static const int bclk_divs[] = {
  1507. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1508. };
  1509. static const int dsp_divs[] = {
  1510. 48000, 32000, 16000, 8000
  1511. };
  1512. static int wm8915_hw_params(struct snd_pcm_substream *substream,
  1513. struct snd_pcm_hw_params *params,
  1514. struct snd_soc_dai *dai)
  1515. {
  1516. struct snd_soc_codec *codec = dai->codec;
  1517. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1518. int bits, i, bclk_rate, best, cur_val;
  1519. int aifdata = 0;
  1520. int bclk = 0;
  1521. int lrclk = 0;
  1522. int dsp = 0;
  1523. int aifdata_reg, bclk_reg, lrclk_reg, dsp_shift;
  1524. if (!wm8915->sysclk) {
  1525. dev_err(codec->dev, "SYSCLK not configured\n");
  1526. return -EINVAL;
  1527. }
  1528. switch (dai->id) {
  1529. case 0:
  1530. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1531. (snd_soc_read(codec, WM8915_GPIO_1)) & WM8915_GP1_FN_MASK) {
  1532. aifdata_reg = WM8915_AIF1RX_DATA_CONFIGURATION;
  1533. lrclk_reg = WM8915_AIF1_RX_LRCLK_1;
  1534. } else {
  1535. aifdata_reg = WM8915_AIF1TX_DATA_CONFIGURATION_1;
  1536. lrclk_reg = WM8915_AIF1_TX_LRCLK_1;
  1537. }
  1538. bclk_reg = WM8915_AIF1_BCLK;
  1539. dsp_shift = 0;
  1540. break;
  1541. case 1:
  1542. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1543. (snd_soc_read(codec, WM8915_GPIO_2)) & WM8915_GP2_FN_MASK) {
  1544. aifdata_reg = WM8915_AIF2RX_DATA_CONFIGURATION;
  1545. lrclk_reg = WM8915_AIF2_RX_LRCLK_1;
  1546. } else {
  1547. aifdata_reg = WM8915_AIF2TX_DATA_CONFIGURATION_1;
  1548. lrclk_reg = WM8915_AIF2_TX_LRCLK_1;
  1549. }
  1550. bclk_reg = WM8915_AIF2_BCLK;
  1551. dsp_shift = WM8915_DSP2_DIV_SHIFT;
  1552. break;
  1553. default:
  1554. BUG();
  1555. return -EINVAL;
  1556. }
  1557. bclk_rate = snd_soc_params_to_bclk(params);
  1558. if (bclk_rate < 0) {
  1559. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1560. return bclk_rate;
  1561. }
  1562. /* Needs looking at for TDM */
  1563. bits = snd_pcm_format_width(params_format(params));
  1564. if (bits < 0)
  1565. return bits;
  1566. aifdata |= (bits << WM8915_AIF1TX_WL_SHIFT) | bits;
  1567. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1568. if (dsp_divs[i] == params_rate(params))
  1569. break;
  1570. }
  1571. if (i == ARRAY_SIZE(dsp_divs)) {
  1572. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1573. params_rate(params));
  1574. return -EINVAL;
  1575. }
  1576. dsp |= i << dsp_shift;
  1577. /* Pick a divisor for BCLK as close as we can get to ideal */
  1578. best = 0;
  1579. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1580. cur_val = (wm8915->sysclk / bclk_divs[i]) - bclk_rate;
  1581. if (cur_val < 0) /* BCLK table is sorted */
  1582. break;
  1583. best = i;
  1584. }
  1585. bclk_rate = wm8915->sysclk / bclk_divs[best];
  1586. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1587. bclk_divs[best], bclk_rate);
  1588. bclk |= best;
  1589. lrclk = bclk_rate / params_rate(params);
  1590. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1591. lrclk, bclk_rate / lrclk);
  1592. snd_soc_update_bits(codec, aifdata_reg,
  1593. WM8915_AIF1TX_WL_MASK |
  1594. WM8915_AIF1TX_SLOT_LEN_MASK,
  1595. aifdata);
  1596. snd_soc_update_bits(codec, bclk_reg, WM8915_AIF1_BCLK_DIV_MASK, bclk);
  1597. snd_soc_update_bits(codec, lrclk_reg, WM8915_AIF1RX_RATE_MASK,
  1598. lrclk);
  1599. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_2,
  1600. WM8915_DSP1_DIV_SHIFT << dsp_shift, dsp);
  1601. wm8915->rx_rate[dai->id] = params_rate(params);
  1602. return 0;
  1603. }
  1604. static int wm8915_set_sysclk(struct snd_soc_dai *dai,
  1605. int clk_id, unsigned int freq, int dir)
  1606. {
  1607. struct snd_soc_codec *codec = dai->codec;
  1608. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1609. int lfclk = 0;
  1610. int ratediv = 0;
  1611. int src;
  1612. int old;
  1613. /* Disable SYSCLK while we reconfigure */
  1614. old = snd_soc_read(codec, WM8915_AIF_CLOCKING_1);
  1615. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1616. WM8915_SYSCLK_ENA, 0);
  1617. switch (clk_id) {
  1618. case WM8915_SYSCLK_MCLK1:
  1619. wm8915->sysclk = freq;
  1620. src = 0;
  1621. break;
  1622. case WM8915_SYSCLK_MCLK2:
  1623. wm8915->sysclk = freq;
  1624. src = 1;
  1625. break;
  1626. case WM8915_SYSCLK_FLL:
  1627. wm8915->sysclk = freq;
  1628. src = 2;
  1629. break;
  1630. default:
  1631. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1632. return -EINVAL;
  1633. }
  1634. switch (wm8915->sysclk) {
  1635. case 6144000:
  1636. snd_soc_update_bits(codec, WM8915_AIF_RATE,
  1637. WM8915_SYSCLK_RATE, 0);
  1638. break;
  1639. case 24576000:
  1640. ratediv = WM8915_SYSCLK_DIV;
  1641. case 12288000:
  1642. snd_soc_update_bits(codec, WM8915_AIF_RATE,
  1643. WM8915_SYSCLK_RATE, WM8915_SYSCLK_RATE);
  1644. break;
  1645. case 32000:
  1646. case 32768:
  1647. lfclk = WM8915_LFCLK_ENA;
  1648. break;
  1649. default:
  1650. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1651. wm8915->sysclk);
  1652. return -EINVAL;
  1653. }
  1654. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1655. WM8915_SYSCLK_SRC_MASK | WM8915_SYSCLK_DIV_MASK,
  1656. src << WM8915_SYSCLK_SRC_SHIFT | ratediv);
  1657. snd_soc_update_bits(codec, WM8915_CLOCKING_1, WM8915_LFCLK_ENA, lfclk);
  1658. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1659. WM8915_SYSCLK_ENA, old);
  1660. return 0;
  1661. }
  1662. struct _fll_div {
  1663. u16 fll_fratio;
  1664. u16 fll_outdiv;
  1665. u16 fll_refclk_div;
  1666. u16 fll_loop_gain;
  1667. u16 fll_ref_freq;
  1668. u16 n;
  1669. u16 theta;
  1670. u16 lambda;
  1671. };
  1672. static struct {
  1673. unsigned int min;
  1674. unsigned int max;
  1675. u16 fll_fratio;
  1676. int ratio;
  1677. } fll_fratios[] = {
  1678. { 0, 64000, 4, 16 },
  1679. { 64000, 128000, 3, 8 },
  1680. { 128000, 256000, 2, 4 },
  1681. { 256000, 1000000, 1, 2 },
  1682. { 1000000, 13500000, 0, 1 },
  1683. };
  1684. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1685. unsigned int Fout)
  1686. {
  1687. unsigned int target;
  1688. unsigned int div;
  1689. unsigned int fratio, gcd_fll;
  1690. int i;
  1691. /* Fref must be <=13.5MHz */
  1692. div = 1;
  1693. fll_div->fll_refclk_div = 0;
  1694. while ((Fref / div) > 13500000) {
  1695. div *= 2;
  1696. fll_div->fll_refclk_div++;
  1697. if (div > 8) {
  1698. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1699. Fref);
  1700. return -EINVAL;
  1701. }
  1702. }
  1703. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1704. /* Apply the division for our remaining calculations */
  1705. Fref /= div;
  1706. if (Fref >= 3000000)
  1707. fll_div->fll_loop_gain = 5;
  1708. else
  1709. fll_div->fll_loop_gain = 0;
  1710. if (Fref >= 48000)
  1711. fll_div->fll_ref_freq = 0;
  1712. else
  1713. fll_div->fll_ref_freq = 1;
  1714. /* Fvco should be 90-100MHz; don't check the upper bound */
  1715. div = 2;
  1716. while (Fout * div < 90000000) {
  1717. div++;
  1718. if (div > 64) {
  1719. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1720. Fout);
  1721. return -EINVAL;
  1722. }
  1723. }
  1724. target = Fout * div;
  1725. fll_div->fll_outdiv = div - 1;
  1726. pr_debug("FLL Fvco=%dHz\n", target);
  1727. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1728. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1729. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1730. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1731. fratio = fll_fratios[i].ratio;
  1732. break;
  1733. }
  1734. }
  1735. if (i == ARRAY_SIZE(fll_fratios)) {
  1736. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1737. return -EINVAL;
  1738. }
  1739. fll_div->n = target / (fratio * Fref);
  1740. if (target % Fref == 0) {
  1741. fll_div->theta = 0;
  1742. fll_div->lambda = 0;
  1743. } else {
  1744. gcd_fll = gcd(target, fratio * Fref);
  1745. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1746. / gcd_fll;
  1747. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1748. }
  1749. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1750. fll_div->n, fll_div->theta, fll_div->lambda);
  1751. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1752. fll_div->fll_fratio, fll_div->fll_outdiv,
  1753. fll_div->fll_refclk_div);
  1754. return 0;
  1755. }
  1756. static int wm8915_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1757. unsigned int Fref, unsigned int Fout)
  1758. {
  1759. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1760. struct _fll_div fll_div;
  1761. unsigned long timeout;
  1762. int ret, reg;
  1763. /* Any change? */
  1764. if (source == wm8915->fll_src && Fref == wm8915->fll_fref &&
  1765. Fout == wm8915->fll_fout)
  1766. return 0;
  1767. if (Fout == 0) {
  1768. dev_dbg(codec->dev, "FLL disabled\n");
  1769. wm8915->fll_fref = 0;
  1770. wm8915->fll_fout = 0;
  1771. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
  1772. WM8915_FLL_ENA, 0);
  1773. return 0;
  1774. }
  1775. ret = fll_factors(&fll_div, Fref, Fout);
  1776. if (ret != 0)
  1777. return ret;
  1778. switch (source) {
  1779. case WM8915_FLL_MCLK1:
  1780. reg = 0;
  1781. break;
  1782. case WM8915_FLL_MCLK2:
  1783. reg = 1;
  1784. case WM8915_FLL_DACLRCLK1:
  1785. reg = 2;
  1786. break;
  1787. case WM8915_FLL_BCLK1:
  1788. reg = 3;
  1789. break;
  1790. default:
  1791. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1792. return -EINVAL;
  1793. }
  1794. reg |= fll_div.fll_refclk_div << WM8915_FLL_REFCLK_DIV_SHIFT;
  1795. reg |= fll_div.fll_ref_freq << WM8915_FLL_REF_FREQ_SHIFT;
  1796. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_5,
  1797. WM8915_FLL_REFCLK_DIV_MASK | WM8915_FLL_REF_FREQ |
  1798. WM8915_FLL_REFCLK_SRC_MASK, reg);
  1799. reg = 0;
  1800. if (fll_div.theta || fll_div.lambda)
  1801. reg |= WM8915_FLL_EFS_ENA | (3 << WM8915_FLL_LFSR_SEL_SHIFT);
  1802. else
  1803. reg |= 1 << WM8915_FLL_LFSR_SEL_SHIFT;
  1804. snd_soc_write(codec, WM8915_FLL_EFS_2, reg);
  1805. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_2,
  1806. WM8915_FLL_OUTDIV_MASK |
  1807. WM8915_FLL_FRATIO_MASK,
  1808. (fll_div.fll_outdiv << WM8915_FLL_OUTDIV_SHIFT) |
  1809. (fll_div.fll_fratio));
  1810. snd_soc_write(codec, WM8915_FLL_CONTROL_3, fll_div.theta);
  1811. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_4,
  1812. WM8915_FLL_N_MASK | WM8915_FLL_LOOP_GAIN_MASK,
  1813. (fll_div.n << WM8915_FLL_N_SHIFT) |
  1814. fll_div.fll_loop_gain);
  1815. snd_soc_write(codec, WM8915_FLL_EFS_1, fll_div.lambda);
  1816. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
  1817. WM8915_FLL_ENA, WM8915_FLL_ENA);
  1818. /* The FLL supports live reconfiguration - kick that in case we were
  1819. * already enabled.
  1820. */
  1821. snd_soc_write(codec, WM8915_FLL_CONTROL_6, WM8915_FLL_SWITCH_CLK);
  1822. /* Wait for the FLL to lock, using the interrupt if possible */
  1823. if (Fref > 1000000)
  1824. timeout = usecs_to_jiffies(300);
  1825. else
  1826. timeout = msecs_to_jiffies(2);
  1827. wait_for_completion_timeout(&wm8915->fll_lock, timeout);
  1828. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1829. wm8915->fll_fref = Fref;
  1830. wm8915->fll_fout = Fout;
  1831. wm8915->fll_src = source;
  1832. return 0;
  1833. }
  1834. #ifdef CONFIG_GPIOLIB
  1835. static inline struct wm8915_priv *gpio_to_wm8915(struct gpio_chip *chip)
  1836. {
  1837. return container_of(chip, struct wm8915_priv, gpio_chip);
  1838. }
  1839. static void wm8915_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1840. {
  1841. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1842. struct snd_soc_codec *codec = wm8915->codec;
  1843. snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1844. WM8915_GP1_LVL, !!value << WM8915_GP1_LVL_SHIFT);
  1845. }
  1846. static int wm8915_gpio_direction_out(struct gpio_chip *chip,
  1847. unsigned offset, int value)
  1848. {
  1849. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1850. struct snd_soc_codec *codec = wm8915->codec;
  1851. int val;
  1852. val = (1 << WM8915_GP1_FN_SHIFT) | (!!value << WM8915_GP1_LVL_SHIFT);
  1853. return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1854. WM8915_GP1_FN_MASK | WM8915_GP1_DIR |
  1855. WM8915_GP1_LVL, val);
  1856. }
  1857. static int wm8915_gpio_get(struct gpio_chip *chip, unsigned offset)
  1858. {
  1859. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1860. struct snd_soc_codec *codec = wm8915->codec;
  1861. int ret;
  1862. ret = snd_soc_read(codec, WM8915_GPIO_1 + offset);
  1863. if (ret < 0)
  1864. return ret;
  1865. return (ret & WM8915_GP1_LVL) != 0;
  1866. }
  1867. static int wm8915_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1868. {
  1869. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1870. struct snd_soc_codec *codec = wm8915->codec;
  1871. return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1872. WM8915_GP1_FN_MASK | WM8915_GP1_DIR,
  1873. (1 << WM8915_GP1_FN_SHIFT) |
  1874. (1 << WM8915_GP1_DIR_SHIFT));
  1875. }
  1876. static struct gpio_chip wm8915_template_chip = {
  1877. .label = "wm8915",
  1878. .owner = THIS_MODULE,
  1879. .direction_output = wm8915_gpio_direction_out,
  1880. .set = wm8915_gpio_set,
  1881. .direction_input = wm8915_gpio_direction_in,
  1882. .get = wm8915_gpio_get,
  1883. .can_sleep = 1,
  1884. };
  1885. static void wm8915_init_gpio(struct snd_soc_codec *codec)
  1886. {
  1887. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1888. int ret;
  1889. wm8915->gpio_chip = wm8915_template_chip;
  1890. wm8915->gpio_chip.ngpio = 5;
  1891. wm8915->gpio_chip.dev = codec->dev;
  1892. if (wm8915->pdata.gpio_base)
  1893. wm8915->gpio_chip.base = wm8915->pdata.gpio_base;
  1894. else
  1895. wm8915->gpio_chip.base = -1;
  1896. ret = gpiochip_add(&wm8915->gpio_chip);
  1897. if (ret != 0)
  1898. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1899. }
  1900. static void wm8915_free_gpio(struct snd_soc_codec *codec)
  1901. {
  1902. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1903. int ret;
  1904. ret = gpiochip_remove(&wm8915->gpio_chip);
  1905. if (ret != 0)
  1906. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1907. }
  1908. #else
  1909. static void wm8915_init_gpio(struct snd_soc_codec *codec)
  1910. {
  1911. }
  1912. static void wm8915_free_gpio(struct snd_soc_codec *codec)
  1913. {
  1914. }
  1915. #endif
  1916. /**
  1917. * wm8915_detect - Enable default WM8915 jack detection
  1918. *
  1919. * The WM8915 has advanced accessory detection support for headsets.
  1920. * This function provides a default implementation which integrates
  1921. * the majority of this functionality with minimal user configuration.
  1922. *
  1923. * This will detect headset, headphone and short circuit button and
  1924. * will also detect inverted microphone ground connections and update
  1925. * the polarity of the connections.
  1926. */
  1927. int wm8915_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1928. wm8915_polarity_fn polarity_cb)
  1929. {
  1930. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1931. wm8915->jack = jack;
  1932. wm8915->detecting = true;
  1933. wm8915->polarity_cb = polarity_cb;
  1934. if (wm8915->polarity_cb)
  1935. wm8915->polarity_cb(codec, 0);
  1936. /* Clear discarge to avoid noise during detection */
  1937. snd_soc_update_bits(codec, WM8915_MICBIAS_1,
  1938. WM8915_MICB1_DISCH, 0);
  1939. snd_soc_update_bits(codec, WM8915_MICBIAS_2,
  1940. WM8915_MICB2_DISCH, 0);
  1941. /* LDO2 powers the microphones, SYSCLK clocks detection */
  1942. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  1943. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  1944. /* We start off just enabling microphone detection - even a
  1945. * plain headphone will trigger detection.
  1946. */
  1947. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1948. WM8915_MICD_ENA, WM8915_MICD_ENA);
  1949. /* Slowest detection rate, gives debounce for initial detection */
  1950. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1951. WM8915_MICD_RATE_MASK,
  1952. WM8915_MICD_RATE_MASK);
  1953. /* Enable interrupts and we're off */
  1954. snd_soc_update_bits(codec, WM8915_INTERRUPT_STATUS_2_MASK,
  1955. WM8915_IM_MICD_EINT, 0);
  1956. return 0;
  1957. }
  1958. EXPORT_SYMBOL_GPL(wm8915_detect);
  1959. static void wm8915_micd(struct snd_soc_codec *codec)
  1960. {
  1961. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1962. int val, reg;
  1963. val = snd_soc_read(codec, WM8915_MIC_DETECT_3);
  1964. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  1965. if (!(val & WM8915_MICD_VALID)) {
  1966. dev_warn(codec->dev, "Microphone detection state invalid\n");
  1967. return;
  1968. }
  1969. /* No accessory, reset everything and report removal */
  1970. if (!(val & WM8915_MICD_STS)) {
  1971. dev_dbg(codec->dev, "Jack removal detected\n");
  1972. wm8915->jack_mic = false;
  1973. wm8915->detecting = true;
  1974. snd_soc_jack_report(wm8915->jack, 0,
  1975. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1976. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1977. WM8915_MICD_RATE_MASK,
  1978. WM8915_MICD_RATE_MASK);
  1979. return;
  1980. }
  1981. /* If the measurement is very high we've got a microphone but
  1982. * do a little debounce to account for mechanical issues.
  1983. */
  1984. if (val & 0x400) {
  1985. dev_dbg(codec->dev, "Microphone detected\n");
  1986. snd_soc_jack_report(wm8915->jack, SND_JACK_HEADSET,
  1987. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1988. wm8915->jack_mic = true;
  1989. wm8915->detecting = false;
  1990. }
  1991. /* If we detected a lower impedence during initial startup
  1992. * then we probably have the wrong polarity, flip it. Don't
  1993. * do this for the lowest impedences to speed up detection of
  1994. * plain headphones.
  1995. */
  1996. if (wm8915->detecting && (val & 0x3f0)) {
  1997. reg = snd_soc_read(codec, WM8915_ACCESSORY_DETECT_MODE_2);
  1998. reg ^= WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
  1999. WM8915_MICD_BIAS_SRC;
  2000. snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
  2001. WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
  2002. WM8915_MICD_BIAS_SRC, reg);
  2003. if (wm8915->polarity_cb)
  2004. wm8915->polarity_cb(codec,
  2005. (reg & WM8915_MICD_SRC) != 0);
  2006. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2007. (reg & WM8915_MICD_SRC) != 0);
  2008. return;
  2009. }
  2010. /* Don't distinguish between buttons, just report any low
  2011. * impedence as BTN_0.
  2012. */
  2013. if (val & 0x3fc) {
  2014. if (wm8915->jack_mic) {
  2015. dev_dbg(codec->dev, "Mic button detected\n");
  2016. snd_soc_jack_report(wm8915->jack,
  2017. SND_JACK_HEADSET | SND_JACK_BTN_0,
  2018. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2019. } else {
  2020. dev_dbg(codec->dev, "Headphone detected\n");
  2021. snd_soc_jack_report(wm8915->jack,
  2022. SND_JACK_HEADPHONE,
  2023. SND_JACK_HEADSET |
  2024. SND_JACK_BTN_0);
  2025. wm8915->detecting = false;
  2026. }
  2027. }
  2028. /* Increase poll rate to give better responsiveness for buttons */
  2029. if (!wm8915->detecting)
  2030. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  2031. WM8915_MICD_RATE_MASK,
  2032. 5 << WM8915_MICD_RATE_SHIFT);
  2033. }
  2034. static irqreturn_t wm8915_irq(int irq, void *data)
  2035. {
  2036. struct snd_soc_codec *codec = data;
  2037. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2038. int irq_val;
  2039. irq_val = snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2);
  2040. if (irq_val < 0) {
  2041. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2042. irq_val);
  2043. return IRQ_NONE;
  2044. }
  2045. irq_val &= ~snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2_MASK);
  2046. if (irq_val & (WM8915_DCS_DONE_01_EINT | WM8915_DCS_DONE_23_EINT)) {
  2047. dev_dbg(codec->dev, "DC servo IRQ\n");
  2048. complete(&wm8915->dcs_done);
  2049. }
  2050. if (irq_val & WM8915_FIFOS_ERR_EINT)
  2051. dev_err(codec->dev, "Digital core FIFO error\n");
  2052. if (irq_val & WM8915_FLL_LOCK_EINT) {
  2053. dev_dbg(codec->dev, "FLL locked\n");
  2054. complete(&wm8915->fll_lock);
  2055. }
  2056. if (irq_val & WM8915_MICD_EINT)
  2057. wm8915_micd(codec);
  2058. if (irq_val) {
  2059. snd_soc_write(codec, WM8915_INTERRUPT_STATUS_2, irq_val);
  2060. return IRQ_HANDLED;
  2061. } else {
  2062. return IRQ_NONE;
  2063. }
  2064. }
  2065. static void wm8915_retune_mobile_pdata(struct snd_soc_codec *codec)
  2066. {
  2067. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2068. struct wm8915_pdata *pdata = &wm8915->pdata;
  2069. struct snd_kcontrol_new controls[] = {
  2070. SOC_ENUM_EXT("DSP1 EQ Mode",
  2071. wm8915->retune_mobile_enum,
  2072. wm8915_get_retune_mobile_enum,
  2073. wm8915_put_retune_mobile_enum),
  2074. SOC_ENUM_EXT("DSP2 EQ Mode",
  2075. wm8915->retune_mobile_enum,
  2076. wm8915_get_retune_mobile_enum,
  2077. wm8915_put_retune_mobile_enum),
  2078. };
  2079. int ret, i, j;
  2080. const char **t;
  2081. /* We need an array of texts for the enum API but the number
  2082. * of texts is likely to be less than the number of
  2083. * configurations due to the sample rate dependency of the
  2084. * configurations. */
  2085. wm8915->num_retune_mobile_texts = 0;
  2086. wm8915->retune_mobile_texts = NULL;
  2087. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2088. for (j = 0; j < wm8915->num_retune_mobile_texts; j++) {
  2089. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2090. wm8915->retune_mobile_texts[j]) == 0)
  2091. break;
  2092. }
  2093. if (j != wm8915->num_retune_mobile_texts)
  2094. continue;
  2095. /* Expand the array... */
  2096. t = krealloc(wm8915->retune_mobile_texts,
  2097. sizeof(char *) *
  2098. (wm8915->num_retune_mobile_texts + 1),
  2099. GFP_KERNEL);
  2100. if (t == NULL)
  2101. continue;
  2102. /* ...store the new entry... */
  2103. t[wm8915->num_retune_mobile_texts] =
  2104. pdata->retune_mobile_cfgs[i].name;
  2105. /* ...and remember the new version. */
  2106. wm8915->num_retune_mobile_texts++;
  2107. wm8915->retune_mobile_texts = t;
  2108. }
  2109. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2110. wm8915->num_retune_mobile_texts);
  2111. wm8915->retune_mobile_enum.max = wm8915->num_retune_mobile_texts;
  2112. wm8915->retune_mobile_enum.texts = wm8915->retune_mobile_texts;
  2113. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2114. if (ret != 0)
  2115. dev_err(codec->dev,
  2116. "Failed to add ReTune Mobile controls: %d\n", ret);
  2117. }
  2118. static int wm8915_probe(struct snd_soc_codec *codec)
  2119. {
  2120. int ret;
  2121. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2122. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2123. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2124. int i, irq_flags;
  2125. wm8915->codec = codec;
  2126. init_completion(&wm8915->dcs_done);
  2127. init_completion(&wm8915->fll_lock);
  2128. dapm->idle_bias_off = true;
  2129. dapm->bias_level = SND_SOC_BIAS_OFF;
  2130. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  2131. if (ret != 0) {
  2132. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2133. goto err;
  2134. }
  2135. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
  2136. wm8915->supplies[i].supply = wm8915_supply_names[i];
  2137. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8915->supplies),
  2138. wm8915->supplies);
  2139. if (ret != 0) {
  2140. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2141. goto err;
  2142. }
  2143. wm8915->disable_nb[0].notifier_call = wm8915_regulator_event_0;
  2144. wm8915->disable_nb[1].notifier_call = wm8915_regulator_event_1;
  2145. wm8915->disable_nb[2].notifier_call = wm8915_regulator_event_2;
  2146. wm8915->disable_nb[3].notifier_call = wm8915_regulator_event_3;
  2147. wm8915->disable_nb[4].notifier_call = wm8915_regulator_event_4;
  2148. wm8915->disable_nb[5].notifier_call = wm8915_regulator_event_5;
  2149. /* This should really be moved into the regulator core */
  2150. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++) {
  2151. ret = regulator_register_notifier(wm8915->supplies[i].consumer,
  2152. &wm8915->disable_nb[i]);
  2153. if (ret != 0) {
  2154. dev_err(codec->dev,
  2155. "Failed to register regulator notifier: %d\n",
  2156. ret);
  2157. }
  2158. }
  2159. ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
  2160. wm8915->supplies);
  2161. if (ret != 0) {
  2162. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2163. goto err_get;
  2164. }
  2165. if (wm8915->pdata.ldo_ena >= 0) {
  2166. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 1);
  2167. msleep(5);
  2168. }
  2169. ret = snd_soc_read(codec, WM8915_SOFTWARE_RESET);
  2170. if (ret < 0) {
  2171. dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
  2172. goto err_enable;
  2173. }
  2174. if (ret != 0x8915) {
  2175. dev_err(codec->dev, "Device is not a WM8915, ID %x\n", ret);
  2176. ret = -EINVAL;
  2177. goto err_enable;
  2178. }
  2179. ret = snd_soc_read(codec, WM8915_CHIP_REVISION);
  2180. if (ret < 0) {
  2181. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2182. ret);
  2183. goto err_enable;
  2184. }
  2185. dev_info(codec->dev, "revision %c\n",
  2186. (ret & WM8915_CHIP_REV_MASK) + 'A');
  2187. if (wm8915->pdata.ldo_ena >= 0) {
  2188. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  2189. } else {
  2190. ret = wm8915_reset(codec);
  2191. if (ret < 0) {
  2192. dev_err(codec->dev, "Failed to issue reset\n");
  2193. goto err_enable;
  2194. }
  2195. }
  2196. codec->cache_only = true;
  2197. /* Apply platform data settings */
  2198. snd_soc_update_bits(codec, WM8915_LINE_INPUT_CONTROL,
  2199. WM8915_INL_MODE_MASK | WM8915_INR_MODE_MASK,
  2200. wm8915->pdata.inl_mode << WM8915_INL_MODE_SHIFT |
  2201. wm8915->pdata.inr_mode);
  2202. for (i = 0; i < ARRAY_SIZE(wm8915->pdata.gpio_default); i++) {
  2203. if (!wm8915->pdata.gpio_default[i])
  2204. continue;
  2205. snd_soc_write(codec, WM8915_GPIO_1 + i,
  2206. wm8915->pdata.gpio_default[i] & 0xffff);
  2207. }
  2208. if (wm8915->pdata.spkmute_seq)
  2209. snd_soc_update_bits(codec, WM8915_PDM_SPEAKER_MUTE_SEQUENCE,
  2210. WM8915_SPK_MUTE_ENDIAN |
  2211. WM8915_SPK_MUTE_SEQ1_MASK,
  2212. wm8915->pdata.spkmute_seq);
  2213. snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
  2214. WM8915_MICD_BIAS_SRC | WM8915_HPOUT1FB_SRC |
  2215. WM8915_MICD_SRC, wm8915->pdata.micdet_def);
  2216. /* Latch volume update bits */
  2217. snd_soc_update_bits(codec, WM8915_LEFT_LINE_INPUT_VOLUME,
  2218. WM8915_IN1_VU, WM8915_IN1_VU);
  2219. snd_soc_update_bits(codec, WM8915_RIGHT_LINE_INPUT_VOLUME,
  2220. WM8915_IN1_VU, WM8915_IN1_VU);
  2221. snd_soc_update_bits(codec, WM8915_DAC1_LEFT_VOLUME,
  2222. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2223. snd_soc_update_bits(codec, WM8915_DAC1_RIGHT_VOLUME,
  2224. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2225. snd_soc_update_bits(codec, WM8915_DAC2_LEFT_VOLUME,
  2226. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2227. snd_soc_update_bits(codec, WM8915_DAC2_RIGHT_VOLUME,
  2228. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2229. snd_soc_update_bits(codec, WM8915_OUTPUT1_LEFT_VOLUME,
  2230. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2231. snd_soc_update_bits(codec, WM8915_OUTPUT1_RIGHT_VOLUME,
  2232. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2233. snd_soc_update_bits(codec, WM8915_OUTPUT2_LEFT_VOLUME,
  2234. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2235. snd_soc_update_bits(codec, WM8915_OUTPUT2_RIGHT_VOLUME,
  2236. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2237. snd_soc_update_bits(codec, WM8915_DSP1_TX_LEFT_VOLUME,
  2238. WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
  2239. snd_soc_update_bits(codec, WM8915_DSP1_TX_RIGHT_VOLUME,
  2240. WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
  2241. snd_soc_update_bits(codec, WM8915_DSP2_TX_LEFT_VOLUME,
  2242. WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
  2243. snd_soc_update_bits(codec, WM8915_DSP2_TX_RIGHT_VOLUME,
  2244. WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
  2245. snd_soc_update_bits(codec, WM8915_DSP1_RX_LEFT_VOLUME,
  2246. WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
  2247. snd_soc_update_bits(codec, WM8915_DSP1_RX_RIGHT_VOLUME,
  2248. WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
  2249. snd_soc_update_bits(codec, WM8915_DSP2_RX_LEFT_VOLUME,
  2250. WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
  2251. snd_soc_update_bits(codec, WM8915_DSP2_RX_RIGHT_VOLUME,
  2252. WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
  2253. /* No support currently for the underclocked TDM modes and
  2254. * pick a default TDM layout with each channel pair working with
  2255. * slots 0 and 1. */
  2256. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_0_CONFIGURATION,
  2257. WM8915_AIF1RX_CHAN0_SLOTS_MASK |
  2258. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2259. 1 << WM8915_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2260. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_1_CONFIGURATION,
  2261. WM8915_AIF1RX_CHAN1_SLOTS_MASK |
  2262. WM8915_AIF1RX_CHAN1_START_SLOT_MASK,
  2263. 1 << WM8915_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2264. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_2_CONFIGURATION,
  2265. WM8915_AIF1RX_CHAN2_SLOTS_MASK |
  2266. WM8915_AIF1RX_CHAN2_START_SLOT_MASK,
  2267. 1 << WM8915_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2268. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_3_CONFIGURATION,
  2269. WM8915_AIF1RX_CHAN3_SLOTS_MASK |
  2270. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2271. 1 << WM8915_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2272. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_4_CONFIGURATION,
  2273. WM8915_AIF1RX_CHAN4_SLOTS_MASK |
  2274. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2275. 1 << WM8915_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2276. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_5_CONFIGURATION,
  2277. WM8915_AIF1RX_CHAN5_SLOTS_MASK |
  2278. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2279. 1 << WM8915_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2280. snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_0_CONFIGURATION,
  2281. WM8915_AIF2RX_CHAN0_SLOTS_MASK |
  2282. WM8915_AIF2RX_CHAN0_START_SLOT_MASK,
  2283. 1 << WM8915_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2284. snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_1_CONFIGURATION,
  2285. WM8915_AIF2RX_CHAN1_SLOTS_MASK |
  2286. WM8915_AIF2RX_CHAN1_START_SLOT_MASK,
  2287. 1 << WM8915_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2288. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_0_CONFIGURATION,
  2289. WM8915_AIF1TX_CHAN0_SLOTS_MASK |
  2290. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2291. 1 << WM8915_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2292. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
  2293. WM8915_AIF1TX_CHAN1_SLOTS_MASK |
  2294. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2295. 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2296. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_2_CONFIGURATION,
  2297. WM8915_AIF1TX_CHAN2_SLOTS_MASK |
  2298. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2299. 1 << WM8915_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2300. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_3_CONFIGURATION,
  2301. WM8915_AIF1TX_CHAN3_SLOTS_MASK |
  2302. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2303. 1 << WM8915_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2304. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_4_CONFIGURATION,
  2305. WM8915_AIF1TX_CHAN4_SLOTS_MASK |
  2306. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2307. 1 << WM8915_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2308. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_5_CONFIGURATION,
  2309. WM8915_AIF1TX_CHAN5_SLOTS_MASK |
  2310. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2311. 1 << WM8915_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2312. snd_soc_update_bits(codec, WM8915_AIF2TX_CHANNEL_0_CONFIGURATION,
  2313. WM8915_AIF2TX_CHAN0_SLOTS_MASK |
  2314. WM8915_AIF2TX_CHAN0_START_SLOT_MASK,
  2315. 1 << WM8915_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2316. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
  2317. WM8915_AIF2TX_CHAN1_SLOTS_MASK |
  2318. WM8915_AIF2TX_CHAN1_START_SLOT_MASK,
  2319. 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2320. if (wm8915->pdata.num_retune_mobile_cfgs)
  2321. wm8915_retune_mobile_pdata(codec);
  2322. else
  2323. snd_soc_add_controls(codec, wm8915_eq_controls,
  2324. ARRAY_SIZE(wm8915_eq_controls));
  2325. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2326. * AIFs to source their clocks from the RX LRCLKs.
  2327. */
  2328. if ((snd_soc_read(codec, WM8915_GPIO_1)))
  2329. snd_soc_update_bits(codec, WM8915_AIF1_TX_LRCLK_2,
  2330. WM8915_AIF1TX_LRCLK_MODE,
  2331. WM8915_AIF1TX_LRCLK_MODE);
  2332. if ((snd_soc_read(codec, WM8915_GPIO_2)))
  2333. snd_soc_update_bits(codec, WM8915_AIF2_TX_LRCLK_2,
  2334. WM8915_AIF2TX_LRCLK_MODE,
  2335. WM8915_AIF2TX_LRCLK_MODE);
  2336. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2337. wm8915_init_gpio(codec);
  2338. if (i2c->irq) {
  2339. if (wm8915->pdata.irq_flags)
  2340. irq_flags = wm8915->pdata.irq_flags;
  2341. else
  2342. irq_flags = IRQF_TRIGGER_LOW;
  2343. irq_flags |= IRQF_ONESHOT;
  2344. ret = request_threaded_irq(i2c->irq, NULL, wm8915_irq,
  2345. irq_flags, "wm8915", codec);
  2346. if (ret == 0) {
  2347. /* Unmask the interrupt */
  2348. snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
  2349. WM8915_IM_IRQ, 0);
  2350. /* Enable error reporting and DC servo status */
  2351. snd_soc_update_bits(codec,
  2352. WM8915_INTERRUPT_STATUS_2_MASK,
  2353. WM8915_IM_DCS_DONE_23_EINT |
  2354. WM8915_IM_DCS_DONE_01_EINT |
  2355. WM8915_IM_FLL_LOCK_EINT |
  2356. WM8915_IM_FIFOS_ERR_EINT,
  2357. 0);
  2358. } else {
  2359. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2360. ret);
  2361. }
  2362. }
  2363. return 0;
  2364. err_enable:
  2365. if (wm8915->pdata.ldo_ena >= 0)
  2366. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  2367. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2368. err_get:
  2369. regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2370. err:
  2371. return ret;
  2372. }
  2373. static int wm8915_remove(struct snd_soc_codec *codec)
  2374. {
  2375. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2376. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2377. int i;
  2378. snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
  2379. WM8915_IM_IRQ, WM8915_IM_IRQ);
  2380. if (i2c->irq)
  2381. free_irq(i2c->irq, codec);
  2382. wm8915_free_gpio(codec);
  2383. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
  2384. regulator_unregister_notifier(wm8915->supplies[i].consumer,
  2385. &wm8915->disable_nb[i]);
  2386. regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2387. return 0;
  2388. }
  2389. static struct snd_soc_codec_driver soc_codec_dev_wm8915 = {
  2390. .probe = wm8915_probe,
  2391. .remove = wm8915_remove,
  2392. .set_bias_level = wm8915_set_bias_level,
  2393. .seq_notifier = wm8915_seq_notifier,
  2394. .reg_cache_size = WM8915_MAX_REGISTER + 1,
  2395. .reg_word_size = sizeof(u16),
  2396. .reg_cache_default = wm8915_reg,
  2397. .volatile_register = wm8915_volatile_register,
  2398. .readable_register = wm8915_readable_register,
  2399. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2400. .controls = wm8915_snd_controls,
  2401. .num_controls = ARRAY_SIZE(wm8915_snd_controls),
  2402. .dapm_widgets = wm8915_dapm_widgets,
  2403. .num_dapm_widgets = ARRAY_SIZE(wm8915_dapm_widgets),
  2404. .dapm_routes = wm8915_dapm_routes,
  2405. .num_dapm_routes = ARRAY_SIZE(wm8915_dapm_routes),
  2406. .set_pll = wm8915_set_fll,
  2407. };
  2408. #define WM8915_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2409. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2410. #define WM8915_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2411. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2412. SNDRV_PCM_FMTBIT_S32_LE)
  2413. static struct snd_soc_dai_ops wm8915_dai_ops = {
  2414. .set_fmt = wm8915_set_fmt,
  2415. .hw_params = wm8915_hw_params,
  2416. .set_sysclk = wm8915_set_sysclk,
  2417. };
  2418. static struct snd_soc_dai_driver wm8915_dai[] = {
  2419. {
  2420. .name = "wm8915-aif1",
  2421. .playback = {
  2422. .stream_name = "AIF1 Playback",
  2423. .channels_min = 1,
  2424. .channels_max = 6,
  2425. .rates = WM8915_RATES,
  2426. .formats = WM8915_FORMATS,
  2427. },
  2428. .capture = {
  2429. .stream_name = "AIF1 Capture",
  2430. .channels_min = 1,
  2431. .channels_max = 6,
  2432. .rates = WM8915_RATES,
  2433. .formats = WM8915_FORMATS,
  2434. },
  2435. .ops = &wm8915_dai_ops,
  2436. },
  2437. {
  2438. .name = "wm8915-aif2",
  2439. .playback = {
  2440. .stream_name = "AIF2 Playback",
  2441. .channels_min = 1,
  2442. .channels_max = 2,
  2443. .rates = WM8915_RATES,
  2444. .formats = WM8915_FORMATS,
  2445. },
  2446. .capture = {
  2447. .stream_name = "AIF2 Capture",
  2448. .channels_min = 1,
  2449. .channels_max = 2,
  2450. .rates = WM8915_RATES,
  2451. .formats = WM8915_FORMATS,
  2452. },
  2453. .ops = &wm8915_dai_ops,
  2454. },
  2455. };
  2456. static __devinit int wm8915_i2c_probe(struct i2c_client *i2c,
  2457. const struct i2c_device_id *id)
  2458. {
  2459. struct wm8915_priv *wm8915;
  2460. int ret;
  2461. wm8915 = kzalloc(sizeof(struct wm8915_priv), GFP_KERNEL);
  2462. if (wm8915 == NULL)
  2463. return -ENOMEM;
  2464. i2c_set_clientdata(i2c, wm8915);
  2465. if (dev_get_platdata(&i2c->dev))
  2466. memcpy(&wm8915->pdata, dev_get_platdata(&i2c->dev),
  2467. sizeof(wm8915->pdata));
  2468. if (wm8915->pdata.ldo_ena > 0) {
  2469. ret = gpio_request_one(wm8915->pdata.ldo_ena,
  2470. GPIOF_OUT_INIT_LOW, "WM8915 ENA");
  2471. if (ret < 0) {
  2472. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2473. wm8915->pdata.ldo_ena, ret);
  2474. goto err;
  2475. }
  2476. }
  2477. ret = snd_soc_register_codec(&i2c->dev,
  2478. &soc_codec_dev_wm8915, wm8915_dai,
  2479. ARRAY_SIZE(wm8915_dai));
  2480. if (ret < 0)
  2481. goto err_gpio;
  2482. return ret;
  2483. err_gpio:
  2484. if (wm8915->pdata.ldo_ena > 0)
  2485. gpio_free(wm8915->pdata.ldo_ena);
  2486. err:
  2487. kfree(wm8915);
  2488. return ret;
  2489. }
  2490. static __devexit int wm8915_i2c_remove(struct i2c_client *client)
  2491. {
  2492. struct wm8915_priv *wm8915 = i2c_get_clientdata(client);
  2493. snd_soc_unregister_codec(&client->dev);
  2494. if (wm8915->pdata.ldo_ena > 0)
  2495. gpio_free(wm8915->pdata.ldo_ena);
  2496. kfree(i2c_get_clientdata(client));
  2497. return 0;
  2498. }
  2499. static const struct i2c_device_id wm8915_i2c_id[] = {
  2500. { "wm8915", 0 },
  2501. { }
  2502. };
  2503. MODULE_DEVICE_TABLE(i2c, wm8915_i2c_id);
  2504. static struct i2c_driver wm8915_i2c_driver = {
  2505. .driver = {
  2506. .name = "wm8915",
  2507. .owner = THIS_MODULE,
  2508. },
  2509. .probe = wm8915_i2c_probe,
  2510. .remove = __devexit_p(wm8915_i2c_remove),
  2511. .id_table = wm8915_i2c_id,
  2512. };
  2513. static int __init wm8915_modinit(void)
  2514. {
  2515. int ret;
  2516. ret = i2c_add_driver(&wm8915_i2c_driver);
  2517. if (ret != 0) {
  2518. printk(KERN_ERR "Failed to register WM8915 I2C driver: %d\n",
  2519. ret);
  2520. }
  2521. return ret;
  2522. }
  2523. module_init(wm8915_modinit);
  2524. static void __exit wm8915_exit(void)
  2525. {
  2526. i2c_del_driver(&wm8915_i2c_driver);
  2527. }
  2528. module_exit(wm8915_exit);
  2529. MODULE_DESCRIPTION("ASoC WM8915 driver");
  2530. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2531. MODULE_LICENSE("GPL");