sw.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include <linux/vmalloc.h>
  30. #include "../wifi.h"
  31. #include "../core.h"
  32. #include "../pci.h"
  33. #include "reg.h"
  34. #include "def.h"
  35. #include "phy.h"
  36. #include "dm.h"
  37. #include "fw.h"
  38. #include "hw.h"
  39. #include "sw.h"
  40. #include "trx.h"
  41. #include "led.h"
  42. static void rtl92s_init_aspm_vars(struct ieee80211_hw *hw)
  43. {
  44. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  45. /*close ASPM for AMD defaultly */
  46. rtlpci->const_amdpci_aspm = 0;
  47. /*
  48. * ASPM PS mode.
  49. * 0 - Disable ASPM,
  50. * 1 - Enable ASPM without Clock Req,
  51. * 2 - Enable ASPM with Clock Req,
  52. * 3 - Alwyas Enable ASPM with Clock Req,
  53. * 4 - Always Enable ASPM without Clock Req.
  54. * set defult to RTL8192CE:3 RTL8192E:2
  55. * */
  56. rtlpci->const_pci_aspm = 2;
  57. /*Setting for PCI-E device */
  58. rtlpci->const_devicepci_aspm_setting = 0x03;
  59. /*Setting for PCI-E bridge */
  60. rtlpci->const_hostpci_aspm_setting = 0x02;
  61. /*
  62. * In Hw/Sw Radio Off situation.
  63. * 0 - Default,
  64. * 1 - From ASPM setting without low Mac Pwr,
  65. * 2 - From ASPM setting with low Mac Pwr,
  66. * 3 - Bus D3
  67. * set default to RTL8192CE:0 RTL8192SE:2
  68. */
  69. rtlpci->const_hwsw_rfoff_d3 = 2;
  70. /*
  71. * This setting works for those device with
  72. * backdoor ASPM setting such as EPHY setting.
  73. * 0 - Not support ASPM,
  74. * 1 - Support ASPM,
  75. * 2 - According to chipset.
  76. */
  77. rtlpci->const_support_pciaspm = 2;
  78. }
  79. static int rtl92s_init_sw_vars(struct ieee80211_hw *hw)
  80. {
  81. struct rtl_priv *rtlpriv = rtl_priv(hw);
  82. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  83. const struct firmware *firmware;
  84. struct rt_firmware *pfirmware = NULL;
  85. int err = 0;
  86. u16 earlyrxthreshold = 7;
  87. rtlpriv->dm.dm_initialgain_enable = 1;
  88. rtlpriv->dm.dm_flag = 0;
  89. rtlpriv->dm.disable_framebursting = 0;
  90. rtlpriv->dm.thermalvalue = 0;
  91. rtlpriv->dm.useramask = true;
  92. /* compatible 5G band 91se just 2.4G band & smsp */
  93. rtlpriv->rtlhal.current_bandtype = BAND_ON_2_4G;
  94. rtlpriv->rtlhal.bandset = BAND_ON_2_4G;
  95. rtlpriv->rtlhal.macphymode = SINGLEMAC_SINGLEPHY;
  96. rtlpci->transmit_config = 0;
  97. rtlpci->receive_config =
  98. RCR_APPFCS |
  99. RCR_APWRMGT |
  100. /*RCR_ADD3 |*/
  101. RCR_AMF |
  102. RCR_ADF |
  103. RCR_APP_MIC |
  104. RCR_APP_ICV |
  105. RCR_AICV |
  106. /* Accept ICV error, CRC32 Error */
  107. RCR_ACRC32 |
  108. RCR_AB |
  109. /* Accept Broadcast, Multicast */
  110. RCR_AM |
  111. /* Accept Physical match */
  112. RCR_APM |
  113. /* Accept Destination Address packets */
  114. /*RCR_AAP |*/
  115. RCR_APP_PHYST_STAFF |
  116. /* Accept PHY status */
  117. RCR_APP_PHYST_RXFF |
  118. (earlyrxthreshold << RCR_FIFO_OFFSET);
  119. rtlpci->irq_mask[0] = (u32)
  120. (IMR_ROK |
  121. IMR_VODOK |
  122. IMR_VIDOK |
  123. IMR_BEDOK |
  124. IMR_BKDOK |
  125. IMR_HCCADOK |
  126. IMR_MGNTDOK |
  127. IMR_COMDOK |
  128. IMR_HIGHDOK |
  129. IMR_BDOK |
  130. IMR_RXCMDOK |
  131. /*IMR_TIMEOUT0 |*/
  132. IMR_RDU |
  133. IMR_RXFOVW |
  134. IMR_BCNINT
  135. /*| IMR_TXFOVW*/
  136. /*| IMR_TBDOK |
  137. IMR_TBDER*/);
  138. rtlpci->irq_mask[1] = (u32) 0;
  139. rtlpci->shortretry_limit = 0x30;
  140. rtlpci->longretry_limit = 0x30;
  141. rtlpci->first_init = true;
  142. /* for LPS & IPS */
  143. rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
  144. rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
  145. rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
  146. rtlpriv->psc.reg_fwctrl_lps = 3;
  147. rtlpriv->psc.reg_max_lps_awakeintvl = 5;
  148. /* for ASPM, you can close aspm through
  149. * set const_support_pciaspm = 0 */
  150. rtl92s_init_aspm_vars(hw);
  151. if (rtlpriv->psc.reg_fwctrl_lps == 1)
  152. rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
  153. else if (rtlpriv->psc.reg_fwctrl_lps == 2)
  154. rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
  155. else if (rtlpriv->psc.reg_fwctrl_lps == 3)
  156. rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
  157. /* for firmware buf */
  158. rtlpriv->rtlhal.pfirmware = vzalloc(sizeof(struct rt_firmware));
  159. if (!rtlpriv->rtlhal.pfirmware) {
  160. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  161. ("Can't alloc buffer for fw.\n"));
  162. return 1;
  163. }
  164. printk(KERN_INFO "rtl8192se: Driver for Realtek RTL8192SE/RTL8191SE\n"
  165. " Loading firmware %s\n", rtlpriv->cfg->fw_name);
  166. /* request fw */
  167. err = request_firmware(&firmware, rtlpriv->cfg->fw_name,
  168. rtlpriv->io.dev);
  169. if (err) {
  170. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  171. ("Failed to request firmware!\n"));
  172. return 1;
  173. }
  174. if (firmware->size > sizeof(struct rt_firmware)) {
  175. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  176. ("Firmware is too big!\n"));
  177. release_firmware(firmware);
  178. return 1;
  179. }
  180. pfirmware = (struct rt_firmware *)rtlpriv->rtlhal.pfirmware;
  181. memcpy(pfirmware->sz_fw_tmpbuffer, firmware->data, firmware->size);
  182. pfirmware->sz_fw_tmpbufferlen = firmware->size;
  183. release_firmware(firmware);
  184. return err;
  185. }
  186. static void rtl92s_deinit_sw_vars(struct ieee80211_hw *hw)
  187. {
  188. struct rtl_priv *rtlpriv = rtl_priv(hw);
  189. if (rtlpriv->rtlhal.pfirmware) {
  190. vfree(rtlpriv->rtlhal.pfirmware);
  191. rtlpriv->rtlhal.pfirmware = NULL;
  192. }
  193. }
  194. static struct rtl_hal_ops rtl8192se_hal_ops = {
  195. .init_sw_vars = rtl92s_init_sw_vars,
  196. .deinit_sw_vars = rtl92s_deinit_sw_vars,
  197. .read_eeprom_info = rtl92se_read_eeprom_info,
  198. .interrupt_recognized = rtl92se_interrupt_recognized,
  199. .hw_init = rtl92se_hw_init,
  200. .hw_disable = rtl92se_card_disable,
  201. .hw_suspend = rtl92se_suspend,
  202. .hw_resume = rtl92se_resume,
  203. .enable_interrupt = rtl92se_enable_interrupt,
  204. .disable_interrupt = rtl92se_disable_interrupt,
  205. .set_network_type = rtl92se_set_network_type,
  206. .set_chk_bssid = rtl92se_set_check_bssid,
  207. .set_qos = rtl92se_set_qos,
  208. .set_bcn_reg = rtl92se_set_beacon_related_registers,
  209. .set_bcn_intv = rtl92se_set_beacon_interval,
  210. .update_interrupt_mask = rtl92se_update_interrupt_mask,
  211. .get_hw_reg = rtl92se_get_hw_reg,
  212. .set_hw_reg = rtl92se_set_hw_reg,
  213. .update_rate_tbl = rtl92se_update_hal_rate_tbl,
  214. .fill_tx_desc = rtl92se_tx_fill_desc,
  215. .fill_tx_cmddesc = rtl92se_tx_fill_cmddesc,
  216. .query_rx_desc = rtl92se_rx_query_desc,
  217. .set_channel_access = rtl92se_update_channel_access_setting,
  218. .radio_onoff_checking = rtl92se_gpio_radio_on_off_checking,
  219. .set_bw_mode = rtl92s_phy_set_bw_mode,
  220. .switch_channel = rtl92s_phy_sw_chnl,
  221. .dm_watchdog = rtl92s_dm_watchdog,
  222. .scan_operation_backup = rtl92s_phy_scan_operation_backup,
  223. .set_rf_power_state = rtl92s_phy_set_rf_power_state,
  224. .led_control = rtl92se_led_control,
  225. .set_desc = rtl92se_set_desc,
  226. .get_desc = rtl92se_get_desc,
  227. .tx_polling = rtl92se_tx_polling,
  228. .enable_hw_sec = rtl92se_enable_hw_security_config,
  229. .set_key = rtl92se_set_key,
  230. .init_sw_leds = rtl92se_init_sw_leds,
  231. .get_bbreg = rtl92s_phy_query_bb_reg,
  232. .set_bbreg = rtl92s_phy_set_bb_reg,
  233. .get_rfreg = rtl92s_phy_query_rf_reg,
  234. .set_rfreg = rtl92s_phy_set_rf_reg,
  235. };
  236. static struct rtl_mod_params rtl92se_mod_params = {
  237. .sw_crypto = false,
  238. .inactiveps = true,
  239. .swctrl_lps = true,
  240. .fwctrl_lps = false,
  241. };
  242. /* Because memory R/W bursting will cause system hang/crash
  243. * for 92se, so we don't read back after every write action */
  244. static struct rtl_hal_cfg rtl92se_hal_cfg = {
  245. .bar_id = 1,
  246. .write_readback = false,
  247. .name = "rtl92s_pci",
  248. .fw_name = "rtlwifi/rtl8192sefw.bin",
  249. .ops = &rtl8192se_hal_ops,
  250. .mod_params = &rtl92se_mod_params,
  251. .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
  252. .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
  253. .maps[SYS_CLK] = SYS_CLKR,
  254. .maps[MAC_RCR_AM] = RCR_AM,
  255. .maps[MAC_RCR_AB] = RCR_AB,
  256. .maps[MAC_RCR_ACRC32] = RCR_ACRC32,
  257. .maps[MAC_RCR_ACF] = RCR_ACF,
  258. .maps[MAC_RCR_AAP] = RCR_AAP,
  259. .maps[EFUSE_TEST] = REG_EFUSE_TEST,
  260. .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
  261. .maps[EFUSE_CLK] = REG_EFUSE_CLK,
  262. .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
  263. .maps[EFUSE_PWC_EV12V] = 0, /* nouse for 8192se */
  264. .maps[EFUSE_FEN_ELDR] = 0, /* nouse for 8192se */
  265. .maps[EFUSE_LOADER_CLK_EN] = 0,/* nouse for 8192se */
  266. .maps[EFUSE_ANA8M] = EFUSE_ANA8M,
  267. .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE_92S,
  268. .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
  269. .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
  270. .maps[RWCAM] = REG_RWCAM,
  271. .maps[WCAMI] = REG_WCAMI,
  272. .maps[RCAMO] = REG_RCAMO,
  273. .maps[CAMDBG] = REG_CAMDBG,
  274. .maps[SECR] = REG_SECR,
  275. .maps[SEC_CAM_NONE] = CAM_NONE,
  276. .maps[SEC_CAM_WEP40] = CAM_WEP40,
  277. .maps[SEC_CAM_TKIP] = CAM_TKIP,
  278. .maps[SEC_CAM_AES] = CAM_AES,
  279. .maps[SEC_CAM_WEP104] = CAM_WEP104,
  280. .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
  281. .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
  282. .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
  283. .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
  284. .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
  285. .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
  286. .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
  287. .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
  288. .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
  289. .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
  290. .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
  291. .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
  292. .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
  293. .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
  294. .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
  295. .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
  296. .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
  297. .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
  298. .maps[RTL_IMR_BcnInt] = IMR_BCNINT,
  299. .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
  300. .maps[RTL_IMR_RDU] = IMR_RDU,
  301. .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
  302. .maps[RTL_IMR_BDOK] = IMR_BDOK,
  303. .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
  304. .maps[RTL_IMR_TBDER] = IMR_TBDER,
  305. .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
  306. .maps[RTL_IMR_COMDOK] = IMR_COMDOK,
  307. .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
  308. .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
  309. .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
  310. .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
  311. .maps[RTL_IMR_VODOK] = IMR_VODOK,
  312. .maps[RTL_IMR_ROK] = IMR_ROK,
  313. .maps[RTL_IBSS_INT_MASKS] = (IMR_BCNINT | IMR_TBDOK | IMR_TBDER),
  314. .maps[RTL_RC_CCK_RATE1M] = DESC92S_RATE1M,
  315. .maps[RTL_RC_CCK_RATE2M] = DESC92S_RATE2M,
  316. .maps[RTL_RC_CCK_RATE5_5M] = DESC92S_RATE5_5M,
  317. .maps[RTL_RC_CCK_RATE11M] = DESC92S_RATE11M,
  318. .maps[RTL_RC_OFDM_RATE6M] = DESC92S_RATE6M,
  319. .maps[RTL_RC_OFDM_RATE9M] = DESC92S_RATE9M,
  320. .maps[RTL_RC_OFDM_RATE12M] = DESC92S_RATE12M,
  321. .maps[RTL_RC_OFDM_RATE18M] = DESC92S_RATE18M,
  322. .maps[RTL_RC_OFDM_RATE24M] = DESC92S_RATE24M,
  323. .maps[RTL_RC_OFDM_RATE36M] = DESC92S_RATE36M,
  324. .maps[RTL_RC_OFDM_RATE48M] = DESC92S_RATE48M,
  325. .maps[RTL_RC_OFDM_RATE54M] = DESC92S_RATE54M,
  326. .maps[RTL_RC_HT_RATEMCS7] = DESC92S_RATEMCS7,
  327. .maps[RTL_RC_HT_RATEMCS15] = DESC92S_RATEMCS15,
  328. };
  329. static struct pci_device_id rtl92se_pci_ids[] __devinitdata = {
  330. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8192, rtl92se_hal_cfg)},
  331. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8171, rtl92se_hal_cfg)},
  332. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8172, rtl92se_hal_cfg)},
  333. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8173, rtl92se_hal_cfg)},
  334. {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8174, rtl92se_hal_cfg)},
  335. {},
  336. };
  337. MODULE_DEVICE_TABLE(pci, rtl92se_pci_ids);
  338. MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
  339. MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
  340. MODULE_LICENSE("GPL");
  341. MODULE_DESCRIPTION("Realtek 8192S/8191S 802.11n PCI wireless");
  342. MODULE_FIRMWARE("rtlwifi/rtl8192sefw.bin");
  343. module_param_named(swenc, rtl92se_mod_params.sw_crypto, bool, 0444);
  344. module_param_named(ips, rtl92se_mod_params.inactiveps, bool, 0444);
  345. module_param_named(swlps, rtl92se_mod_params.swctrl_lps, bool, 0444);
  346. module_param_named(fwlps, rtl92se_mod_params.fwctrl_lps, bool, 0444);
  347. MODULE_PARM_DESC(swenc, "using hardware crypto (default 0 [hardware])\n");
  348. MODULE_PARM_DESC(ips, "using no link power save (default 1 is open)\n");
  349. MODULE_PARM_DESC(swlps, "using linked sw control power save (default 1 is "
  350. "open)\n");
  351. static struct pci_driver rtl92se_driver = {
  352. .name = KBUILD_MODNAME,
  353. .id_table = rtl92se_pci_ids,
  354. .probe = rtl_pci_probe,
  355. .remove = rtl_pci_disconnect,
  356. #ifdef CONFIG_PM
  357. .suspend = rtl_pci_suspend,
  358. .resume = rtl_pci_resume,
  359. #endif
  360. };
  361. static int __init rtl92se_module_init(void)
  362. {
  363. int ret = 0;
  364. ret = pci_register_driver(&rtl92se_driver);
  365. if (ret)
  366. RT_ASSERT(false, (": No device found\n"));
  367. return ret;
  368. }
  369. static void __exit rtl92se_module_exit(void)
  370. {
  371. pci_unregister_driver(&rtl92se_driver);
  372. }
  373. module_init(rtl92se_module_init);
  374. module_exit(rtl92se_module_exit);