fw.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #ifndef __REALTEK_FIRMWARE92S_H__
  30. #define __REALTEK_FIRMWARE92S_H__
  31. #define RTL8190_MAX_FIRMWARE_CODE_SIZE 64000
  32. #define RTL8190_CPU_START_OFFSET 0x80
  33. /* Firmware Local buffer size. 64k */
  34. #define MAX_FIRMWARE_CODE_SIZE 0xFF00
  35. #define RT_8192S_FIRMWARE_HDR_SIZE 80
  36. #define RT_8192S_FIRMWARE_HDR_EXCLUDE_PRI_SIZE 32
  37. /* support till 64 bit bus width OS */
  38. #define MAX_DEV_ADDR_SIZE 8
  39. #define MAX_FIRMWARE_INFORMATION_SIZE 32
  40. #define MAX_802_11_HEADER_LENGTH (40 + \
  41. MAX_FIRMWARE_INFORMATION_SIZE)
  42. #define ENCRYPTION_MAX_OVERHEAD 128
  43. #define MAX_FRAGMENT_COUNT 8
  44. #define MAX_TRANSMIT_BUFFER_SIZE (1600 + \
  45. (MAX_802_11_HEADER_LENGTH + \
  46. ENCRYPTION_MAX_OVERHEAD) *\
  47. MAX_FRAGMENT_COUNT)
  48. #define H2C_TX_CMD_HDR_LEN 8
  49. /* The following DM control code are for Reg0x364, */
  50. #define FW_DIG_ENABLE_CTL BIT(0)
  51. #define FW_HIGH_PWR_ENABLE_CTL BIT(1)
  52. #define FW_SS_CTL BIT(2)
  53. #define FW_RA_INIT_CTL BIT(3)
  54. #define FW_RA_BG_CTL BIT(4)
  55. #define FW_RA_N_CTL BIT(5)
  56. #define FW_PWR_TRK_CTL BIT(6)
  57. #define FW_IQK_CTL BIT(7)
  58. #define FW_FA_CTL BIT(8)
  59. #define FW_DRIVER_CTRL_DM_CTL BIT(9)
  60. #define FW_PAPE_CTL_BY_SW_HW BIT(10)
  61. #define FW_DISABLE_ALL_DM 0
  62. #define FW_PWR_TRK_PARAM_CLR 0x0000ffff
  63. #define FW_RA_PARAM_CLR 0xffff0000
  64. enum desc_packet_type {
  65. DESC_PACKET_TYPE_INIT = 0,
  66. DESC_PACKET_TYPE_NORMAL = 1,
  67. };
  68. /* 8-bytes alignment required */
  69. struct fw_priv {
  70. /* --- long word 0 ---- */
  71. /* 0x12: CE product, 0x92: IT product */
  72. u8 signature_0;
  73. /* 0x87: CE product, 0x81: IT product */
  74. u8 signature_1;
  75. /* 0x81: PCI-AP, 01:PCIe, 02: 92S-U,
  76. * 0x82: USB-AP, 0x12: 72S-U, 03:SDIO */
  77. u8 hci_sel;
  78. /* the same value as reigster value */
  79. u8 chip_version;
  80. /* customer ID low byte */
  81. u8 customer_id_0;
  82. /* customer ID high byte */
  83. u8 customer_id_1;
  84. /* 0x11: 1T1R, 0x12: 1T2R,
  85. * 0x92: 1T2R turbo, 0x22: 2T2R */
  86. u8 rf_config;
  87. /* 4: 4EP, 6: 6EP, 11: 11EP */
  88. u8 usb_ep_num;
  89. /* --- long word 1 ---- */
  90. /* regulatory class bit map 0 */
  91. u8 regulatory_class_0;
  92. /* regulatory class bit map 1 */
  93. u8 regulatory_class_1;
  94. /* regulatory class bit map 2 */
  95. u8 regulatory_class_2;
  96. /* regulatory class bit map 3 */
  97. u8 regulatory_class_3;
  98. /* 0:SWSI, 1:HWSI, 2:HWPI */
  99. u8 rfintfs;
  100. u8 def_nettype;
  101. u8 rsvd010;
  102. u8 rsvd011;
  103. /* --- long word 2 ---- */
  104. /* 0x00: normal, 0x03: MACLBK, 0x01: PHYLBK */
  105. u8 lbk_mode;
  106. /* 1: for MP use, 0: for normal
  107. * driver (to be discussed) */
  108. u8 mp_mode;
  109. u8 rsvd020;
  110. u8 rsvd021;
  111. u8 rsvd022;
  112. u8 rsvd023;
  113. u8 rsvd024;
  114. u8 rsvd025;
  115. /* --- long word 3 ---- */
  116. /* QoS enable */
  117. u8 qos_en;
  118. /* 40MHz BW enable */
  119. /* 4181 convert AMSDU to AMPDU, 0: disable */
  120. u8 bw_40mhz_en;
  121. u8 amsdu2ampdu_en;
  122. /* 11n AMPDU enable */
  123. u8 ampdu_en;
  124. /* FW offloads, 0: driver handles */
  125. u8 rate_control_offload;
  126. /* FW offloads, 0: driver handles */
  127. u8 aggregation_offload;
  128. u8 rsvd030;
  129. u8 rsvd031;
  130. /* --- long word 4 ---- */
  131. /* 1. FW offloads, 0: driver handles */
  132. u8 beacon_offload;
  133. /* 2. FW offloads, 0: driver handles */
  134. u8 mlme_offload;
  135. /* 3. FW offloads, 0: driver handles */
  136. u8 hwpc_offload;
  137. /* 4. FW offloads, 0: driver handles */
  138. u8 tcp_checksum_offload;
  139. /* 5. FW offloads, 0: driver handles */
  140. u8 tcp_offload;
  141. /* 6. FW offloads, 0: driver handles */
  142. u8 ps_control_offload;
  143. /* 7. FW offloads, 0: driver handles */
  144. u8 wwlan_offload;
  145. u8 rsvd040;
  146. /* --- long word 5 ---- */
  147. /* tcp tx packet length low byte */
  148. u8 tcp_tx_frame_len_L;
  149. /* tcp tx packet length high byte */
  150. u8 tcp_tx_frame_len_H;
  151. /* tcp rx packet length low byte */
  152. u8 tcp_rx_frame_len_L;
  153. /* tcp rx packet length high byte */
  154. u8 tcp_rx_frame_len_H;
  155. u8 rsvd050;
  156. u8 rsvd051;
  157. u8 rsvd052;
  158. u8 rsvd053;
  159. };
  160. /* 8-byte alinment required */
  161. struct fw_hdr {
  162. /* --- LONG WORD 0 ---- */
  163. u16 signature;
  164. /* 0x8000 ~ 0x8FFF for FPGA version,
  165. * 0x0000 ~ 0x7FFF for ASIC version, */
  166. u16 version;
  167. /* define the size of boot loader */
  168. u32 dmem_size;
  169. /* --- LONG WORD 1 ---- */
  170. /* define the size of FW in IMEM */
  171. u32 img_imem_size;
  172. /* define the size of FW in SRAM */
  173. u32 img_sram_size;
  174. /* --- LONG WORD 2 ---- */
  175. /* define the size of DMEM variable */
  176. u32 fw_priv_size;
  177. u32 rsvd0;
  178. /* --- LONG WORD 3 ---- */
  179. u32 rsvd1;
  180. u32 rsvd2;
  181. struct fw_priv fwpriv;
  182. } ;
  183. enum fw_status {
  184. FW_STATUS_INIT = 0,
  185. FW_STATUS_LOAD_IMEM = 1,
  186. FW_STATUS_LOAD_EMEM = 2,
  187. FW_STATUS_LOAD_DMEM = 3,
  188. FW_STATUS_READY = 4,
  189. };
  190. struct rt_firmware {
  191. struct fw_hdr *pfwheader;
  192. enum fw_status fwstatus;
  193. u16 firmwareversion;
  194. u8 fw_imem[RTL8190_MAX_FIRMWARE_CODE_SIZE];
  195. u8 fw_emem[RTL8190_MAX_FIRMWARE_CODE_SIZE];
  196. u32 fw_imem_len;
  197. u32 fw_emem_len;
  198. u8 sz_fw_tmpbuffer[164000];
  199. u32 sz_fw_tmpbufferlen;
  200. u16 cmdpacket_fragthresold;
  201. };
  202. struct h2c_set_pwrmode_parm {
  203. u8 mode;
  204. u8 flag_low_traffic_en;
  205. u8 flag_lpnav_en;
  206. u8 flag_rf_low_snr_en;
  207. /* 1: dps, 0: 32k */
  208. u8 flag_dps_en;
  209. u8 bcn_rx_en;
  210. u8 bcn_pass_cnt;
  211. /* beacon TO (ms). ¡§=0¡¨ no limit. */
  212. u8 bcn_to;
  213. u16 bcn_itv;
  214. /* only for VOIP mode. */
  215. u8 app_itv;
  216. u8 awake_bcn_itvl;
  217. u8 smart_ps;
  218. /* unit: 100 ms */
  219. u8 bcn_pass_period;
  220. };
  221. struct h2c_joinbss_rpt_parm {
  222. u8 opmode;
  223. u8 ps_qos_info;
  224. u8 bssid[6];
  225. u16 bcnitv;
  226. u16 aid;
  227. } ;
  228. struct h2c_wpa_ptk {
  229. /* EAPOL-Key Key Confirmation Key (KCK) */
  230. u8 kck[16];
  231. /* EAPOL-Key Key Encryption Key (KEK) */
  232. u8 kek[16];
  233. /* Temporal Key 1 (TK1) */
  234. u8 tk1[16];
  235. union {
  236. /* Temporal Key 2 (TK2) */
  237. u8 tk2[16];
  238. struct {
  239. u8 tx_mic_key[8];
  240. u8 rx_mic_key[8];
  241. } athu;
  242. } u;
  243. };
  244. struct h2c_wpa_two_way_parm {
  245. /* algorithm TKIP or AES */
  246. u8 pairwise_en_alg;
  247. u8 group_en_alg;
  248. struct h2c_wpa_ptk wpa_ptk_value;
  249. } ;
  250. enum h2c_cmd {
  251. FW_H2C_SETPWRMODE = 0,
  252. FW_H2C_JOINBSSRPT = 1,
  253. FW_H2C_WOWLAN_UPDATE_GTK = 2,
  254. FW_H2C_WOWLAN_UPDATE_IV = 3,
  255. FW_H2C_WOWLAN_OFFLOAD = 4,
  256. };
  257. enum fw_h2c_cmd {
  258. H2C_READ_MACREG_CMD, /*0*/
  259. H2C_WRITE_MACREG_CMD,
  260. H2C_READBB_CMD,
  261. H2C_WRITEBB_CMD,
  262. H2C_READRF_CMD,
  263. H2C_WRITERF_CMD, /*5*/
  264. H2C_READ_EEPROM_CMD,
  265. H2C_WRITE_EEPROM_CMD,
  266. H2C_READ_EFUSE_CMD,
  267. H2C_WRITE_EFUSE_CMD,
  268. H2C_READ_CAM_CMD, /*10*/
  269. H2C_WRITE_CAM_CMD,
  270. H2C_SETBCNITV_CMD,
  271. H2C_SETMBIDCFG_CMD,
  272. H2C_JOINBSS_CMD,
  273. H2C_DISCONNECT_CMD, /*15*/
  274. H2C_CREATEBSS_CMD,
  275. H2C_SETOPMode_CMD,
  276. H2C_SITESURVEY_CMD,
  277. H2C_SETAUTH_CMD,
  278. H2C_SETKEY_CMD, /*20*/
  279. H2C_SETSTAKEY_CMD,
  280. H2C_SETASSOCSTA_CMD,
  281. H2C_DELASSOCSTA_CMD,
  282. H2C_SETSTAPWRSTATE_CMD,
  283. H2C_SETBASICRATE_CMD, /*25*/
  284. H2C_GETBASICRATE_CMD,
  285. H2C_SETDATARATE_CMD,
  286. H2C_GETDATARATE_CMD,
  287. H2C_SETPHYINFO_CMD,
  288. H2C_GETPHYINFO_CMD, /*30*/
  289. H2C_SETPHY_CMD,
  290. H2C_GETPHY_CMD,
  291. H2C_READRSSI_CMD,
  292. H2C_READGAIN_CMD,
  293. H2C_SETATIM_CMD, /*35*/
  294. H2C_SETPWRMODE_CMD,
  295. H2C_JOINBSSRPT_CMD,
  296. H2C_SETRATABLE_CMD,
  297. H2C_GETRATABLE_CMD,
  298. H2C_GETCCXREPORT_CMD, /*40*/
  299. H2C_GETDTMREPORT_CMD,
  300. H2C_GETTXRATESTATICS_CMD,
  301. H2C_SETUSBSUSPEND_CMD,
  302. H2C_SETH2CLBK_CMD,
  303. H2C_TMP1, /*45*/
  304. H2C_WOWLAN_UPDATE_GTK_CMD,
  305. H2C_WOWLAN_FW_OFFLOAD,
  306. H2C_TMP2,
  307. H2C_TMP3,
  308. H2C_WOWLAN_UPDATE_IV_CMD, /*50*/
  309. H2C_TMP4,
  310. MAX_H2CCMD /*52*/
  311. };
  312. /* The following macros are used for FW
  313. * CMD map and parameter updated. */
  314. #define FW_CMD_IO_CLR(rtlpriv, _Bit) \
  315. do { \
  316. udelay(1000); \
  317. rtlpriv->rtlhal.fwcmd_iomap &= (~_Bit); \
  318. } while (0);
  319. #define FW_CMD_IO_UPDATE(rtlpriv, _val) \
  320. rtlpriv->rtlhal.fwcmd_iomap = _val;
  321. #define FW_CMD_IO_SET(rtlpriv, _val) \
  322. do { \
  323. rtl_write_word(rtlpriv, LBUS_MON_ADDR, (u16)_val); \
  324. FW_CMD_IO_UPDATE(rtlpriv, _val); \
  325. } while (0);
  326. #define FW_CMD_PARA_SET(rtlpriv, _val) \
  327. do { \
  328. rtl_write_dword(rtlpriv, LBUS_ADDR_MASK, _val); \
  329. rtlpriv->rtlhal.fwcmd_ioparam = _val; \
  330. } while (0);
  331. #define FW_CMD_IO_QUERY(rtlpriv) \
  332. (u16)(rtlpriv->rtlhal.fwcmd_iomap)
  333. #define FW_CMD_IO_PARA_QUERY(rtlpriv) \
  334. ((u32)(rtlpriv->rtlhal.fwcmd_ioparam))
  335. int rtl92s_download_fw(struct ieee80211_hw *hw);
  336. void rtl92s_set_fw_pwrmode_cmd(struct ieee80211_hw *hw, u8 mode);
  337. void rtl92s_set_fw_joinbss_report_cmd(struct ieee80211_hw *hw,
  338. u8 mstatus, u8 ps_qosinfo);
  339. #endif