iwl-agn-lib.c 68 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/sched.h>
  34. #include "iwl-dev.h"
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. #include "iwl-agn-hw.h"
  39. #include "iwl-agn.h"
  40. #include "iwl-sta.h"
  41. static inline u32 iwlagn_get_scd_ssn(struct iwlagn_tx_resp *tx_resp)
  42. {
  43. return le32_to_cpup((__le32 *)&tx_resp->status +
  44. tx_resp->frame_count) & MAX_SN;
  45. }
  46. static void iwlagn_count_tx_err_status(struct iwl_priv *priv, u16 status)
  47. {
  48. status &= TX_STATUS_MSK;
  49. switch (status) {
  50. case TX_STATUS_POSTPONE_DELAY:
  51. priv->_agn.reply_tx_stats.pp_delay++;
  52. break;
  53. case TX_STATUS_POSTPONE_FEW_BYTES:
  54. priv->_agn.reply_tx_stats.pp_few_bytes++;
  55. break;
  56. case TX_STATUS_POSTPONE_BT_PRIO:
  57. priv->_agn.reply_tx_stats.pp_bt_prio++;
  58. break;
  59. case TX_STATUS_POSTPONE_QUIET_PERIOD:
  60. priv->_agn.reply_tx_stats.pp_quiet_period++;
  61. break;
  62. case TX_STATUS_POSTPONE_CALC_TTAK:
  63. priv->_agn.reply_tx_stats.pp_calc_ttak++;
  64. break;
  65. case TX_STATUS_FAIL_INTERNAL_CROSSED_RETRY:
  66. priv->_agn.reply_tx_stats.int_crossed_retry++;
  67. break;
  68. case TX_STATUS_FAIL_SHORT_LIMIT:
  69. priv->_agn.reply_tx_stats.short_limit++;
  70. break;
  71. case TX_STATUS_FAIL_LONG_LIMIT:
  72. priv->_agn.reply_tx_stats.long_limit++;
  73. break;
  74. case TX_STATUS_FAIL_FIFO_UNDERRUN:
  75. priv->_agn.reply_tx_stats.fifo_underrun++;
  76. break;
  77. case TX_STATUS_FAIL_DRAIN_FLOW:
  78. priv->_agn.reply_tx_stats.drain_flow++;
  79. break;
  80. case TX_STATUS_FAIL_RFKILL_FLUSH:
  81. priv->_agn.reply_tx_stats.rfkill_flush++;
  82. break;
  83. case TX_STATUS_FAIL_LIFE_EXPIRE:
  84. priv->_agn.reply_tx_stats.life_expire++;
  85. break;
  86. case TX_STATUS_FAIL_DEST_PS:
  87. priv->_agn.reply_tx_stats.dest_ps++;
  88. break;
  89. case TX_STATUS_FAIL_HOST_ABORTED:
  90. priv->_agn.reply_tx_stats.host_abort++;
  91. break;
  92. case TX_STATUS_FAIL_BT_RETRY:
  93. priv->_agn.reply_tx_stats.bt_retry++;
  94. break;
  95. case TX_STATUS_FAIL_STA_INVALID:
  96. priv->_agn.reply_tx_stats.sta_invalid++;
  97. break;
  98. case TX_STATUS_FAIL_FRAG_DROPPED:
  99. priv->_agn.reply_tx_stats.frag_drop++;
  100. break;
  101. case TX_STATUS_FAIL_TID_DISABLE:
  102. priv->_agn.reply_tx_stats.tid_disable++;
  103. break;
  104. case TX_STATUS_FAIL_FIFO_FLUSHED:
  105. priv->_agn.reply_tx_stats.fifo_flush++;
  106. break;
  107. case TX_STATUS_FAIL_INSUFFICIENT_CF_POLL:
  108. priv->_agn.reply_tx_stats.insuff_cf_poll++;
  109. break;
  110. case TX_STATUS_FAIL_PASSIVE_NO_RX:
  111. priv->_agn.reply_tx_stats.fail_hw_drop++;
  112. break;
  113. case TX_STATUS_FAIL_NO_BEACON_ON_RADAR:
  114. priv->_agn.reply_tx_stats.sta_color_mismatch++;
  115. break;
  116. default:
  117. priv->_agn.reply_tx_stats.unknown++;
  118. break;
  119. }
  120. }
  121. static void iwlagn_count_agg_tx_err_status(struct iwl_priv *priv, u16 status)
  122. {
  123. status &= AGG_TX_STATUS_MSK;
  124. switch (status) {
  125. case AGG_TX_STATE_UNDERRUN_MSK:
  126. priv->_agn.reply_agg_tx_stats.underrun++;
  127. break;
  128. case AGG_TX_STATE_BT_PRIO_MSK:
  129. priv->_agn.reply_agg_tx_stats.bt_prio++;
  130. break;
  131. case AGG_TX_STATE_FEW_BYTES_MSK:
  132. priv->_agn.reply_agg_tx_stats.few_bytes++;
  133. break;
  134. case AGG_TX_STATE_ABORT_MSK:
  135. priv->_agn.reply_agg_tx_stats.abort++;
  136. break;
  137. case AGG_TX_STATE_LAST_SENT_TTL_MSK:
  138. priv->_agn.reply_agg_tx_stats.last_sent_ttl++;
  139. break;
  140. case AGG_TX_STATE_LAST_SENT_TRY_CNT_MSK:
  141. priv->_agn.reply_agg_tx_stats.last_sent_try++;
  142. break;
  143. case AGG_TX_STATE_LAST_SENT_BT_KILL_MSK:
  144. priv->_agn.reply_agg_tx_stats.last_sent_bt_kill++;
  145. break;
  146. case AGG_TX_STATE_SCD_QUERY_MSK:
  147. priv->_agn.reply_agg_tx_stats.scd_query++;
  148. break;
  149. case AGG_TX_STATE_TEST_BAD_CRC32_MSK:
  150. priv->_agn.reply_agg_tx_stats.bad_crc32++;
  151. break;
  152. case AGG_TX_STATE_RESPONSE_MSK:
  153. priv->_agn.reply_agg_tx_stats.response++;
  154. break;
  155. case AGG_TX_STATE_DUMP_TX_MSK:
  156. priv->_agn.reply_agg_tx_stats.dump_tx++;
  157. break;
  158. case AGG_TX_STATE_DELAY_TX_MSK:
  159. priv->_agn.reply_agg_tx_stats.delay_tx++;
  160. break;
  161. default:
  162. priv->_agn.reply_agg_tx_stats.unknown++;
  163. break;
  164. }
  165. }
  166. static void iwlagn_set_tx_status(struct iwl_priv *priv,
  167. struct ieee80211_tx_info *info,
  168. struct iwl_rxon_context *ctx,
  169. struct iwlagn_tx_resp *tx_resp,
  170. int txq_id, bool is_agg)
  171. {
  172. u16 status = le16_to_cpu(tx_resp->status.status);
  173. info->status.rates[0].count = tx_resp->failure_frame + 1;
  174. if (is_agg)
  175. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  176. info->flags |= iwl_tx_status_to_mac80211(status);
  177. iwlagn_hwrate_to_tx_control(priv, le32_to_cpu(tx_resp->rate_n_flags),
  178. info);
  179. if (!iwl_is_tx_success(status))
  180. iwlagn_count_tx_err_status(priv, status);
  181. if (status == TX_STATUS_FAIL_PASSIVE_NO_RX &&
  182. iwl_is_associated_ctx(ctx) && ctx->vif &&
  183. ctx->vif->type == NL80211_IFTYPE_STATION) {
  184. ctx->last_tx_rejected = true;
  185. iwl_stop_queue(priv, &priv->txq[txq_id]);
  186. }
  187. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
  188. "0x%x retries %d\n",
  189. txq_id,
  190. iwl_get_tx_fail_reason(status), status,
  191. le32_to_cpu(tx_resp->rate_n_flags),
  192. tx_resp->failure_frame);
  193. }
  194. #ifdef CONFIG_IWLWIFI_DEBUG
  195. #define AGG_TX_STATE_FAIL(x) case AGG_TX_STATE_ ## x: return #x
  196. const char *iwl_get_agg_tx_fail_reason(u16 status)
  197. {
  198. status &= AGG_TX_STATUS_MSK;
  199. switch (status) {
  200. case AGG_TX_STATE_TRANSMITTED:
  201. return "SUCCESS";
  202. AGG_TX_STATE_FAIL(UNDERRUN_MSK);
  203. AGG_TX_STATE_FAIL(BT_PRIO_MSK);
  204. AGG_TX_STATE_FAIL(FEW_BYTES_MSK);
  205. AGG_TX_STATE_FAIL(ABORT_MSK);
  206. AGG_TX_STATE_FAIL(LAST_SENT_TTL_MSK);
  207. AGG_TX_STATE_FAIL(LAST_SENT_TRY_CNT_MSK);
  208. AGG_TX_STATE_FAIL(LAST_SENT_BT_KILL_MSK);
  209. AGG_TX_STATE_FAIL(SCD_QUERY_MSK);
  210. AGG_TX_STATE_FAIL(TEST_BAD_CRC32_MSK);
  211. AGG_TX_STATE_FAIL(RESPONSE_MSK);
  212. AGG_TX_STATE_FAIL(DUMP_TX_MSK);
  213. AGG_TX_STATE_FAIL(DELAY_TX_MSK);
  214. }
  215. return "UNKNOWN";
  216. }
  217. #endif /* CONFIG_IWLWIFI_DEBUG */
  218. static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
  219. struct iwl_ht_agg *agg,
  220. struct iwlagn_tx_resp *tx_resp,
  221. int txq_id, u16 start_idx)
  222. {
  223. u16 status;
  224. struct agg_tx_status *frame_status = &tx_resp->status;
  225. struct ieee80211_hdr *hdr = NULL;
  226. int i, sh, idx;
  227. u16 seq;
  228. if (agg->wait_for_ba)
  229. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  230. agg->frame_count = tx_resp->frame_count;
  231. agg->start_idx = start_idx;
  232. agg->rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  233. agg->bitmap = 0;
  234. /* # frames attempted by Tx command */
  235. if (agg->frame_count == 1) {
  236. struct iwl_tx_info *txb;
  237. /* Only one frame was attempted; no block-ack will arrive */
  238. idx = start_idx;
  239. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  240. agg->frame_count, agg->start_idx, idx);
  241. txb = &priv->txq[txq_id].txb[idx];
  242. iwlagn_set_tx_status(priv, IEEE80211_SKB_CB(txb->skb),
  243. txb->ctx, tx_resp, txq_id, true);
  244. agg->wait_for_ba = 0;
  245. } else {
  246. /* Two or more frames were attempted; expect block-ack */
  247. u64 bitmap = 0;
  248. /*
  249. * Start is the lowest frame sent. It may not be the first
  250. * frame in the batch; we figure this out dynamically during
  251. * the following loop.
  252. */
  253. int start = agg->start_idx;
  254. /* Construct bit-map of pending frames within Tx window */
  255. for (i = 0; i < agg->frame_count; i++) {
  256. u16 sc;
  257. status = le16_to_cpu(frame_status[i].status);
  258. seq = le16_to_cpu(frame_status[i].sequence);
  259. idx = SEQ_TO_INDEX(seq);
  260. txq_id = SEQ_TO_QUEUE(seq);
  261. if (status & AGG_TX_STATUS_MSK)
  262. iwlagn_count_agg_tx_err_status(priv, status);
  263. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  264. AGG_TX_STATE_ABORT_MSK))
  265. continue;
  266. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  267. agg->frame_count, txq_id, idx);
  268. IWL_DEBUG_TX_REPLY(priv, "status %s (0x%08x), "
  269. "try-count (0x%08x)\n",
  270. iwl_get_agg_tx_fail_reason(status),
  271. status & AGG_TX_STATUS_MSK,
  272. status & AGG_TX_TRY_MSK);
  273. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  274. if (!hdr) {
  275. IWL_ERR(priv,
  276. "BUG_ON idx doesn't point to valid skb"
  277. " idx=%d, txq_id=%d\n", idx, txq_id);
  278. return -1;
  279. }
  280. sc = le16_to_cpu(hdr->seq_ctrl);
  281. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  282. IWL_ERR(priv,
  283. "BUG_ON idx doesn't match seq control"
  284. " idx=%d, seq_idx=%d, seq=%d\n",
  285. idx, SEQ_TO_SN(sc),
  286. hdr->seq_ctrl);
  287. return -1;
  288. }
  289. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  290. i, idx, SEQ_TO_SN(sc));
  291. /*
  292. * sh -> how many frames ahead of the starting frame is
  293. * the current one?
  294. *
  295. * Note that all frames sent in the batch must be in a
  296. * 64-frame window, so this number should be in [0,63].
  297. * If outside of this window, then we've found a new
  298. * "first" frame in the batch and need to change start.
  299. */
  300. sh = idx - start;
  301. /*
  302. * If >= 64, out of window. start must be at the front
  303. * of the circular buffer, idx must be near the end of
  304. * the buffer, and idx is the new "first" frame. Shift
  305. * the indices around.
  306. */
  307. if (sh >= 64) {
  308. /* Shift bitmap by start - idx, wrapped */
  309. sh = 0x100 - idx + start;
  310. bitmap = bitmap << sh;
  311. /* Now idx is the new start so sh = 0 */
  312. sh = 0;
  313. start = idx;
  314. /*
  315. * If <= -64 then wraps the 256-pkt circular buffer
  316. * (e.g., start = 255 and idx = 0, sh should be 1)
  317. */
  318. } else if (sh <= -64) {
  319. sh = 0x100 - start + idx;
  320. /*
  321. * If < 0 but > -64, out of window. idx is before start
  322. * but not wrapped. Shift the indices around.
  323. */
  324. } else if (sh < 0) {
  325. /* Shift by how far start is ahead of idx */
  326. sh = start - idx;
  327. bitmap = bitmap << sh;
  328. /* Now idx is the new start so sh = 0 */
  329. start = idx;
  330. sh = 0;
  331. }
  332. /* Sequence number start + sh was sent in this batch */
  333. bitmap |= 1ULL << sh;
  334. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  335. start, (unsigned long long)bitmap);
  336. }
  337. /*
  338. * Store the bitmap and possibly the new start, if we wrapped
  339. * the buffer above
  340. */
  341. agg->bitmap = bitmap;
  342. agg->start_idx = start;
  343. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  344. agg->frame_count, agg->start_idx,
  345. (unsigned long long)agg->bitmap);
  346. if (bitmap)
  347. agg->wait_for_ba = 1;
  348. }
  349. return 0;
  350. }
  351. void iwl_check_abort_status(struct iwl_priv *priv,
  352. u8 frame_count, u32 status)
  353. {
  354. if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
  355. IWL_ERR(priv, "Tx flush command to flush out all frames\n");
  356. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  357. queue_work(priv->workqueue, &priv->tx_flush);
  358. }
  359. }
  360. static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
  361. struct iwl_rx_mem_buffer *rxb)
  362. {
  363. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  364. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  365. int txq_id = SEQ_TO_QUEUE(sequence);
  366. int index = SEQ_TO_INDEX(sequence);
  367. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  368. struct ieee80211_tx_info *info;
  369. struct iwlagn_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  370. struct iwl_tx_info *txb;
  371. u32 status = le16_to_cpu(tx_resp->status.status);
  372. int tid;
  373. int sta_id;
  374. int freed;
  375. unsigned long flags;
  376. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  377. IWL_ERR(priv, "%s: Read index for DMA queue txq_id (%d) "
  378. "index %d is out of range [0-%d] %d %d\n", __func__,
  379. txq_id, index, txq->q.n_bd, txq->q.write_ptr,
  380. txq->q.read_ptr);
  381. return;
  382. }
  383. txq->time_stamp = jiffies;
  384. txb = &txq->txb[txq->q.read_ptr];
  385. info = IEEE80211_SKB_CB(txb->skb);
  386. memset(&info->status, 0, sizeof(info->status));
  387. tid = (tx_resp->ra_tid & IWLAGN_TX_RES_TID_MSK) >>
  388. IWLAGN_TX_RES_TID_POS;
  389. sta_id = (tx_resp->ra_tid & IWLAGN_TX_RES_RA_MSK) >>
  390. IWLAGN_TX_RES_RA_POS;
  391. spin_lock_irqsave(&priv->sta_lock, flags);
  392. if (txq->sched_retry) {
  393. const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
  394. struct iwl_ht_agg *agg;
  395. agg = &priv->stations[sta_id].tid[tid].agg;
  396. /*
  397. * If the BT kill count is non-zero, we'll get this
  398. * notification again.
  399. */
  400. if (tx_resp->bt_kill_count && tx_resp->frame_count == 1 &&
  401. priv->cfg->bt_params &&
  402. priv->cfg->bt_params->advanced_bt_coexist) {
  403. IWL_DEBUG_COEX(priv, "receive reply tx with bt_kill\n");
  404. }
  405. iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  406. /* check if BAR is needed */
  407. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  408. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  409. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  410. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  411. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
  412. "scd_ssn=%d idx=%d txq=%d swq=%d\n",
  413. scd_ssn , index, txq_id, txq->swq_id);
  414. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  415. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  416. if (priv->mac80211_registered &&
  417. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  418. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  419. iwl_wake_queue(priv, txq);
  420. }
  421. } else {
  422. iwlagn_set_tx_status(priv, info, txb->ctx, tx_resp,
  423. txq_id, false);
  424. freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
  425. iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
  426. if (priv->mac80211_registered &&
  427. iwl_queue_space(&txq->q) > txq->q.low_mark &&
  428. status != TX_STATUS_FAIL_PASSIVE_NO_RX)
  429. iwl_wake_queue(priv, txq);
  430. }
  431. iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
  432. iwl_check_abort_status(priv, tx_resp->frame_count, status);
  433. spin_unlock_irqrestore(&priv->sta_lock, flags);
  434. }
  435. void iwlagn_rx_handler_setup(struct iwl_priv *priv)
  436. {
  437. /* init calibration handlers */
  438. priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
  439. iwlagn_rx_calib_result;
  440. priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
  441. /* set up notification wait support */
  442. spin_lock_init(&priv->_agn.notif_wait_lock);
  443. INIT_LIST_HEAD(&priv->_agn.notif_waits);
  444. init_waitqueue_head(&priv->_agn.notif_waitq);
  445. }
  446. void iwlagn_setup_deferred_work(struct iwl_priv *priv)
  447. {
  448. /*
  449. * nothing need to be done here anymore
  450. * still keep for future use if needed
  451. */
  452. }
  453. int iwlagn_hw_valid_rtc_data_addr(u32 addr)
  454. {
  455. return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
  456. (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
  457. }
  458. int iwlagn_send_tx_power(struct iwl_priv *priv)
  459. {
  460. struct iwlagn_tx_power_dbm_cmd tx_power_cmd;
  461. u8 tx_ant_cfg_cmd;
  462. if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
  463. "TX Power requested while scanning!\n"))
  464. return -EAGAIN;
  465. /* half dBm need to multiply */
  466. tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
  467. if (priv->tx_power_lmt_in_half_dbm &&
  468. priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
  469. /*
  470. * For the newer devices which using enhanced/extend tx power
  471. * table in EEPROM, the format is in half dBm. driver need to
  472. * convert to dBm format before report to mac80211.
  473. * By doing so, there is a possibility of 1/2 dBm resolution
  474. * lost. driver will perform "round-up" operation before
  475. * reporting, but it will cause 1/2 dBm tx power over the
  476. * regulatory limit. Perform the checking here, if the
  477. * "tx_power_user_lmt" is higher than EEPROM value (in
  478. * half-dBm format), lower the tx power based on EEPROM
  479. */
  480. tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
  481. }
  482. tx_power_cmd.flags = IWLAGN_TX_POWER_NO_CLOSED;
  483. tx_power_cmd.srv_chan_lmt = IWLAGN_TX_POWER_AUTO;
  484. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  485. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
  486. else
  487. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
  488. return iwl_send_cmd_pdu(priv, tx_ant_cfg_cmd, sizeof(tx_power_cmd),
  489. &tx_power_cmd);
  490. }
  491. void iwlagn_temperature(struct iwl_priv *priv)
  492. {
  493. /* store temperature from correct statistics (in Celsius) */
  494. priv->temperature = le32_to_cpu(priv->statistics.common.temperature);
  495. iwl_tt_handler(priv);
  496. }
  497. u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
  498. {
  499. struct iwl_eeprom_calib_hdr {
  500. u8 version;
  501. u8 pa_type;
  502. u16 voltage;
  503. } *hdr;
  504. hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
  505. EEPROM_CALIB_ALL);
  506. return hdr->version;
  507. }
  508. /*
  509. * EEPROM
  510. */
  511. static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
  512. {
  513. u16 offset = 0;
  514. if ((address & INDIRECT_ADDRESS) == 0)
  515. return address;
  516. switch (address & INDIRECT_TYPE_MSK) {
  517. case INDIRECT_HOST:
  518. offset = iwl_eeprom_query16(priv, EEPROM_LINK_HOST);
  519. break;
  520. case INDIRECT_GENERAL:
  521. offset = iwl_eeprom_query16(priv, EEPROM_LINK_GENERAL);
  522. break;
  523. case INDIRECT_REGULATORY:
  524. offset = iwl_eeprom_query16(priv, EEPROM_LINK_REGULATORY);
  525. break;
  526. case INDIRECT_TXP_LIMIT:
  527. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT);
  528. break;
  529. case INDIRECT_TXP_LIMIT_SIZE:
  530. offset = iwl_eeprom_query16(priv, EEPROM_LINK_TXP_LIMIT_SIZE);
  531. break;
  532. case INDIRECT_CALIBRATION:
  533. offset = iwl_eeprom_query16(priv, EEPROM_LINK_CALIBRATION);
  534. break;
  535. case INDIRECT_PROCESS_ADJST:
  536. offset = iwl_eeprom_query16(priv, EEPROM_LINK_PROCESS_ADJST);
  537. break;
  538. case INDIRECT_OTHERS:
  539. offset = iwl_eeprom_query16(priv, EEPROM_LINK_OTHERS);
  540. break;
  541. default:
  542. IWL_ERR(priv, "illegal indirect type: 0x%X\n",
  543. address & INDIRECT_TYPE_MSK);
  544. break;
  545. }
  546. /* translate the offset from words to byte */
  547. return (address & ADDRESS_MSK) + (offset << 1);
  548. }
  549. const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
  550. size_t offset)
  551. {
  552. u32 address = eeprom_indirect_address(priv, offset);
  553. BUG_ON(address >= priv->cfg->base_params->eeprom_size);
  554. return &priv->eeprom[address];
  555. }
  556. struct iwl_mod_params iwlagn_mod_params = {
  557. .amsdu_size_8K = 1,
  558. .restart_fw = 1,
  559. .plcp_check = true,
  560. .bt_coex_active = true,
  561. .no_sleep_autoadjust = true,
  562. .power_level = IWL_POWER_INDEX_1,
  563. /* the rest are 0 by default */
  564. };
  565. int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  566. {
  567. u32 rb_size;
  568. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  569. u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
  570. rb_timeout = RX_RB_TIMEOUT;
  571. if (iwlagn_mod_params.amsdu_size_8K)
  572. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  573. else
  574. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  575. /* Stop Rx DMA */
  576. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  577. /* Reset driver's Rx queue write index */
  578. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  579. /* Tell device where to find RBD circular buffer in DRAM */
  580. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  581. (u32)(rxq->bd_dma >> 8));
  582. /* Tell device where in DRAM to update its Rx status */
  583. iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  584. rxq->rb_stts_dma >> 4);
  585. /* Enable Rx DMA
  586. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  587. * the credit mechanism in 5000 HW RX FIFO
  588. * Direct rx interrupts to hosts
  589. * Rx buffer size 4 or 8k
  590. * RB timeout 0x10
  591. * 256 RBDs
  592. */
  593. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  594. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  595. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  596. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  597. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  598. rb_size|
  599. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  600. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  601. /* Set interrupt coalescing timer to default (2048 usecs) */
  602. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  603. return 0;
  604. }
  605. static void iwlagn_set_pwr_vmain(struct iwl_priv *priv)
  606. {
  607. /*
  608. * (for documentation purposes)
  609. * to set power to V_AUX, do:
  610. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  611. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  612. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  613. ~APMG_PS_CTRL_MSK_PWR_SRC);
  614. */
  615. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  616. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  617. ~APMG_PS_CTRL_MSK_PWR_SRC);
  618. }
  619. int iwlagn_hw_nic_init(struct iwl_priv *priv)
  620. {
  621. unsigned long flags;
  622. struct iwl_rx_queue *rxq = &priv->rxq;
  623. /* nic_init */
  624. spin_lock_irqsave(&priv->lock, flags);
  625. priv->cfg->ops->lib->apm_ops.init(priv);
  626. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  627. iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  628. spin_unlock_irqrestore(&priv->lock, flags);
  629. iwlagn_set_pwr_vmain(priv);
  630. priv->cfg->ops->lib->apm_ops.config(priv);
  631. /* Allocate the RX queue, or reset if it is already allocated */
  632. priv->trans.ops->rx_init(priv);
  633. iwlagn_rx_replenish(priv);
  634. iwlagn_rx_init(priv, rxq);
  635. spin_lock_irqsave(&priv->lock, flags);
  636. rxq->need_update = 1;
  637. iwl_rx_queue_update_write_ptr(priv, rxq);
  638. spin_unlock_irqrestore(&priv->lock, flags);
  639. /* Allocate or reset and init all Tx and Command queues */
  640. if (priv->trans.ops->tx_init(priv))
  641. return -ENOMEM;
  642. if (priv->cfg->base_params->shadow_reg_enable) {
  643. /* enable shadow regs in HW */
  644. iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
  645. 0x800FFFFF);
  646. }
  647. set_bit(STATUS_INIT, &priv->status);
  648. return 0;
  649. }
  650. /**
  651. * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  652. */
  653. static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
  654. dma_addr_t dma_addr)
  655. {
  656. return cpu_to_le32((u32)(dma_addr >> 8));
  657. }
  658. /**
  659. * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
  660. *
  661. * If there are slots in the RX queue that need to be restocked,
  662. * and we have free pre-allocated buffers, fill the ranks as much
  663. * as we can, pulling from rx_free.
  664. *
  665. * This moves the 'write' index forward to catch up with 'processed', and
  666. * also updates the memory address in the firmware to reference the new
  667. * target buffer.
  668. */
  669. void iwlagn_rx_queue_restock(struct iwl_priv *priv)
  670. {
  671. struct iwl_rx_queue *rxq = &priv->rxq;
  672. struct list_head *element;
  673. struct iwl_rx_mem_buffer *rxb;
  674. unsigned long flags;
  675. spin_lock_irqsave(&rxq->lock, flags);
  676. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  677. /* The overwritten rxb must be a used one */
  678. rxb = rxq->queue[rxq->write];
  679. BUG_ON(rxb && rxb->page);
  680. /* Get next free Rx buffer, remove from free list */
  681. element = rxq->rx_free.next;
  682. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  683. list_del(element);
  684. /* Point to Rx buffer via next RBD in circular buffer */
  685. rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
  686. rxb->page_dma);
  687. rxq->queue[rxq->write] = rxb;
  688. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  689. rxq->free_count--;
  690. }
  691. spin_unlock_irqrestore(&rxq->lock, flags);
  692. /* If the pre-allocated buffer pool is dropping low, schedule to
  693. * refill it */
  694. if (rxq->free_count <= RX_LOW_WATERMARK)
  695. queue_work(priv->workqueue, &priv->rx_replenish);
  696. /* If we've added more space for the firmware to place data, tell it.
  697. * Increment device's write pointer in multiples of 8. */
  698. if (rxq->write_actual != (rxq->write & ~0x7)) {
  699. spin_lock_irqsave(&rxq->lock, flags);
  700. rxq->need_update = 1;
  701. spin_unlock_irqrestore(&rxq->lock, flags);
  702. iwl_rx_queue_update_write_ptr(priv, rxq);
  703. }
  704. }
  705. /**
  706. * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
  707. *
  708. * When moving to rx_free an SKB is allocated for the slot.
  709. *
  710. * Also restock the Rx queue via iwl_rx_queue_restock.
  711. * This is called as a scheduled work item (except for during initialization)
  712. */
  713. void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
  714. {
  715. struct iwl_rx_queue *rxq = &priv->rxq;
  716. struct list_head *element;
  717. struct iwl_rx_mem_buffer *rxb;
  718. struct page *page;
  719. unsigned long flags;
  720. gfp_t gfp_mask = priority;
  721. while (1) {
  722. spin_lock_irqsave(&rxq->lock, flags);
  723. if (list_empty(&rxq->rx_used)) {
  724. spin_unlock_irqrestore(&rxq->lock, flags);
  725. return;
  726. }
  727. spin_unlock_irqrestore(&rxq->lock, flags);
  728. if (rxq->free_count > RX_LOW_WATERMARK)
  729. gfp_mask |= __GFP_NOWARN;
  730. if (priv->hw_params.rx_page_order > 0)
  731. gfp_mask |= __GFP_COMP;
  732. /* Alloc a new receive buffer */
  733. page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
  734. if (!page) {
  735. if (net_ratelimit())
  736. IWL_DEBUG_INFO(priv, "alloc_pages failed, "
  737. "order: %d\n",
  738. priv->hw_params.rx_page_order);
  739. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  740. net_ratelimit())
  741. IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
  742. priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  743. rxq->free_count);
  744. /* We don't reschedule replenish work here -- we will
  745. * call the restock method and if it still needs
  746. * more buffers it will schedule replenish */
  747. return;
  748. }
  749. spin_lock_irqsave(&rxq->lock, flags);
  750. if (list_empty(&rxq->rx_used)) {
  751. spin_unlock_irqrestore(&rxq->lock, flags);
  752. __free_pages(page, priv->hw_params.rx_page_order);
  753. return;
  754. }
  755. element = rxq->rx_used.next;
  756. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  757. list_del(element);
  758. spin_unlock_irqrestore(&rxq->lock, flags);
  759. BUG_ON(rxb->page);
  760. rxb->page = page;
  761. /* Get physical address of the RB */
  762. rxb->page_dma = dma_map_page(priv->bus.dev, page, 0,
  763. PAGE_SIZE << priv->hw_params.rx_page_order,
  764. DMA_FROM_DEVICE);
  765. /* dma address must be no more than 36 bits */
  766. BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
  767. /* and also 256 byte aligned! */
  768. BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
  769. spin_lock_irqsave(&rxq->lock, flags);
  770. list_add_tail(&rxb->list, &rxq->rx_free);
  771. rxq->free_count++;
  772. spin_unlock_irqrestore(&rxq->lock, flags);
  773. }
  774. }
  775. void iwlagn_rx_replenish(struct iwl_priv *priv)
  776. {
  777. unsigned long flags;
  778. iwlagn_rx_allocate(priv, GFP_KERNEL);
  779. spin_lock_irqsave(&priv->lock, flags);
  780. iwlagn_rx_queue_restock(priv);
  781. spin_unlock_irqrestore(&priv->lock, flags);
  782. }
  783. void iwlagn_rx_replenish_now(struct iwl_priv *priv)
  784. {
  785. iwlagn_rx_allocate(priv, GFP_ATOMIC);
  786. iwlagn_rx_queue_restock(priv);
  787. }
  788. int iwlagn_rxq_stop(struct iwl_priv *priv)
  789. {
  790. /* stop Rx DMA */
  791. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  792. iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
  793. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  794. return 0;
  795. }
  796. int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
  797. {
  798. int idx = 0;
  799. int band_offset = 0;
  800. /* HT rate format: mac80211 wants an MCS number, which is just LSB */
  801. if (rate_n_flags & RATE_MCS_HT_MSK) {
  802. idx = (rate_n_flags & 0xff);
  803. return idx;
  804. /* Legacy rate format, search for match in table */
  805. } else {
  806. if (band == IEEE80211_BAND_5GHZ)
  807. band_offset = IWL_FIRST_OFDM_RATE;
  808. for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
  809. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  810. return idx - band_offset;
  811. }
  812. return -1;
  813. }
  814. static int iwl_get_single_channel_for_scan(struct iwl_priv *priv,
  815. struct ieee80211_vif *vif,
  816. enum ieee80211_band band,
  817. struct iwl_scan_channel *scan_ch)
  818. {
  819. const struct ieee80211_supported_band *sband;
  820. u16 passive_dwell = 0;
  821. u16 active_dwell = 0;
  822. int added = 0;
  823. u16 channel = 0;
  824. sband = iwl_get_hw_mode(priv, band);
  825. if (!sband) {
  826. IWL_ERR(priv, "invalid band\n");
  827. return added;
  828. }
  829. active_dwell = iwl_get_active_dwell_time(priv, band, 0);
  830. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  831. if (passive_dwell <= active_dwell)
  832. passive_dwell = active_dwell + 1;
  833. channel = iwl_get_single_channel_number(priv, band);
  834. if (channel) {
  835. scan_ch->channel = cpu_to_le16(channel);
  836. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  837. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  838. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  839. /* Set txpower levels to defaults */
  840. scan_ch->dsp_atten = 110;
  841. if (band == IEEE80211_BAND_5GHZ)
  842. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  843. else
  844. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  845. added++;
  846. } else
  847. IWL_ERR(priv, "no valid channel found\n");
  848. return added;
  849. }
  850. static int iwl_get_channels_for_scan(struct iwl_priv *priv,
  851. struct ieee80211_vif *vif,
  852. enum ieee80211_band band,
  853. u8 is_active, u8 n_probes,
  854. struct iwl_scan_channel *scan_ch)
  855. {
  856. struct ieee80211_channel *chan;
  857. const struct ieee80211_supported_band *sband;
  858. const struct iwl_channel_info *ch_info;
  859. u16 passive_dwell = 0;
  860. u16 active_dwell = 0;
  861. int added, i;
  862. u16 channel;
  863. sband = iwl_get_hw_mode(priv, band);
  864. if (!sband)
  865. return 0;
  866. active_dwell = iwl_get_active_dwell_time(priv, band, n_probes);
  867. passive_dwell = iwl_get_passive_dwell_time(priv, band, vif);
  868. if (passive_dwell <= active_dwell)
  869. passive_dwell = active_dwell + 1;
  870. for (i = 0, added = 0; i < priv->scan_request->n_channels; i++) {
  871. chan = priv->scan_request->channels[i];
  872. if (chan->band != band)
  873. continue;
  874. channel = chan->hw_value;
  875. scan_ch->channel = cpu_to_le16(channel);
  876. ch_info = iwl_get_channel_info(priv, band, channel);
  877. if (!is_channel_valid(ch_info)) {
  878. IWL_DEBUG_SCAN(priv, "Channel %d is INVALID for this band.\n",
  879. channel);
  880. continue;
  881. }
  882. if (!is_active || is_channel_passive(ch_info) ||
  883. (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
  884. scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
  885. else
  886. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  887. if (n_probes)
  888. scan_ch->type |= IWL_SCAN_PROBE_MASK(n_probes);
  889. scan_ch->active_dwell = cpu_to_le16(active_dwell);
  890. scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
  891. /* Set txpower levels to defaults */
  892. scan_ch->dsp_atten = 110;
  893. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  894. * power level:
  895. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  896. */
  897. if (band == IEEE80211_BAND_5GHZ)
  898. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  899. else
  900. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  901. IWL_DEBUG_SCAN(priv, "Scanning ch=%d prob=0x%X [%s %d]\n",
  902. channel, le32_to_cpu(scan_ch->type),
  903. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  904. "ACTIVE" : "PASSIVE",
  905. (scan_ch->type & SCAN_CHANNEL_TYPE_ACTIVE) ?
  906. active_dwell : passive_dwell);
  907. scan_ch++;
  908. added++;
  909. }
  910. IWL_DEBUG_SCAN(priv, "total channels to scan %d\n", added);
  911. return added;
  912. }
  913. static int iwl_fill_offch_tx(struct iwl_priv *priv, void *data, size_t maxlen)
  914. {
  915. struct sk_buff *skb = priv->_agn.offchan_tx_skb;
  916. if (skb->len < maxlen)
  917. maxlen = skb->len;
  918. memcpy(data, skb->data, maxlen);
  919. return maxlen;
  920. }
  921. int iwlagn_request_scan(struct iwl_priv *priv, struct ieee80211_vif *vif)
  922. {
  923. struct iwl_host_cmd cmd = {
  924. .id = REPLY_SCAN_CMD,
  925. .len = { sizeof(struct iwl_scan_cmd), },
  926. };
  927. struct iwl_scan_cmd *scan;
  928. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  929. u32 rate_flags = 0;
  930. u16 cmd_len;
  931. u16 rx_chain = 0;
  932. enum ieee80211_band band;
  933. u8 n_probes = 0;
  934. u8 rx_ant = priv->hw_params.valid_rx_ant;
  935. u8 rate;
  936. bool is_active = false;
  937. int chan_mod;
  938. u8 active_chains;
  939. u8 scan_tx_antennas = priv->hw_params.valid_tx_ant;
  940. int ret;
  941. lockdep_assert_held(&priv->mutex);
  942. if (vif)
  943. ctx = iwl_rxon_ctx_from_vif(vif);
  944. if (!priv->scan_cmd) {
  945. priv->scan_cmd = kmalloc(sizeof(struct iwl_scan_cmd) +
  946. IWL_MAX_SCAN_SIZE, GFP_KERNEL);
  947. if (!priv->scan_cmd) {
  948. IWL_DEBUG_SCAN(priv,
  949. "fail to allocate memory for scan\n");
  950. return -ENOMEM;
  951. }
  952. }
  953. scan = priv->scan_cmd;
  954. memset(scan, 0, sizeof(struct iwl_scan_cmd) + IWL_MAX_SCAN_SIZE);
  955. scan->quiet_plcp_th = IWL_PLCP_QUIET_THRESH;
  956. scan->quiet_time = IWL_ACTIVE_QUIET_TIME;
  957. if (priv->scan_type != IWL_SCAN_OFFCH_TX &&
  958. iwl_is_any_associated(priv)) {
  959. u16 interval = 0;
  960. u32 extra;
  961. u32 suspend_time = 100;
  962. u32 scan_suspend_time = 100;
  963. IWL_DEBUG_INFO(priv, "Scanning while associated...\n");
  964. switch (priv->scan_type) {
  965. case IWL_SCAN_OFFCH_TX:
  966. WARN_ON(1);
  967. break;
  968. case IWL_SCAN_RADIO_RESET:
  969. interval = 0;
  970. break;
  971. case IWL_SCAN_NORMAL:
  972. interval = vif->bss_conf.beacon_int;
  973. break;
  974. }
  975. scan->suspend_time = 0;
  976. scan->max_out_time = cpu_to_le32(200 * 1024);
  977. if (!interval)
  978. interval = suspend_time;
  979. extra = (suspend_time / interval) << 22;
  980. scan_suspend_time = (extra |
  981. ((suspend_time % interval) * 1024));
  982. scan->suspend_time = cpu_to_le32(scan_suspend_time);
  983. IWL_DEBUG_SCAN(priv, "suspend_time 0x%X beacon interval %d\n",
  984. scan_suspend_time, interval);
  985. } else if (priv->scan_type == IWL_SCAN_OFFCH_TX) {
  986. scan->suspend_time = 0;
  987. scan->max_out_time =
  988. cpu_to_le32(1024 * priv->_agn.offchan_tx_timeout);
  989. }
  990. switch (priv->scan_type) {
  991. case IWL_SCAN_RADIO_RESET:
  992. IWL_DEBUG_SCAN(priv, "Start internal passive scan.\n");
  993. break;
  994. case IWL_SCAN_NORMAL:
  995. if (priv->scan_request->n_ssids) {
  996. int i, p = 0;
  997. IWL_DEBUG_SCAN(priv, "Kicking off active scan\n");
  998. for (i = 0; i < priv->scan_request->n_ssids; i++) {
  999. /* always does wildcard anyway */
  1000. if (!priv->scan_request->ssids[i].ssid_len)
  1001. continue;
  1002. scan->direct_scan[p].id = WLAN_EID_SSID;
  1003. scan->direct_scan[p].len =
  1004. priv->scan_request->ssids[i].ssid_len;
  1005. memcpy(scan->direct_scan[p].ssid,
  1006. priv->scan_request->ssids[i].ssid,
  1007. priv->scan_request->ssids[i].ssid_len);
  1008. n_probes++;
  1009. p++;
  1010. }
  1011. is_active = true;
  1012. } else
  1013. IWL_DEBUG_SCAN(priv, "Start passive scan.\n");
  1014. break;
  1015. case IWL_SCAN_OFFCH_TX:
  1016. IWL_DEBUG_SCAN(priv, "Start offchannel TX scan.\n");
  1017. break;
  1018. }
  1019. scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
  1020. scan->tx_cmd.sta_id = ctx->bcast_sta_id;
  1021. scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  1022. switch (priv->scan_band) {
  1023. case IEEE80211_BAND_2GHZ:
  1024. scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
  1025. chan_mod = le32_to_cpu(
  1026. priv->contexts[IWL_RXON_CTX_BSS].active.flags &
  1027. RXON_FLG_CHANNEL_MODE_MSK)
  1028. >> RXON_FLG_CHANNEL_MODE_POS;
  1029. if (chan_mod == CHANNEL_MODE_PURE_40) {
  1030. rate = IWL_RATE_6M_PLCP;
  1031. } else {
  1032. rate = IWL_RATE_1M_PLCP;
  1033. rate_flags = RATE_MCS_CCK_MSK;
  1034. }
  1035. /*
  1036. * Internal scans are passive, so we can indiscriminately set
  1037. * the BT ignore flag on 2.4 GHz since it applies to TX only.
  1038. */
  1039. if (priv->cfg->bt_params &&
  1040. priv->cfg->bt_params->advanced_bt_coexist)
  1041. scan->tx_cmd.tx_flags |= TX_CMD_FLG_IGNORE_BT;
  1042. break;
  1043. case IEEE80211_BAND_5GHZ:
  1044. rate = IWL_RATE_6M_PLCP;
  1045. break;
  1046. default:
  1047. IWL_WARN(priv, "Invalid scan band\n");
  1048. return -EIO;
  1049. }
  1050. /*
  1051. * If active scanning is requested but a certain channel is
  1052. * marked passive, we can do active scanning if we detect
  1053. * transmissions.
  1054. *
  1055. * There is an issue with some firmware versions that triggers
  1056. * a sysassert on a "good CRC threshold" of zero (== disabled),
  1057. * on a radar channel even though this means that we should NOT
  1058. * send probes.
  1059. *
  1060. * The "good CRC threshold" is the number of frames that we
  1061. * need to receive during our dwell time on a channel before
  1062. * sending out probes -- setting this to a huge value will
  1063. * mean we never reach it, but at the same time work around
  1064. * the aforementioned issue. Thus use IWL_GOOD_CRC_TH_NEVER
  1065. * here instead of IWL_GOOD_CRC_TH_DISABLED.
  1066. *
  1067. * This was fixed in later versions along with some other
  1068. * scan changes, and the threshold behaves as a flag in those
  1069. * versions.
  1070. */
  1071. if (priv->new_scan_threshold_behaviour)
  1072. scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
  1073. IWL_GOOD_CRC_TH_DISABLED;
  1074. else
  1075. scan->good_CRC_th = is_active ? IWL_GOOD_CRC_TH_DEFAULT :
  1076. IWL_GOOD_CRC_TH_NEVER;
  1077. band = priv->scan_band;
  1078. if (priv->cfg->scan_rx_antennas[band])
  1079. rx_ant = priv->cfg->scan_rx_antennas[band];
  1080. if (band == IEEE80211_BAND_2GHZ &&
  1081. priv->cfg->bt_params &&
  1082. priv->cfg->bt_params->advanced_bt_coexist) {
  1083. /* transmit 2.4 GHz probes only on first antenna */
  1084. scan_tx_antennas = first_antenna(scan_tx_antennas);
  1085. }
  1086. priv->scan_tx_ant[band] = iwl_toggle_tx_ant(priv, priv->scan_tx_ant[band],
  1087. scan_tx_antennas);
  1088. rate_flags |= iwl_ant_idx_to_flags(priv->scan_tx_ant[band]);
  1089. scan->tx_cmd.rate_n_flags = iwl_hw_set_rate_n_flags(rate, rate_flags);
  1090. /* In power save mode use one chain, otherwise use all chains */
  1091. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  1092. /* rx_ant has been set to all valid chains previously */
  1093. active_chains = rx_ant &
  1094. ((u8)(priv->chain_noise_data.active_chains));
  1095. if (!active_chains)
  1096. active_chains = rx_ant;
  1097. IWL_DEBUG_SCAN(priv, "chain_noise_data.active_chains: %u\n",
  1098. priv->chain_noise_data.active_chains);
  1099. rx_ant = first_antenna(active_chains);
  1100. }
  1101. if (priv->cfg->bt_params &&
  1102. priv->cfg->bt_params->advanced_bt_coexist &&
  1103. priv->bt_full_concurrent) {
  1104. /* operated as 1x1 in full concurrency mode */
  1105. rx_ant = first_antenna(rx_ant);
  1106. }
  1107. /* MIMO is not used here, but value is required */
  1108. rx_chain |= priv->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
  1109. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
  1110. rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
  1111. rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
  1112. scan->rx_chain = cpu_to_le16(rx_chain);
  1113. switch (priv->scan_type) {
  1114. case IWL_SCAN_NORMAL:
  1115. cmd_len = iwl_fill_probe_req(priv,
  1116. (struct ieee80211_mgmt *)scan->data,
  1117. vif->addr,
  1118. priv->scan_request->ie,
  1119. priv->scan_request->ie_len,
  1120. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1121. break;
  1122. case IWL_SCAN_RADIO_RESET:
  1123. /* use bcast addr, will not be transmitted but must be valid */
  1124. cmd_len = iwl_fill_probe_req(priv,
  1125. (struct ieee80211_mgmt *)scan->data,
  1126. iwl_bcast_addr, NULL, 0,
  1127. IWL_MAX_SCAN_SIZE - sizeof(*scan));
  1128. break;
  1129. case IWL_SCAN_OFFCH_TX:
  1130. cmd_len = iwl_fill_offch_tx(priv, scan->data,
  1131. IWL_MAX_SCAN_SIZE
  1132. - sizeof(*scan)
  1133. - sizeof(struct iwl_scan_channel));
  1134. scan->scan_flags |= IWL_SCAN_FLAGS_ACTION_FRAME_TX;
  1135. break;
  1136. default:
  1137. BUG();
  1138. }
  1139. scan->tx_cmd.len = cpu_to_le16(cmd_len);
  1140. scan->filter_flags |= (RXON_FILTER_ACCEPT_GRP_MSK |
  1141. RXON_FILTER_BCON_AWARE_MSK);
  1142. switch (priv->scan_type) {
  1143. case IWL_SCAN_RADIO_RESET:
  1144. scan->channel_count =
  1145. iwl_get_single_channel_for_scan(priv, vif, band,
  1146. (void *)&scan->data[cmd_len]);
  1147. break;
  1148. case IWL_SCAN_NORMAL:
  1149. scan->channel_count =
  1150. iwl_get_channels_for_scan(priv, vif, band,
  1151. is_active, n_probes,
  1152. (void *)&scan->data[cmd_len]);
  1153. break;
  1154. case IWL_SCAN_OFFCH_TX: {
  1155. struct iwl_scan_channel *scan_ch;
  1156. scan->channel_count = 1;
  1157. scan_ch = (void *)&scan->data[cmd_len];
  1158. scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
  1159. scan_ch->channel =
  1160. cpu_to_le16(priv->_agn.offchan_tx_chan->hw_value);
  1161. scan_ch->active_dwell =
  1162. cpu_to_le16(priv->_agn.offchan_tx_timeout);
  1163. scan_ch->passive_dwell = 0;
  1164. /* Set txpower levels to defaults */
  1165. scan_ch->dsp_atten = 110;
  1166. /* NOTE: if we were doing 6Mb OFDM for scans we'd use
  1167. * power level:
  1168. * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
  1169. */
  1170. if (priv->_agn.offchan_tx_chan->band == IEEE80211_BAND_5GHZ)
  1171. scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
  1172. else
  1173. scan_ch->tx_gain = ((1 << 5) | (5 << 3));
  1174. }
  1175. break;
  1176. }
  1177. if (scan->channel_count == 0) {
  1178. IWL_DEBUG_SCAN(priv, "channel count %d\n", scan->channel_count);
  1179. return -EIO;
  1180. }
  1181. cmd.len[0] += le16_to_cpu(scan->tx_cmd.len) +
  1182. scan->channel_count * sizeof(struct iwl_scan_channel);
  1183. cmd.data[0] = scan;
  1184. cmd.dataflags[0] = IWL_HCMD_DFL_NOCOPY;
  1185. scan->len = cpu_to_le16(cmd.len[0]);
  1186. /* set scan bit here for PAN params */
  1187. set_bit(STATUS_SCAN_HW, &priv->status);
  1188. ret = iwlagn_set_pan_params(priv);
  1189. if (ret)
  1190. return ret;
  1191. ret = iwl_send_cmd_sync(priv, &cmd);
  1192. if (ret) {
  1193. clear_bit(STATUS_SCAN_HW, &priv->status);
  1194. iwlagn_set_pan_params(priv);
  1195. }
  1196. return ret;
  1197. }
  1198. int iwlagn_manage_ibss_station(struct iwl_priv *priv,
  1199. struct ieee80211_vif *vif, bool add)
  1200. {
  1201. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1202. if (add)
  1203. return iwlagn_add_bssid_station(priv, vif_priv->ctx,
  1204. vif->bss_conf.bssid,
  1205. &vif_priv->ibss_bssid_sta_id);
  1206. return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1207. vif->bss_conf.bssid);
  1208. }
  1209. void iwl_free_tfds_in_queue(struct iwl_priv *priv,
  1210. int sta_id, int tid, int freed)
  1211. {
  1212. lockdep_assert_held(&priv->sta_lock);
  1213. if (priv->stations[sta_id].tid[tid].tfds_in_queue >= freed)
  1214. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1215. else {
  1216. IWL_DEBUG_TX(priv, "free more than tfds_in_queue (%u:%d)\n",
  1217. priv->stations[sta_id].tid[tid].tfds_in_queue,
  1218. freed);
  1219. priv->stations[sta_id].tid[tid].tfds_in_queue = 0;
  1220. }
  1221. }
  1222. #define IWL_FLUSH_WAIT_MS 2000
  1223. int iwlagn_wait_tx_queue_empty(struct iwl_priv *priv)
  1224. {
  1225. struct iwl_tx_queue *txq;
  1226. struct iwl_queue *q;
  1227. int cnt;
  1228. unsigned long now = jiffies;
  1229. int ret = 0;
  1230. /* waiting for all the tx frames complete might take a while */
  1231. for (cnt = 0; cnt < priv->hw_params.max_txq_num; cnt++) {
  1232. if (cnt == priv->cmd_queue)
  1233. continue;
  1234. txq = &priv->txq[cnt];
  1235. q = &txq->q;
  1236. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1237. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1238. msleep(1);
  1239. if (q->read_ptr != q->write_ptr) {
  1240. IWL_ERR(priv, "fail to flush all tx fifo queues\n");
  1241. ret = -ETIMEDOUT;
  1242. break;
  1243. }
  1244. }
  1245. return ret;
  1246. }
  1247. #define IWL_TX_QUEUE_MSK 0xfffff
  1248. /**
  1249. * iwlagn_txfifo_flush: send REPLY_TXFIFO_FLUSH command to uCode
  1250. *
  1251. * pre-requirements:
  1252. * 1. acquire mutex before calling
  1253. * 2. make sure rf is on and not in exit state
  1254. */
  1255. int iwlagn_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1256. {
  1257. struct iwl_txfifo_flush_cmd flush_cmd;
  1258. struct iwl_host_cmd cmd = {
  1259. .id = REPLY_TXFIFO_FLUSH,
  1260. .len = { sizeof(struct iwl_txfifo_flush_cmd), },
  1261. .flags = CMD_SYNC,
  1262. .data = { &flush_cmd, },
  1263. };
  1264. might_sleep();
  1265. memset(&flush_cmd, 0, sizeof(flush_cmd));
  1266. if (flush_control & BIT(IWL_RXON_CTX_BSS))
  1267. flush_cmd.fifo_control = IWL_SCD_VO_MSK | IWL_SCD_VI_MSK |
  1268. IWL_SCD_BE_MSK | IWL_SCD_BK_MSK |
  1269. IWL_SCD_MGMT_MSK;
  1270. if ((flush_control & BIT(IWL_RXON_CTX_PAN)) &&
  1271. (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS)))
  1272. flush_cmd.fifo_control |= IWL_PAN_SCD_VO_MSK |
  1273. IWL_PAN_SCD_VI_MSK | IWL_PAN_SCD_BE_MSK |
  1274. IWL_PAN_SCD_BK_MSK | IWL_PAN_SCD_MGMT_MSK |
  1275. IWL_PAN_SCD_MULTICAST_MSK;
  1276. if (priv->cfg->sku & EEPROM_SKU_CAP_11N_ENABLE)
  1277. flush_cmd.fifo_control |= IWL_AGG_TX_QUEUE_MSK;
  1278. IWL_DEBUG_INFO(priv, "fifo queue control: 0X%x\n",
  1279. flush_cmd.fifo_control);
  1280. flush_cmd.flush_control = cpu_to_le16(flush_control);
  1281. return iwl_send_cmd(priv, &cmd);
  1282. }
  1283. void iwlagn_dev_txfifo_flush(struct iwl_priv *priv, u16 flush_control)
  1284. {
  1285. mutex_lock(&priv->mutex);
  1286. ieee80211_stop_queues(priv->hw);
  1287. if (iwlagn_txfifo_flush(priv, IWL_DROP_ALL)) {
  1288. IWL_ERR(priv, "flush request fail\n");
  1289. goto done;
  1290. }
  1291. IWL_DEBUG_INFO(priv, "wait transmit/flush all frames\n");
  1292. iwlagn_wait_tx_queue_empty(priv);
  1293. done:
  1294. ieee80211_wake_queues(priv->hw);
  1295. mutex_unlock(&priv->mutex);
  1296. }
  1297. /*
  1298. * BT coex
  1299. */
  1300. /*
  1301. * Macros to access the lookup table.
  1302. *
  1303. * The lookup table has 7 inputs: bt3_prio, bt3_txrx, bt_rf_act, wifi_req,
  1304. * wifi_prio, wifi_txrx and wifi_sh_ant_req.
  1305. *
  1306. * It has three outputs: WLAN_ACTIVE, WLAN_KILL and ANT_SWITCH
  1307. *
  1308. * The format is that "registers" 8 through 11 contain the WLAN_ACTIVE bits
  1309. * one after another in 32-bit registers, and "registers" 0 through 7 contain
  1310. * the WLAN_KILL and ANT_SWITCH bits interleaved (in that order).
  1311. *
  1312. * These macros encode that format.
  1313. */
  1314. #define LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, wifi_req, wifi_prio, \
  1315. wifi_txrx, wifi_sh_ant_req) \
  1316. (bt3_prio | (bt3_txrx << 1) | (bt_rf_act << 2) | (wifi_req << 3) | \
  1317. (wifi_prio << 4) | (wifi_txrx << 5) | (wifi_sh_ant_req << 6))
  1318. #define LUT_PTA_WLAN_ACTIVE_OP(lut, op, val) \
  1319. lut[8 + ((val) >> 5)] op (cpu_to_le32(BIT((val) & 0x1f)))
  1320. #define LUT_TEST_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1321. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1322. (!!(LUT_PTA_WLAN_ACTIVE_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, \
  1323. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1324. wifi_sh_ant_req))))
  1325. #define LUT_SET_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1326. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1327. LUT_PTA_WLAN_ACTIVE_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, \
  1328. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1329. wifi_sh_ant_req))
  1330. #define LUT_CLEAR_PTA_WLAN_ACTIVE(lut, bt3_prio, bt3_txrx, bt_rf_act, \
  1331. wifi_req, wifi_prio, wifi_txrx, \
  1332. wifi_sh_ant_req) \
  1333. LUT_PTA_WLAN_ACTIVE_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, \
  1334. bt_rf_act, wifi_req, wifi_prio, wifi_txrx, \
  1335. wifi_sh_ant_req))
  1336. #define LUT_WLAN_KILL_OP(lut, op, val) \
  1337. lut[(val) >> 4] op (cpu_to_le32(BIT(((val) << 1) & 0x1e)))
  1338. #define LUT_TEST_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1339. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1340. (!!(LUT_WLAN_KILL_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1341. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))))
  1342. #define LUT_SET_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1343. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1344. LUT_WLAN_KILL_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1345. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1346. #define LUT_CLEAR_WLAN_KILL(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1347. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1348. LUT_WLAN_KILL_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1349. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1350. #define LUT_ANT_SWITCH_OP(lut, op, val) \
  1351. lut[(val) >> 4] op (cpu_to_le32(BIT((((val) << 1) & 0x1e) + 1)))
  1352. #define LUT_TEST_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1353. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1354. (!!(LUT_ANT_SWITCH_OP(lut, &, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1355. wifi_req, wifi_prio, wifi_txrx, \
  1356. wifi_sh_ant_req))))
  1357. #define LUT_SET_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1358. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1359. LUT_ANT_SWITCH_OP(lut, |=, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1360. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1361. #define LUT_CLEAR_ANT_SWITCH(lut, bt3_prio, bt3_txrx, bt_rf_act, wifi_req, \
  1362. wifi_prio, wifi_txrx, wifi_sh_ant_req) \
  1363. LUT_ANT_SWITCH_OP(lut, &= ~, LUT_VALUE(bt3_prio, bt3_txrx, bt_rf_act, \
  1364. wifi_req, wifi_prio, wifi_txrx, wifi_sh_ant_req))
  1365. static const __le32 iwlagn_def_3w_lookup[12] = {
  1366. cpu_to_le32(0xaaaaaaaa),
  1367. cpu_to_le32(0xaaaaaaaa),
  1368. cpu_to_le32(0xaeaaaaaa),
  1369. cpu_to_le32(0xaaaaaaaa),
  1370. cpu_to_le32(0xcc00ff28),
  1371. cpu_to_le32(0x0000aaaa),
  1372. cpu_to_le32(0xcc00aaaa),
  1373. cpu_to_le32(0x0000aaaa),
  1374. cpu_to_le32(0xc0004000),
  1375. cpu_to_le32(0x00004000),
  1376. cpu_to_le32(0xf0005000),
  1377. cpu_to_le32(0xf0005000),
  1378. };
  1379. static const __le32 iwlagn_concurrent_lookup[12] = {
  1380. cpu_to_le32(0xaaaaaaaa),
  1381. cpu_to_le32(0xaaaaaaaa),
  1382. cpu_to_le32(0xaaaaaaaa),
  1383. cpu_to_le32(0xaaaaaaaa),
  1384. cpu_to_le32(0xaaaaaaaa),
  1385. cpu_to_le32(0xaaaaaaaa),
  1386. cpu_to_le32(0xaaaaaaaa),
  1387. cpu_to_le32(0xaaaaaaaa),
  1388. cpu_to_le32(0x00000000),
  1389. cpu_to_le32(0x00000000),
  1390. cpu_to_le32(0x00000000),
  1391. cpu_to_le32(0x00000000),
  1392. };
  1393. void iwlagn_send_advance_bt_config(struct iwl_priv *priv)
  1394. {
  1395. struct iwl_basic_bt_cmd basic = {
  1396. .max_kill = IWLAGN_BT_MAX_KILL_DEFAULT,
  1397. .bt3_timer_t7_value = IWLAGN_BT3_T7_DEFAULT,
  1398. .bt3_prio_sample_time = IWLAGN_BT3_PRIO_SAMPLE_DEFAULT,
  1399. .bt3_timer_t2_value = IWLAGN_BT3_T2_DEFAULT,
  1400. };
  1401. struct iwl6000_bt_cmd bt_cmd_6000;
  1402. struct iwl2000_bt_cmd bt_cmd_2000;
  1403. int ret;
  1404. BUILD_BUG_ON(sizeof(iwlagn_def_3w_lookup) !=
  1405. sizeof(basic.bt3_lookup_table));
  1406. if (priv->cfg->bt_params) {
  1407. if (priv->cfg->bt_params->bt_session_2) {
  1408. bt_cmd_2000.prio_boost = cpu_to_le32(
  1409. priv->cfg->bt_params->bt_prio_boost);
  1410. bt_cmd_2000.tx_prio_boost = 0;
  1411. bt_cmd_2000.rx_prio_boost = 0;
  1412. } else {
  1413. bt_cmd_6000.prio_boost =
  1414. priv->cfg->bt_params->bt_prio_boost;
  1415. bt_cmd_6000.tx_prio_boost = 0;
  1416. bt_cmd_6000.rx_prio_boost = 0;
  1417. }
  1418. } else {
  1419. IWL_ERR(priv, "failed to construct BT Coex Config\n");
  1420. return;
  1421. }
  1422. basic.kill_ack_mask = priv->kill_ack_mask;
  1423. basic.kill_cts_mask = priv->kill_cts_mask;
  1424. basic.valid = priv->bt_valid;
  1425. /*
  1426. * Configure BT coex mode to "no coexistence" when the
  1427. * user disabled BT coexistence, we have no interface
  1428. * (might be in monitor mode), or the interface is in
  1429. * IBSS mode (no proper uCode support for coex then).
  1430. */
  1431. if (!iwlagn_mod_params.bt_coex_active ||
  1432. priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  1433. basic.flags = IWLAGN_BT_FLAG_COEX_MODE_DISABLED;
  1434. } else {
  1435. basic.flags = IWLAGN_BT_FLAG_COEX_MODE_3W <<
  1436. IWLAGN_BT_FLAG_COEX_MODE_SHIFT;
  1437. if (priv->cfg->bt_params &&
  1438. priv->cfg->bt_params->bt_sco_disable)
  1439. basic.flags |= IWLAGN_BT_FLAG_SYNC_2_BT_DISABLE;
  1440. if (priv->bt_ch_announce)
  1441. basic.flags |= IWLAGN_BT_FLAG_CHANNEL_INHIBITION;
  1442. IWL_DEBUG_COEX(priv, "BT coex flag: 0X%x\n", basic.flags);
  1443. }
  1444. priv->bt_enable_flag = basic.flags;
  1445. if (priv->bt_full_concurrent)
  1446. memcpy(basic.bt3_lookup_table, iwlagn_concurrent_lookup,
  1447. sizeof(iwlagn_concurrent_lookup));
  1448. else
  1449. memcpy(basic.bt3_lookup_table, iwlagn_def_3w_lookup,
  1450. sizeof(iwlagn_def_3w_lookup));
  1451. IWL_DEBUG_COEX(priv, "BT coex %s in %s mode\n",
  1452. basic.flags ? "active" : "disabled",
  1453. priv->bt_full_concurrent ?
  1454. "full concurrency" : "3-wire");
  1455. if (priv->cfg->bt_params->bt_session_2) {
  1456. memcpy(&bt_cmd_2000.basic, &basic,
  1457. sizeof(basic));
  1458. ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1459. sizeof(bt_cmd_2000), &bt_cmd_2000);
  1460. } else {
  1461. memcpy(&bt_cmd_6000.basic, &basic,
  1462. sizeof(basic));
  1463. ret = iwl_send_cmd_pdu(priv, REPLY_BT_CONFIG,
  1464. sizeof(bt_cmd_6000), &bt_cmd_6000);
  1465. }
  1466. if (ret)
  1467. IWL_ERR(priv, "failed to send BT Coex Config\n");
  1468. }
  1469. static void iwlagn_bt_traffic_change_work(struct work_struct *work)
  1470. {
  1471. struct iwl_priv *priv =
  1472. container_of(work, struct iwl_priv, bt_traffic_change_work);
  1473. struct iwl_rxon_context *ctx;
  1474. int smps_request = -1;
  1475. if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
  1476. /* bt coex disabled */
  1477. return;
  1478. }
  1479. /*
  1480. * Note: bt_traffic_load can be overridden by scan complete and
  1481. * coex profile notifications. Ignore that since only bad consequence
  1482. * can be not matching debug print with actual state.
  1483. */
  1484. IWL_DEBUG_COEX(priv, "BT traffic load changes: %d\n",
  1485. priv->bt_traffic_load);
  1486. switch (priv->bt_traffic_load) {
  1487. case IWL_BT_COEX_TRAFFIC_LOAD_NONE:
  1488. if (priv->bt_status)
  1489. smps_request = IEEE80211_SMPS_DYNAMIC;
  1490. else
  1491. smps_request = IEEE80211_SMPS_AUTOMATIC;
  1492. break;
  1493. case IWL_BT_COEX_TRAFFIC_LOAD_LOW:
  1494. smps_request = IEEE80211_SMPS_DYNAMIC;
  1495. break;
  1496. case IWL_BT_COEX_TRAFFIC_LOAD_HIGH:
  1497. case IWL_BT_COEX_TRAFFIC_LOAD_CONTINUOUS:
  1498. smps_request = IEEE80211_SMPS_STATIC;
  1499. break;
  1500. default:
  1501. IWL_ERR(priv, "Invalid BT traffic load: %d\n",
  1502. priv->bt_traffic_load);
  1503. break;
  1504. }
  1505. mutex_lock(&priv->mutex);
  1506. /*
  1507. * We can not send command to firmware while scanning. When the scan
  1508. * complete we will schedule this work again. We do check with mutex
  1509. * locked to prevent new scan request to arrive. We do not check
  1510. * STATUS_SCANNING to avoid race when queue_work two times from
  1511. * different notifications, but quit and not perform any work at all.
  1512. */
  1513. if (test_bit(STATUS_SCAN_HW, &priv->status))
  1514. goto out;
  1515. if (priv->cfg->ops->lib->update_chain_flags)
  1516. priv->cfg->ops->lib->update_chain_flags(priv);
  1517. if (smps_request != -1) {
  1518. priv->current_ht_config.smps = smps_request;
  1519. for_each_context(priv, ctx) {
  1520. if (ctx->vif && ctx->vif->type == NL80211_IFTYPE_STATION)
  1521. ieee80211_request_smps(ctx->vif, smps_request);
  1522. }
  1523. }
  1524. out:
  1525. mutex_unlock(&priv->mutex);
  1526. }
  1527. static void iwlagn_print_uartmsg(struct iwl_priv *priv,
  1528. struct iwl_bt_uart_msg *uart_msg)
  1529. {
  1530. IWL_DEBUG_COEX(priv, "Message Type = 0x%X, SSN = 0x%X, "
  1531. "Update Req = 0x%X",
  1532. (BT_UART_MSG_FRAME1MSGTYPE_MSK & uart_msg->frame1) >>
  1533. BT_UART_MSG_FRAME1MSGTYPE_POS,
  1534. (BT_UART_MSG_FRAME1SSN_MSK & uart_msg->frame1) >>
  1535. BT_UART_MSG_FRAME1SSN_POS,
  1536. (BT_UART_MSG_FRAME1UPDATEREQ_MSK & uart_msg->frame1) >>
  1537. BT_UART_MSG_FRAME1UPDATEREQ_POS);
  1538. IWL_DEBUG_COEX(priv, "Open connections = 0x%X, Traffic load = 0x%X, "
  1539. "Chl_SeqN = 0x%X, In band = 0x%X",
  1540. (BT_UART_MSG_FRAME2OPENCONNECTIONS_MSK & uart_msg->frame2) >>
  1541. BT_UART_MSG_FRAME2OPENCONNECTIONS_POS,
  1542. (BT_UART_MSG_FRAME2TRAFFICLOAD_MSK & uart_msg->frame2) >>
  1543. BT_UART_MSG_FRAME2TRAFFICLOAD_POS,
  1544. (BT_UART_MSG_FRAME2CHLSEQN_MSK & uart_msg->frame2) >>
  1545. BT_UART_MSG_FRAME2CHLSEQN_POS,
  1546. (BT_UART_MSG_FRAME2INBAND_MSK & uart_msg->frame2) >>
  1547. BT_UART_MSG_FRAME2INBAND_POS);
  1548. IWL_DEBUG_COEX(priv, "SCO/eSCO = 0x%X, Sniff = 0x%X, A2DP = 0x%X, "
  1549. "ACL = 0x%X, Master = 0x%X, OBEX = 0x%X",
  1550. (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3) >>
  1551. BT_UART_MSG_FRAME3SCOESCO_POS,
  1552. (BT_UART_MSG_FRAME3SNIFF_MSK & uart_msg->frame3) >>
  1553. BT_UART_MSG_FRAME3SNIFF_POS,
  1554. (BT_UART_MSG_FRAME3A2DP_MSK & uart_msg->frame3) >>
  1555. BT_UART_MSG_FRAME3A2DP_POS,
  1556. (BT_UART_MSG_FRAME3ACL_MSK & uart_msg->frame3) >>
  1557. BT_UART_MSG_FRAME3ACL_POS,
  1558. (BT_UART_MSG_FRAME3MASTER_MSK & uart_msg->frame3) >>
  1559. BT_UART_MSG_FRAME3MASTER_POS,
  1560. (BT_UART_MSG_FRAME3OBEX_MSK & uart_msg->frame3) >>
  1561. BT_UART_MSG_FRAME3OBEX_POS);
  1562. IWL_DEBUG_COEX(priv, "Idle duration = 0x%X",
  1563. (BT_UART_MSG_FRAME4IDLEDURATION_MSK & uart_msg->frame4) >>
  1564. BT_UART_MSG_FRAME4IDLEDURATION_POS);
  1565. IWL_DEBUG_COEX(priv, "Tx Activity = 0x%X, Rx Activity = 0x%X, "
  1566. "eSCO Retransmissions = 0x%X",
  1567. (BT_UART_MSG_FRAME5TXACTIVITY_MSK & uart_msg->frame5) >>
  1568. BT_UART_MSG_FRAME5TXACTIVITY_POS,
  1569. (BT_UART_MSG_FRAME5RXACTIVITY_MSK & uart_msg->frame5) >>
  1570. BT_UART_MSG_FRAME5RXACTIVITY_POS,
  1571. (BT_UART_MSG_FRAME5ESCORETRANSMIT_MSK & uart_msg->frame5) >>
  1572. BT_UART_MSG_FRAME5ESCORETRANSMIT_POS);
  1573. IWL_DEBUG_COEX(priv, "Sniff Interval = 0x%X, Discoverable = 0x%X",
  1574. (BT_UART_MSG_FRAME6SNIFFINTERVAL_MSK & uart_msg->frame6) >>
  1575. BT_UART_MSG_FRAME6SNIFFINTERVAL_POS,
  1576. (BT_UART_MSG_FRAME6DISCOVERABLE_MSK & uart_msg->frame6) >>
  1577. BT_UART_MSG_FRAME6DISCOVERABLE_POS);
  1578. IWL_DEBUG_COEX(priv, "Sniff Activity = 0x%X, Page = "
  1579. "0x%X, Inquiry = 0x%X, Connectable = 0x%X",
  1580. (BT_UART_MSG_FRAME7SNIFFACTIVITY_MSK & uart_msg->frame7) >>
  1581. BT_UART_MSG_FRAME7SNIFFACTIVITY_POS,
  1582. (BT_UART_MSG_FRAME7PAGE_MSK & uart_msg->frame7) >>
  1583. BT_UART_MSG_FRAME7PAGE_POS,
  1584. (BT_UART_MSG_FRAME7INQUIRY_MSK & uart_msg->frame7) >>
  1585. BT_UART_MSG_FRAME7INQUIRY_POS,
  1586. (BT_UART_MSG_FRAME7CONNECTABLE_MSK & uart_msg->frame7) >>
  1587. BT_UART_MSG_FRAME7CONNECTABLE_POS);
  1588. }
  1589. static void iwlagn_set_kill_msk(struct iwl_priv *priv,
  1590. struct iwl_bt_uart_msg *uart_msg)
  1591. {
  1592. u8 kill_msk;
  1593. static const __le32 bt_kill_ack_msg[2] = {
  1594. IWLAGN_BT_KILL_ACK_MASK_DEFAULT,
  1595. IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
  1596. static const __le32 bt_kill_cts_msg[2] = {
  1597. IWLAGN_BT_KILL_CTS_MASK_DEFAULT,
  1598. IWLAGN_BT_KILL_ACK_CTS_MASK_SCO };
  1599. kill_msk = (BT_UART_MSG_FRAME3SCOESCO_MSK & uart_msg->frame3)
  1600. ? 1 : 0;
  1601. if (priv->kill_ack_mask != bt_kill_ack_msg[kill_msk] ||
  1602. priv->kill_cts_mask != bt_kill_cts_msg[kill_msk]) {
  1603. priv->bt_valid |= IWLAGN_BT_VALID_KILL_ACK_MASK;
  1604. priv->kill_ack_mask = bt_kill_ack_msg[kill_msk];
  1605. priv->bt_valid |= IWLAGN_BT_VALID_KILL_CTS_MASK;
  1606. priv->kill_cts_mask = bt_kill_cts_msg[kill_msk];
  1607. /* schedule to send runtime bt_config */
  1608. queue_work(priv->workqueue, &priv->bt_runtime_config);
  1609. }
  1610. }
  1611. void iwlagn_bt_coex_profile_notif(struct iwl_priv *priv,
  1612. struct iwl_rx_mem_buffer *rxb)
  1613. {
  1614. unsigned long flags;
  1615. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  1616. struct iwl_bt_coex_profile_notif *coex = &pkt->u.bt_coex_profile_notif;
  1617. struct iwl_bt_uart_msg *uart_msg = &coex->last_bt_uart_msg;
  1618. if (priv->bt_enable_flag == IWLAGN_BT_FLAG_COEX_MODE_DISABLED) {
  1619. /* bt coex disabled */
  1620. return;
  1621. }
  1622. IWL_DEBUG_COEX(priv, "BT Coex notification:\n");
  1623. IWL_DEBUG_COEX(priv, " status: %d\n", coex->bt_status);
  1624. IWL_DEBUG_COEX(priv, " traffic load: %d\n", coex->bt_traffic_load);
  1625. IWL_DEBUG_COEX(priv, " CI compliance: %d\n",
  1626. coex->bt_ci_compliance);
  1627. iwlagn_print_uartmsg(priv, uart_msg);
  1628. priv->last_bt_traffic_load = priv->bt_traffic_load;
  1629. if (priv->iw_mode != NL80211_IFTYPE_ADHOC) {
  1630. if (priv->bt_status != coex->bt_status ||
  1631. priv->last_bt_traffic_load != coex->bt_traffic_load) {
  1632. if (coex->bt_status) {
  1633. /* BT on */
  1634. if (!priv->bt_ch_announce)
  1635. priv->bt_traffic_load =
  1636. IWL_BT_COEX_TRAFFIC_LOAD_HIGH;
  1637. else
  1638. priv->bt_traffic_load =
  1639. coex->bt_traffic_load;
  1640. } else {
  1641. /* BT off */
  1642. priv->bt_traffic_load =
  1643. IWL_BT_COEX_TRAFFIC_LOAD_NONE;
  1644. }
  1645. priv->bt_status = coex->bt_status;
  1646. queue_work(priv->workqueue,
  1647. &priv->bt_traffic_change_work);
  1648. }
  1649. }
  1650. iwlagn_set_kill_msk(priv, uart_msg);
  1651. /* FIXME: based on notification, adjust the prio_boost */
  1652. spin_lock_irqsave(&priv->lock, flags);
  1653. priv->bt_ci_compliance = coex->bt_ci_compliance;
  1654. spin_unlock_irqrestore(&priv->lock, flags);
  1655. }
  1656. void iwlagn_bt_rx_handler_setup(struct iwl_priv *priv)
  1657. {
  1658. iwlagn_rx_handler_setup(priv);
  1659. priv->rx_handlers[REPLY_BT_COEX_PROFILE_NOTIF] =
  1660. iwlagn_bt_coex_profile_notif;
  1661. }
  1662. void iwlagn_bt_setup_deferred_work(struct iwl_priv *priv)
  1663. {
  1664. iwlagn_setup_deferred_work(priv);
  1665. INIT_WORK(&priv->bt_traffic_change_work,
  1666. iwlagn_bt_traffic_change_work);
  1667. }
  1668. void iwlagn_bt_cancel_deferred_work(struct iwl_priv *priv)
  1669. {
  1670. cancel_work_sync(&priv->bt_traffic_change_work);
  1671. }
  1672. static bool is_single_rx_stream(struct iwl_priv *priv)
  1673. {
  1674. return priv->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
  1675. priv->current_ht_config.single_chain_sufficient;
  1676. }
  1677. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  1678. #define IWL_NUM_RX_CHAINS_SINGLE 2
  1679. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  1680. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  1681. /*
  1682. * Determine how many receiver/antenna chains to use.
  1683. *
  1684. * More provides better reception via diversity. Fewer saves power
  1685. * at the expense of throughput, but only when not in powersave to
  1686. * start with.
  1687. *
  1688. * MIMO (dual stream) requires at least 2, but works better with 3.
  1689. * This does not determine *which* chains to use, just how many.
  1690. */
  1691. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  1692. {
  1693. if (priv->cfg->bt_params &&
  1694. priv->cfg->bt_params->advanced_bt_coexist &&
  1695. (priv->bt_full_concurrent ||
  1696. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1697. /*
  1698. * only use chain 'A' in bt high traffic load or
  1699. * full concurrency mode
  1700. */
  1701. return IWL_NUM_RX_CHAINS_SINGLE;
  1702. }
  1703. /* # of Rx chains to use when expecting MIMO. */
  1704. if (is_single_rx_stream(priv))
  1705. return IWL_NUM_RX_CHAINS_SINGLE;
  1706. else
  1707. return IWL_NUM_RX_CHAINS_MULTIPLE;
  1708. }
  1709. /*
  1710. * When we are in power saving mode, unless device support spatial
  1711. * multiplexing power save, use the active count for rx chain count.
  1712. */
  1713. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  1714. {
  1715. /* # Rx chains when idling, depending on SMPS mode */
  1716. switch (priv->current_ht_config.smps) {
  1717. case IEEE80211_SMPS_STATIC:
  1718. case IEEE80211_SMPS_DYNAMIC:
  1719. return IWL_NUM_IDLE_CHAINS_SINGLE;
  1720. case IEEE80211_SMPS_OFF:
  1721. return active_cnt;
  1722. default:
  1723. WARN(1, "invalid SMPS mode %d",
  1724. priv->current_ht_config.smps);
  1725. return active_cnt;
  1726. }
  1727. }
  1728. /* up to 4 chains */
  1729. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  1730. {
  1731. u8 res;
  1732. res = (chain_bitmap & BIT(0)) >> 0;
  1733. res += (chain_bitmap & BIT(1)) >> 1;
  1734. res += (chain_bitmap & BIT(2)) >> 2;
  1735. res += (chain_bitmap & BIT(3)) >> 3;
  1736. return res;
  1737. }
  1738. /**
  1739. * iwlagn_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  1740. *
  1741. * Selects how many and which Rx receivers/antennas/chains to use.
  1742. * This should not be used for scan command ... it puts data in wrong place.
  1743. */
  1744. void iwlagn_set_rxon_chain(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1745. {
  1746. bool is_single = is_single_rx_stream(priv);
  1747. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  1748. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  1749. u32 active_chains;
  1750. u16 rx_chain;
  1751. /* Tell uCode which antennas are actually connected.
  1752. * Before first association, we assume all antennas are connected.
  1753. * Just after first association, iwl_chain_noise_calibration()
  1754. * checks which antennas actually *are* connected. */
  1755. if (priv->chain_noise_data.active_chains)
  1756. active_chains = priv->chain_noise_data.active_chains;
  1757. else
  1758. active_chains = priv->hw_params.valid_rx_ant;
  1759. if (priv->cfg->bt_params &&
  1760. priv->cfg->bt_params->advanced_bt_coexist &&
  1761. (priv->bt_full_concurrent ||
  1762. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)) {
  1763. /*
  1764. * only use chain 'A' in bt high traffic load or
  1765. * full concurrency mode
  1766. */
  1767. active_chains = first_antenna(active_chains);
  1768. }
  1769. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  1770. /* How many receivers should we use? */
  1771. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  1772. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  1773. /* correct rx chain count according hw settings
  1774. * and chain noise calibration
  1775. */
  1776. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  1777. if (valid_rx_cnt < active_rx_cnt)
  1778. active_rx_cnt = valid_rx_cnt;
  1779. if (valid_rx_cnt < idle_rx_cnt)
  1780. idle_rx_cnt = valid_rx_cnt;
  1781. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  1782. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  1783. ctx->staging.rx_chain = cpu_to_le16(rx_chain);
  1784. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  1785. ctx->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1786. else
  1787. ctx->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  1788. IWL_DEBUG_ASSOC(priv, "rx_chain=0x%X active=%d idle=%d\n",
  1789. ctx->staging.rx_chain,
  1790. active_rx_cnt, idle_rx_cnt);
  1791. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  1792. active_rx_cnt < idle_rx_cnt);
  1793. }
  1794. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant, u8 valid)
  1795. {
  1796. int i;
  1797. u8 ind = ant;
  1798. if (priv->band == IEEE80211_BAND_2GHZ &&
  1799. priv->bt_traffic_load >= IWL_BT_COEX_TRAFFIC_LOAD_HIGH)
  1800. return 0;
  1801. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  1802. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  1803. if (valid & BIT(ind))
  1804. return ind;
  1805. }
  1806. return ant;
  1807. }
  1808. static const char *get_csr_string(int cmd)
  1809. {
  1810. switch (cmd) {
  1811. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1812. IWL_CMD(CSR_INT_COALESCING);
  1813. IWL_CMD(CSR_INT);
  1814. IWL_CMD(CSR_INT_MASK);
  1815. IWL_CMD(CSR_FH_INT_STATUS);
  1816. IWL_CMD(CSR_GPIO_IN);
  1817. IWL_CMD(CSR_RESET);
  1818. IWL_CMD(CSR_GP_CNTRL);
  1819. IWL_CMD(CSR_HW_REV);
  1820. IWL_CMD(CSR_EEPROM_REG);
  1821. IWL_CMD(CSR_EEPROM_GP);
  1822. IWL_CMD(CSR_OTP_GP_REG);
  1823. IWL_CMD(CSR_GIO_REG);
  1824. IWL_CMD(CSR_GP_UCODE_REG);
  1825. IWL_CMD(CSR_GP_DRIVER_REG);
  1826. IWL_CMD(CSR_UCODE_DRV_GP1);
  1827. IWL_CMD(CSR_UCODE_DRV_GP2);
  1828. IWL_CMD(CSR_LED_REG);
  1829. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1830. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1831. IWL_CMD(CSR_ANA_PLL_CFG);
  1832. IWL_CMD(CSR_HW_REV_WA_REG);
  1833. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1834. default:
  1835. return "UNKNOWN";
  1836. }
  1837. }
  1838. void iwl_dump_csr(struct iwl_priv *priv)
  1839. {
  1840. int i;
  1841. static const u32 csr_tbl[] = {
  1842. CSR_HW_IF_CONFIG_REG,
  1843. CSR_INT_COALESCING,
  1844. CSR_INT,
  1845. CSR_INT_MASK,
  1846. CSR_FH_INT_STATUS,
  1847. CSR_GPIO_IN,
  1848. CSR_RESET,
  1849. CSR_GP_CNTRL,
  1850. CSR_HW_REV,
  1851. CSR_EEPROM_REG,
  1852. CSR_EEPROM_GP,
  1853. CSR_OTP_GP_REG,
  1854. CSR_GIO_REG,
  1855. CSR_GP_UCODE_REG,
  1856. CSR_GP_DRIVER_REG,
  1857. CSR_UCODE_DRV_GP1,
  1858. CSR_UCODE_DRV_GP2,
  1859. CSR_LED_REG,
  1860. CSR_DRAM_INT_TBL_REG,
  1861. CSR_GIO_CHICKEN_BITS,
  1862. CSR_ANA_PLL_CFG,
  1863. CSR_HW_REV_WA_REG,
  1864. CSR_DBG_HPET_MEM_REG
  1865. };
  1866. IWL_ERR(priv, "CSR values:\n");
  1867. IWL_ERR(priv, "(2nd byte of CSR_INT_COALESCING is "
  1868. "CSR_INT_PERIODIC_REG)\n");
  1869. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1870. IWL_ERR(priv, " %25s: 0X%08x\n",
  1871. get_csr_string(csr_tbl[i]),
  1872. iwl_read32(priv, csr_tbl[i]));
  1873. }
  1874. }
  1875. static const char *get_fh_string(int cmd)
  1876. {
  1877. switch (cmd) {
  1878. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1879. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1880. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1881. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1882. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1883. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1884. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1885. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1886. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1887. default:
  1888. return "UNKNOWN";
  1889. }
  1890. }
  1891. int iwl_dump_fh(struct iwl_priv *priv, char **buf, bool display)
  1892. {
  1893. int i;
  1894. #ifdef CONFIG_IWLWIFI_DEBUG
  1895. int pos = 0;
  1896. size_t bufsz = 0;
  1897. #endif
  1898. static const u32 fh_tbl[] = {
  1899. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1900. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1901. FH_RSCSR_CHNL0_WPTR,
  1902. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1903. FH_MEM_RSSR_SHARED_CTRL_REG,
  1904. FH_MEM_RSSR_RX_STATUS_REG,
  1905. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1906. FH_TSSR_TX_STATUS_REG,
  1907. FH_TSSR_TX_ERROR_REG
  1908. };
  1909. #ifdef CONFIG_IWLWIFI_DEBUG
  1910. if (display) {
  1911. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1912. *buf = kmalloc(bufsz, GFP_KERNEL);
  1913. if (!*buf)
  1914. return -ENOMEM;
  1915. pos += scnprintf(*buf + pos, bufsz - pos,
  1916. "FH register values:\n");
  1917. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1918. pos += scnprintf(*buf + pos, bufsz - pos,
  1919. " %34s: 0X%08x\n",
  1920. get_fh_string(fh_tbl[i]),
  1921. iwl_read_direct32(priv, fh_tbl[i]));
  1922. }
  1923. return pos;
  1924. }
  1925. #endif
  1926. IWL_ERR(priv, "FH register values:\n");
  1927. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1928. IWL_ERR(priv, " %34s: 0X%08x\n",
  1929. get_fh_string(fh_tbl[i]),
  1930. iwl_read_direct32(priv, fh_tbl[i]));
  1931. }
  1932. return 0;
  1933. }
  1934. /* notification wait support */
  1935. void iwlagn_init_notification_wait(struct iwl_priv *priv,
  1936. struct iwl_notification_wait *wait_entry,
  1937. u8 cmd,
  1938. void (*fn)(struct iwl_priv *priv,
  1939. struct iwl_rx_packet *pkt,
  1940. void *data),
  1941. void *fn_data)
  1942. {
  1943. wait_entry->fn = fn;
  1944. wait_entry->fn_data = fn_data;
  1945. wait_entry->cmd = cmd;
  1946. wait_entry->triggered = false;
  1947. wait_entry->aborted = false;
  1948. spin_lock_bh(&priv->_agn.notif_wait_lock);
  1949. list_add(&wait_entry->list, &priv->_agn.notif_waits);
  1950. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  1951. }
  1952. int iwlagn_wait_notification(struct iwl_priv *priv,
  1953. struct iwl_notification_wait *wait_entry,
  1954. unsigned long timeout)
  1955. {
  1956. int ret;
  1957. ret = wait_event_timeout(priv->_agn.notif_waitq,
  1958. wait_entry->triggered || wait_entry->aborted,
  1959. timeout);
  1960. spin_lock_bh(&priv->_agn.notif_wait_lock);
  1961. list_del(&wait_entry->list);
  1962. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  1963. if (wait_entry->aborted)
  1964. return -EIO;
  1965. /* return value is always >= 0 */
  1966. if (ret <= 0)
  1967. return -ETIMEDOUT;
  1968. return 0;
  1969. }
  1970. void iwlagn_remove_notification(struct iwl_priv *priv,
  1971. struct iwl_notification_wait *wait_entry)
  1972. {
  1973. spin_lock_bh(&priv->_agn.notif_wait_lock);
  1974. list_del(&wait_entry->list);
  1975. spin_unlock_bh(&priv->_agn.notif_wait_lock);
  1976. }
  1977. int iwlagn_start_device(struct iwl_priv *priv)
  1978. {
  1979. int ret;
  1980. if ((priv->cfg->sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
  1981. iwl_prepare_card_hw(priv)) {
  1982. IWL_WARN(priv, "Exit HW not ready\n");
  1983. return -EIO;
  1984. }
  1985. /* If platform's RF_KILL switch is NOT set to KILL */
  1986. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  1987. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1988. else
  1989. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1990. if (iwl_is_rfkill(priv)) {
  1991. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  1992. iwl_enable_interrupts(priv);
  1993. return -ERFKILL;
  1994. }
  1995. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  1996. ret = iwlagn_hw_nic_init(priv);
  1997. if (ret) {
  1998. IWL_ERR(priv, "Unable to init nic\n");
  1999. return ret;
  2000. }
  2001. /* make sure rfkill handshake bits are cleared */
  2002. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2003. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2004. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2005. /* clear (again), then enable host interrupts */
  2006. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2007. iwl_enable_interrupts(priv);
  2008. /* really make sure rfkill handshake bits are cleared */
  2009. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2010. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2011. return 0;
  2012. }
  2013. void iwlagn_stop_device(struct iwl_priv *priv)
  2014. {
  2015. unsigned long flags;
  2016. /* stop and reset the on-board processor */
  2017. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2018. /* tell the device to stop sending interrupts */
  2019. spin_lock_irqsave(&priv->lock, flags);
  2020. iwl_disable_interrupts(priv);
  2021. spin_unlock_irqrestore(&priv->lock, flags);
  2022. iwl_synchronize_irq(priv);
  2023. /* device going down, Stop using ICT table */
  2024. iwl_disable_ict(priv);
  2025. /*
  2026. * If a HW restart happens during firmware loading,
  2027. * then the firmware loading might call this function
  2028. * and later it might be called again due to the
  2029. * restart. So don't process again if the device is
  2030. * already dead.
  2031. */
  2032. if (test_bit(STATUS_DEVICE_ENABLED, &priv->status)) {
  2033. iwlagn_txq_ctx_stop(priv);
  2034. iwlagn_rxq_stop(priv);
  2035. /* Power-down device's busmaster DMA clocks */
  2036. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2037. udelay(5);
  2038. }
  2039. /* Make sure (redundant) we've released our request to stay awake */
  2040. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2041. /* Stop the device, and put it in low power state */
  2042. iwl_apm_stop(priv);
  2043. }