iwl-3945.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/slab.h>
  30. #include <linux/pci.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/delay.h>
  33. #include <linux/sched.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/wireless.h>
  37. #include <linux/firmware.h>
  38. #include <linux/etherdevice.h>
  39. #include <asm/unaligned.h>
  40. #include <net/mac80211.h>
  41. #include "iwl-fh.h"
  42. #include "iwl-3945-fh.h"
  43. #include "iwl-commands.h"
  44. #include "iwl-sta.h"
  45. #include "iwl-3945.h"
  46. #include "iwl-eeprom.h"
  47. #include "iwl-core.h"
  48. #include "iwl-helpers.h"
  49. #include "iwl-led.h"
  50. #include "iwl-3945-led.h"
  51. #include "iwl-3945-debugfs.h"
  52. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  53. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  54. IWL_RATE_##r##M_IEEE, \
  55. IWL_RATE_##ip##M_INDEX, \
  56. IWL_RATE_##in##M_INDEX, \
  57. IWL_RATE_##rp##M_INDEX, \
  58. IWL_RATE_##rn##M_INDEX, \
  59. IWL_RATE_##pp##M_INDEX, \
  60. IWL_RATE_##np##M_INDEX, \
  61. IWL_RATE_##r##M_INDEX_TABLE, \
  62. IWL_RATE_##ip##M_INDEX_TABLE }
  63. /*
  64. * Parameter order:
  65. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  66. *
  67. * If there isn't a valid next or previous rate then INV is used which
  68. * maps to IWL_RATE_INVALID
  69. *
  70. */
  71. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  72. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  73. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  74. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  75. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  76. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  77. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  78. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  79. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  80. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  81. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  82. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  83. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  84. };
  85. static inline u8 iwl3945_get_prev_ieee_rate(u8 rate_index)
  86. {
  87. u8 rate = iwl3945_rates[rate_index].prev_ieee;
  88. if (rate == IWL_RATE_INVALID)
  89. rate = rate_index;
  90. return rate;
  91. }
  92. /* 1 = enable the iwl3945_disable_events() function */
  93. #define IWL_EVT_DISABLE (0)
  94. #define IWL_EVT_DISABLE_SIZE (1532/32)
  95. /**
  96. * iwl3945_disable_events - Disable selected events in uCode event log
  97. *
  98. * Disable an event by writing "1"s into "disable"
  99. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  100. * Default values of 0 enable uCode events to be logged.
  101. * Use for only special debugging. This function is just a placeholder as-is,
  102. * you'll need to provide the special bits! ...
  103. * ... and set IWL_EVT_DISABLE to 1. */
  104. void iwl3945_disable_events(struct iwl_priv *priv)
  105. {
  106. int i;
  107. u32 base; /* SRAM address of event log header */
  108. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  109. u32 array_size; /* # of u32 entries in array */
  110. static const u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  111. 0x00000000, /* 31 - 0 Event id numbers */
  112. 0x00000000, /* 63 - 32 */
  113. 0x00000000, /* 95 - 64 */
  114. 0x00000000, /* 127 - 96 */
  115. 0x00000000, /* 159 - 128 */
  116. 0x00000000, /* 191 - 160 */
  117. 0x00000000, /* 223 - 192 */
  118. 0x00000000, /* 255 - 224 */
  119. 0x00000000, /* 287 - 256 */
  120. 0x00000000, /* 319 - 288 */
  121. 0x00000000, /* 351 - 320 */
  122. 0x00000000, /* 383 - 352 */
  123. 0x00000000, /* 415 - 384 */
  124. 0x00000000, /* 447 - 416 */
  125. 0x00000000, /* 479 - 448 */
  126. 0x00000000, /* 511 - 480 */
  127. 0x00000000, /* 543 - 512 */
  128. 0x00000000, /* 575 - 544 */
  129. 0x00000000, /* 607 - 576 */
  130. 0x00000000, /* 639 - 608 */
  131. 0x00000000, /* 671 - 640 */
  132. 0x00000000, /* 703 - 672 */
  133. 0x00000000, /* 735 - 704 */
  134. 0x00000000, /* 767 - 736 */
  135. 0x00000000, /* 799 - 768 */
  136. 0x00000000, /* 831 - 800 */
  137. 0x00000000, /* 863 - 832 */
  138. 0x00000000, /* 895 - 864 */
  139. 0x00000000, /* 927 - 896 */
  140. 0x00000000, /* 959 - 928 */
  141. 0x00000000, /* 991 - 960 */
  142. 0x00000000, /* 1023 - 992 */
  143. 0x00000000, /* 1055 - 1024 */
  144. 0x00000000, /* 1087 - 1056 */
  145. 0x00000000, /* 1119 - 1088 */
  146. 0x00000000, /* 1151 - 1120 */
  147. 0x00000000, /* 1183 - 1152 */
  148. 0x00000000, /* 1215 - 1184 */
  149. 0x00000000, /* 1247 - 1216 */
  150. 0x00000000, /* 1279 - 1248 */
  151. 0x00000000, /* 1311 - 1280 */
  152. 0x00000000, /* 1343 - 1312 */
  153. 0x00000000, /* 1375 - 1344 */
  154. 0x00000000, /* 1407 - 1376 */
  155. 0x00000000, /* 1439 - 1408 */
  156. 0x00000000, /* 1471 - 1440 */
  157. 0x00000000, /* 1503 - 1472 */
  158. };
  159. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  160. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  161. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  162. return;
  163. }
  164. disable_ptr = iwl_legacy_read_targ_mem(priv, base + (4 * sizeof(u32)));
  165. array_size = iwl_legacy_read_targ_mem(priv, base + (5 * sizeof(u32)));
  166. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  167. IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
  168. disable_ptr);
  169. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  170. iwl_legacy_write_targ_mem(priv,
  171. disable_ptr + (i * sizeof(u32)),
  172. evt_disable[i]);
  173. } else {
  174. IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
  175. IWL_DEBUG_INFO(priv, " by writing \"1\"s into disable bitmap\n");
  176. IWL_DEBUG_INFO(priv, " in SRAM at 0x%x, size %d u32s\n",
  177. disable_ptr, array_size);
  178. }
  179. }
  180. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  181. {
  182. int idx;
  183. for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
  184. if (iwl3945_rates[idx].plcp == plcp)
  185. return idx;
  186. return -1;
  187. }
  188. #ifdef CONFIG_IWLWIFI_LEGACY_DEBUG
  189. #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
  190. static const char *iwl3945_get_tx_fail_reason(u32 status)
  191. {
  192. switch (status & TX_STATUS_MSK) {
  193. case TX_3945_STATUS_SUCCESS:
  194. return "SUCCESS";
  195. TX_STATUS_ENTRY(SHORT_LIMIT);
  196. TX_STATUS_ENTRY(LONG_LIMIT);
  197. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  198. TX_STATUS_ENTRY(MGMNT_ABORT);
  199. TX_STATUS_ENTRY(NEXT_FRAG);
  200. TX_STATUS_ENTRY(LIFE_EXPIRE);
  201. TX_STATUS_ENTRY(DEST_PS);
  202. TX_STATUS_ENTRY(ABORTED);
  203. TX_STATUS_ENTRY(BT_RETRY);
  204. TX_STATUS_ENTRY(STA_INVALID);
  205. TX_STATUS_ENTRY(FRAG_DROPPED);
  206. TX_STATUS_ENTRY(TID_DISABLE);
  207. TX_STATUS_ENTRY(FRAME_FLUSHED);
  208. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  209. TX_STATUS_ENTRY(TX_LOCKED);
  210. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  211. }
  212. return "UNKNOWN";
  213. }
  214. #else
  215. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  216. {
  217. return "";
  218. }
  219. #endif
  220. /*
  221. * get ieee prev rate from rate scale table.
  222. * for A and B mode we need to overright prev
  223. * value
  224. */
  225. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  226. {
  227. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  228. switch (priv->band) {
  229. case IEEE80211_BAND_5GHZ:
  230. if (rate == IWL_RATE_12M_INDEX)
  231. next_rate = IWL_RATE_9M_INDEX;
  232. else if (rate == IWL_RATE_6M_INDEX)
  233. next_rate = IWL_RATE_6M_INDEX;
  234. break;
  235. case IEEE80211_BAND_2GHZ:
  236. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  237. iwl_legacy_is_associated(priv, IWL_RXON_CTX_BSS)) {
  238. if (rate == IWL_RATE_11M_INDEX)
  239. next_rate = IWL_RATE_5M_INDEX;
  240. }
  241. break;
  242. default:
  243. break;
  244. }
  245. return next_rate;
  246. }
  247. /**
  248. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  249. *
  250. * When FW advances 'R' index, all entries between old and new 'R' index
  251. * need to be reclaimed. As result, some free space forms. If there is
  252. * enough free space (> low mark), wake the stack that feeds us.
  253. */
  254. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  255. int txq_id, int index)
  256. {
  257. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  258. struct iwl_queue *q = &txq->q;
  259. struct iwl_tx_info *tx_info;
  260. BUG_ON(txq_id == IWL39_CMD_QUEUE_NUM);
  261. for (index = iwl_legacy_queue_inc_wrap(index, q->n_bd);
  262. q->read_ptr != index;
  263. q->read_ptr = iwl_legacy_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  264. tx_info = &txq->txb[txq->q.read_ptr];
  265. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb);
  266. tx_info->skb = NULL;
  267. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  268. }
  269. if (iwl_legacy_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  270. (txq_id != IWL39_CMD_QUEUE_NUM) &&
  271. priv->mac80211_registered)
  272. iwl_legacy_wake_queue(priv, txq);
  273. }
  274. /**
  275. * iwl3945_rx_reply_tx - Handle Tx response
  276. */
  277. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  278. struct iwl_rx_mem_buffer *rxb)
  279. {
  280. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  281. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  282. int txq_id = SEQ_TO_QUEUE(sequence);
  283. int index = SEQ_TO_INDEX(sequence);
  284. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  285. struct ieee80211_tx_info *info;
  286. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  287. u32 status = le32_to_cpu(tx_resp->status);
  288. int rate_idx;
  289. int fail;
  290. if ((index >= txq->q.n_bd) || (iwl_legacy_queue_used(&txq->q, index) == 0)) {
  291. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  292. "is out of range [0-%d] %d %d\n", txq_id,
  293. index, txq->q.n_bd, txq->q.write_ptr,
  294. txq->q.read_ptr);
  295. return;
  296. }
  297. txq->time_stamp = jiffies;
  298. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb);
  299. ieee80211_tx_info_clear_status(info);
  300. /* Fill the MRR chain with some info about on-chip retransmissions */
  301. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  302. if (info->band == IEEE80211_BAND_5GHZ)
  303. rate_idx -= IWL_FIRST_OFDM_RATE;
  304. fail = tx_resp->failure_frame;
  305. info->status.rates[0].idx = rate_idx;
  306. info->status.rates[0].count = fail + 1; /* add final attempt */
  307. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  308. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  309. IEEE80211_TX_STAT_ACK : 0;
  310. IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  311. txq_id, iwl3945_get_tx_fail_reason(status), status,
  312. tx_resp->rate, tx_resp->failure_frame);
  313. IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
  314. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  315. if (status & TX_ABORT_REQUIRED_MSK)
  316. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  317. }
  318. /*****************************************************************************
  319. *
  320. * Intel PRO/Wireless 3945ABG/BG Network Connection
  321. *
  322. * RX handler implementations
  323. *
  324. *****************************************************************************/
  325. #ifdef CONFIG_IWLWIFI_LEGACY_DEBUGFS
  326. static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
  327. __le32 *stats)
  328. {
  329. int i;
  330. __le32 *prev_stats;
  331. u32 *accum_stats;
  332. u32 *delta, *max_delta;
  333. prev_stats = (__le32 *)&priv->_3945.statistics;
  334. accum_stats = (u32 *)&priv->_3945.accum_statistics;
  335. delta = (u32 *)&priv->_3945.delta_statistics;
  336. max_delta = (u32 *)&priv->_3945.max_delta;
  337. for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
  338. i += sizeof(__le32), stats++, prev_stats++, delta++,
  339. max_delta++, accum_stats++) {
  340. if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
  341. *delta = (le32_to_cpu(*stats) -
  342. le32_to_cpu(*prev_stats));
  343. *accum_stats += *delta;
  344. if (*delta > *max_delta)
  345. *max_delta = *delta;
  346. }
  347. }
  348. /* reset accumulative statistics for "no-counter" type statistics */
  349. priv->_3945.accum_statistics.general.temperature =
  350. priv->_3945.statistics.general.temperature;
  351. priv->_3945.accum_statistics.general.ttl_timestamp =
  352. priv->_3945.statistics.general.ttl_timestamp;
  353. }
  354. #endif
  355. void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
  356. struct iwl_rx_mem_buffer *rxb)
  357. {
  358. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  359. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  360. (int)sizeof(struct iwl3945_notif_statistics),
  361. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  362. #ifdef CONFIG_IWLWIFI_LEGACY_DEBUGFS
  363. iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
  364. #endif
  365. memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
  366. }
  367. void iwl3945_reply_statistics(struct iwl_priv *priv,
  368. struct iwl_rx_mem_buffer *rxb)
  369. {
  370. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  371. __le32 *flag = (__le32 *)&pkt->u.raw;
  372. if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
  373. #ifdef CONFIG_IWLWIFI_LEGACY_DEBUGFS
  374. memset(&priv->_3945.accum_statistics, 0,
  375. sizeof(struct iwl3945_notif_statistics));
  376. memset(&priv->_3945.delta_statistics, 0,
  377. sizeof(struct iwl3945_notif_statistics));
  378. memset(&priv->_3945.max_delta, 0,
  379. sizeof(struct iwl3945_notif_statistics));
  380. #endif
  381. IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
  382. }
  383. iwl3945_hw_rx_statistics(priv, rxb);
  384. }
  385. /******************************************************************************
  386. *
  387. * Misc. internal state and helper functions
  388. *
  389. ******************************************************************************/
  390. /* This is necessary only for a number of statistics, see the caller. */
  391. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  392. struct ieee80211_hdr *header)
  393. {
  394. /* Filter incoming packets to determine if they are targeted toward
  395. * this network, discarding packets coming from ourselves */
  396. switch (priv->iw_mode) {
  397. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  398. /* packets to our IBSS update information */
  399. return !compare_ether_addr(header->addr3, priv->bssid);
  400. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  401. /* packets to our IBSS update information */
  402. return !compare_ether_addr(header->addr2, priv->bssid);
  403. default:
  404. return 1;
  405. }
  406. }
  407. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  408. struct iwl_rx_mem_buffer *rxb,
  409. struct ieee80211_rx_status *stats)
  410. {
  411. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  412. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  413. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  414. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  415. u16 len = le16_to_cpu(rx_hdr->len);
  416. struct sk_buff *skb;
  417. __le16 fc = hdr->frame_control;
  418. /* We received data from the HW, so stop the watchdog */
  419. if (unlikely(len + IWL39_RX_FRAME_SIZE >
  420. PAGE_SIZE << priv->hw_params.rx_page_order)) {
  421. IWL_DEBUG_DROP(priv, "Corruption detected!\n");
  422. return;
  423. }
  424. /* We only process data packets if the interface is open */
  425. if (unlikely(!priv->is_open)) {
  426. IWL_DEBUG_DROP_LIMIT(priv,
  427. "Dropping packet while interface is not open.\n");
  428. return;
  429. }
  430. skb = dev_alloc_skb(128);
  431. if (!skb) {
  432. IWL_ERR(priv, "dev_alloc_skb failed\n");
  433. return;
  434. }
  435. if (!iwl3945_mod_params.sw_crypto)
  436. iwl_legacy_set_decrypted_flag(priv,
  437. (struct ieee80211_hdr *)rxb_addr(rxb),
  438. le32_to_cpu(rx_end->status), stats);
  439. skb_add_rx_frag(skb, 0, rxb->page,
  440. (void *)rx_hdr->payload - (void *)pkt, len);
  441. iwl_legacy_update_stats(priv, false, fc, len);
  442. memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
  443. ieee80211_rx(priv->hw, skb);
  444. priv->alloc_rxb_page--;
  445. rxb->page = NULL;
  446. }
  447. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  448. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  449. struct iwl_rx_mem_buffer *rxb)
  450. {
  451. struct ieee80211_hdr *header;
  452. struct ieee80211_rx_status rx_status;
  453. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  454. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  455. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  456. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  457. u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
  458. u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
  459. u8 network_packet;
  460. rx_status.flag = 0;
  461. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  462. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  463. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  464. rx_status.freq =
  465. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel),
  466. rx_status.band);
  467. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  468. if (rx_status.band == IEEE80211_BAND_5GHZ)
  469. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  470. rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
  471. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  472. /* set the preamble flag if appropriate */
  473. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  474. rx_status.flag |= RX_FLAG_SHORTPRE;
  475. if ((unlikely(rx_stats->phy_count > 20))) {
  476. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  477. rx_stats->phy_count);
  478. return;
  479. }
  480. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  481. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  482. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  483. return;
  484. }
  485. /* Convert 3945's rssi indicator to dBm */
  486. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  487. IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
  488. rx_status.signal, rx_stats_sig_avg,
  489. rx_stats_noise_diff);
  490. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  491. network_packet = iwl3945_is_network_packet(priv, header);
  492. IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
  493. network_packet ? '*' : ' ',
  494. le16_to_cpu(rx_hdr->channel),
  495. rx_status.signal, rx_status.signal,
  496. rx_status.rate_idx);
  497. iwl_legacy_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len),
  498. header);
  499. if (network_packet) {
  500. priv->_3945.last_beacon_time =
  501. le32_to_cpu(rx_end->beacon_timestamp);
  502. priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
  503. priv->_3945.last_rx_rssi = rx_status.signal;
  504. }
  505. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  506. }
  507. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  508. struct iwl_tx_queue *txq,
  509. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  510. {
  511. int count;
  512. struct iwl_queue *q;
  513. struct iwl3945_tfd *tfd, *tfd_tmp;
  514. q = &txq->q;
  515. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  516. tfd = &tfd_tmp[q->write_ptr];
  517. if (reset)
  518. memset(tfd, 0, sizeof(*tfd));
  519. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  520. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  521. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  522. NUM_TFD_CHUNKS);
  523. return -EINVAL;
  524. }
  525. tfd->tbs[count].addr = cpu_to_le32(addr);
  526. tfd->tbs[count].len = cpu_to_le32(len);
  527. count++;
  528. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  529. TFD_CTL_PAD_SET(pad));
  530. return 0;
  531. }
  532. /**
  533. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  534. *
  535. * Does NOT advance any indexes
  536. */
  537. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  538. {
  539. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  540. int index = txq->q.read_ptr;
  541. struct iwl3945_tfd *tfd = &tfd_tmp[index];
  542. struct pci_dev *dev = priv->pci_dev;
  543. int i;
  544. int counter;
  545. /* sanity check */
  546. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  547. if (counter > NUM_TFD_CHUNKS) {
  548. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  549. /* @todo issue fatal error, it is quite serious situation */
  550. return;
  551. }
  552. /* Unmap tx_cmd */
  553. if (counter)
  554. pci_unmap_single(dev,
  555. dma_unmap_addr(&txq->meta[index], mapping),
  556. dma_unmap_len(&txq->meta[index], len),
  557. PCI_DMA_TODEVICE);
  558. /* unmap chunks if any */
  559. for (i = 1; i < counter; i++)
  560. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  561. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  562. /* free SKB */
  563. if (txq->txb) {
  564. struct sk_buff *skb;
  565. skb = txq->txb[txq->q.read_ptr].skb;
  566. /* can be called from irqs-disabled context */
  567. if (skb) {
  568. dev_kfree_skb_any(skb);
  569. txq->txb[txq->q.read_ptr].skb = NULL;
  570. }
  571. }
  572. }
  573. /**
  574. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  575. *
  576. */
  577. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
  578. struct iwl_device_cmd *cmd,
  579. struct ieee80211_tx_info *info,
  580. struct ieee80211_hdr *hdr,
  581. int sta_id, int tx_id)
  582. {
  583. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  584. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
  585. u16 rate_mask;
  586. int rate;
  587. u8 rts_retry_limit;
  588. u8 data_retry_limit;
  589. __le32 tx_flags;
  590. __le16 fc = hdr->frame_control;
  591. struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  592. rate = iwl3945_rates[rate_index].plcp;
  593. tx_flags = tx_cmd->tx_flags;
  594. /* We need to figure out how to get the sta->supp_rates while
  595. * in this running context */
  596. rate_mask = IWL_RATES_MASK_3945;
  597. /* Set retry limit on DATA packets and Probe Responses*/
  598. if (ieee80211_is_probe_resp(fc))
  599. data_retry_limit = 3;
  600. else
  601. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  602. tx_cmd->data_retry_limit = data_retry_limit;
  603. if (tx_id >= IWL39_CMD_QUEUE_NUM)
  604. rts_retry_limit = 3;
  605. else
  606. rts_retry_limit = 7;
  607. if (data_retry_limit < rts_retry_limit)
  608. rts_retry_limit = data_retry_limit;
  609. tx_cmd->rts_retry_limit = rts_retry_limit;
  610. tx_cmd->rate = rate;
  611. tx_cmd->tx_flags = tx_flags;
  612. /* OFDM */
  613. tx_cmd->supp_rates[0] =
  614. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  615. /* CCK */
  616. tx_cmd->supp_rates[1] = (rate_mask & 0xF);
  617. IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  618. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  619. tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
  620. tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
  621. }
  622. static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate)
  623. {
  624. unsigned long flags_spin;
  625. struct iwl_station_entry *station;
  626. if (sta_id == IWL_INVALID_STATION)
  627. return IWL_INVALID_STATION;
  628. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  629. station = &priv->stations[sta_id];
  630. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  631. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  632. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  633. iwl_legacy_send_add_sta(priv, &station->sta, CMD_ASYNC);
  634. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  635. IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
  636. sta_id, tx_rate);
  637. return sta_id;
  638. }
  639. static void iwl3945_set_pwr_vmain(struct iwl_priv *priv)
  640. {
  641. /*
  642. * (for documentation purposes)
  643. * to set power to V_AUX, do
  644. if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
  645. iwl_legacy_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  646. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  647. ~APMG_PS_CTRL_MSK_PWR_SRC);
  648. iwl_poll_bit(priv, CSR_GPIO_IN,
  649. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  650. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  651. }
  652. */
  653. iwl_legacy_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  654. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  655. ~APMG_PS_CTRL_MSK_PWR_SRC);
  656. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  657. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  658. }
  659. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  660. {
  661. iwl_legacy_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->bd_dma);
  662. iwl_legacy_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0),
  663. rxq->rb_stts_dma);
  664. iwl_legacy_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  665. iwl_legacy_write_direct32(priv, FH39_RCSR_CONFIG(0),
  666. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  667. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  668. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  669. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  670. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  671. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  672. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  673. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  674. /* fake read to flush all prev I/O */
  675. iwl_legacy_read_direct32(priv, FH39_RSSR_CTRL);
  676. return 0;
  677. }
  678. static int iwl3945_tx_reset(struct iwl_priv *priv)
  679. {
  680. /* bypass mode */
  681. iwl_legacy_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  682. /* RA 0 is active */
  683. iwl_legacy_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  684. /* all 6 fifo are active */
  685. iwl_legacy_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  686. iwl_legacy_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  687. iwl_legacy_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  688. iwl_legacy_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  689. iwl_legacy_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  690. iwl_legacy_write_direct32(priv, FH39_TSSR_CBB_BASE,
  691. priv->_3945.shared_phys);
  692. iwl_legacy_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  693. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  694. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  695. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  696. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  697. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  698. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  699. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  700. return 0;
  701. }
  702. /**
  703. * iwl3945_txq_ctx_reset - Reset TX queue context
  704. *
  705. * Destroys all DMA structures and initialize them again
  706. */
  707. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  708. {
  709. int rc;
  710. int txq_id, slots_num;
  711. iwl3945_hw_txq_ctx_free(priv);
  712. /* allocate tx queue structure */
  713. rc = iwl_legacy_alloc_txq_mem(priv);
  714. if (rc)
  715. return rc;
  716. /* Tx CMD queue */
  717. rc = iwl3945_tx_reset(priv);
  718. if (rc)
  719. goto error;
  720. /* Tx queue(s) */
  721. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  722. slots_num = (txq_id == IWL39_CMD_QUEUE_NUM) ?
  723. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  724. rc = iwl_legacy_tx_queue_init(priv, &priv->txq[txq_id],
  725. slots_num, txq_id);
  726. if (rc) {
  727. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  728. goto error;
  729. }
  730. }
  731. return rc;
  732. error:
  733. iwl3945_hw_txq_ctx_free(priv);
  734. return rc;
  735. }
  736. /*
  737. * Start up 3945's basic functionality after it has been reset
  738. * (e.g. after platform boot, or shutdown via iwl_legacy_apm_stop())
  739. * NOTE: This does not load uCode nor start the embedded processor
  740. */
  741. static int iwl3945_apm_init(struct iwl_priv *priv)
  742. {
  743. int ret = iwl_legacy_apm_init(priv);
  744. /* Clear APMG (NIC's internal power management) interrupts */
  745. iwl_legacy_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  746. iwl_legacy_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
  747. /* Reset radio chip */
  748. iwl_legacy_set_bits_prph(priv, APMG_PS_CTRL_REG,
  749. APMG_PS_CTRL_VAL_RESET_REQ);
  750. udelay(5);
  751. iwl_legacy_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  752. APMG_PS_CTRL_VAL_RESET_REQ);
  753. return ret;
  754. }
  755. static void iwl3945_nic_config(struct iwl_priv *priv)
  756. {
  757. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  758. unsigned long flags;
  759. u8 rev_id = priv->pci_dev->revision;
  760. spin_lock_irqsave(&priv->lock, flags);
  761. /* Determine HW type */
  762. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
  763. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  764. IWL_DEBUG_INFO(priv, "RTP type\n");
  765. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  766. IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
  767. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  768. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  769. } else {
  770. IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
  771. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  772. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  773. }
  774. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  775. IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
  776. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  777. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  778. } else
  779. IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
  780. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  781. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  782. eeprom->board_revision);
  783. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  784. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  785. } else {
  786. IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
  787. eeprom->board_revision);
  788. iwl_legacy_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  789. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  790. }
  791. if (eeprom->almgor_m_version <= 1) {
  792. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  793. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  794. IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
  795. eeprom->almgor_m_version);
  796. } else {
  797. IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
  798. eeprom->almgor_m_version);
  799. iwl_legacy_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  800. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  801. }
  802. spin_unlock_irqrestore(&priv->lock, flags);
  803. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  804. IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
  805. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  806. IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
  807. }
  808. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  809. {
  810. int rc;
  811. unsigned long flags;
  812. struct iwl_rx_queue *rxq = &priv->rxq;
  813. spin_lock_irqsave(&priv->lock, flags);
  814. priv->cfg->ops->lib->apm_ops.init(priv);
  815. spin_unlock_irqrestore(&priv->lock, flags);
  816. iwl3945_set_pwr_vmain(priv);
  817. priv->cfg->ops->lib->apm_ops.config(priv);
  818. /* Allocate the RX queue, or reset if it is already allocated */
  819. if (!rxq->bd) {
  820. rc = iwl_legacy_rx_queue_alloc(priv);
  821. if (rc) {
  822. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  823. return -ENOMEM;
  824. }
  825. } else
  826. iwl3945_rx_queue_reset(priv, rxq);
  827. iwl3945_rx_replenish(priv);
  828. iwl3945_rx_init(priv, rxq);
  829. /* Look at using this instead:
  830. rxq->need_update = 1;
  831. iwl_legacy_rx_queue_update_write_ptr(priv, rxq);
  832. */
  833. iwl_legacy_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  834. rc = iwl3945_txq_ctx_reset(priv);
  835. if (rc)
  836. return rc;
  837. set_bit(STATUS_INIT, &priv->status);
  838. return 0;
  839. }
  840. /**
  841. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  842. *
  843. * Destroy all TX DMA queues and structures
  844. */
  845. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  846. {
  847. int txq_id;
  848. /* Tx queues */
  849. if (priv->txq)
  850. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
  851. txq_id++)
  852. if (txq_id == IWL39_CMD_QUEUE_NUM)
  853. iwl_legacy_cmd_queue_free(priv);
  854. else
  855. iwl_legacy_tx_queue_free(priv, txq_id);
  856. /* free tx queue structure */
  857. iwl_legacy_txq_mem(priv);
  858. }
  859. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  860. {
  861. int txq_id;
  862. /* stop SCD */
  863. iwl_legacy_write_prph(priv, ALM_SCD_MODE_REG, 0);
  864. iwl_legacy_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
  865. /* reset TFD queues */
  866. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  867. iwl_legacy_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  868. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  869. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  870. 1000);
  871. }
  872. iwl3945_hw_txq_ctx_free(priv);
  873. }
  874. /**
  875. * iwl3945_hw_reg_adjust_power_by_temp
  876. * return index delta into power gain settings table
  877. */
  878. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  879. {
  880. return (new_reading - old_reading) * (-11) / 100;
  881. }
  882. /**
  883. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  884. */
  885. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  886. {
  887. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  888. }
  889. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  890. {
  891. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  892. }
  893. /**
  894. * iwl3945_hw_reg_txpower_get_temperature
  895. * get the current temperature by reading from NIC
  896. */
  897. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  898. {
  899. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  900. int temperature;
  901. temperature = iwl3945_hw_get_temperature(priv);
  902. /* driver's okay range is -260 to +25.
  903. * human readable okay range is 0 to +285 */
  904. IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  905. /* handle insane temp reading */
  906. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  907. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  908. /* if really really hot(?),
  909. * substitute the 3rd band/group's temp measured at factory */
  910. if (priv->last_temperature > 100)
  911. temperature = eeprom->groups[2].temperature;
  912. else /* else use most recent "sane" value from driver */
  913. temperature = priv->last_temperature;
  914. }
  915. return temperature; /* raw, not "human readable" */
  916. }
  917. /* Adjust Txpower only if temperature variance is greater than threshold.
  918. *
  919. * Both are lower than older versions' 9 degrees */
  920. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  921. /**
  922. * iwl3945_is_temp_calib_needed - determines if new calibration is needed
  923. *
  924. * records new temperature in tx_mgr->temperature.
  925. * replaces tx_mgr->last_temperature *only* if calib needed
  926. * (assumes caller will actually do the calibration!). */
  927. static int iwl3945_is_temp_calib_needed(struct iwl_priv *priv)
  928. {
  929. int temp_diff;
  930. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  931. temp_diff = priv->temperature - priv->last_temperature;
  932. /* get absolute value */
  933. if (temp_diff < 0) {
  934. IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
  935. temp_diff = -temp_diff;
  936. } else if (temp_diff == 0)
  937. IWL_DEBUG_POWER(priv, "Same temp,\n");
  938. else
  939. IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
  940. /* if we don't need calibration, *don't* update last_temperature */
  941. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  942. IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
  943. return 0;
  944. }
  945. IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
  946. /* assume that caller will actually do calib ...
  947. * update the "last temperature" value */
  948. priv->last_temperature = priv->temperature;
  949. return 1;
  950. }
  951. #define IWL_MAX_GAIN_ENTRIES 78
  952. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  953. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  954. /* radio and DSP power table, each step is 1/2 dB.
  955. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  956. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  957. {
  958. {251, 127}, /* 2.4 GHz, highest power */
  959. {251, 127},
  960. {251, 127},
  961. {251, 127},
  962. {251, 125},
  963. {251, 110},
  964. {251, 105},
  965. {251, 98},
  966. {187, 125},
  967. {187, 115},
  968. {187, 108},
  969. {187, 99},
  970. {243, 119},
  971. {243, 111},
  972. {243, 105},
  973. {243, 97},
  974. {243, 92},
  975. {211, 106},
  976. {211, 100},
  977. {179, 120},
  978. {179, 113},
  979. {179, 107},
  980. {147, 125},
  981. {147, 119},
  982. {147, 112},
  983. {147, 106},
  984. {147, 101},
  985. {147, 97},
  986. {147, 91},
  987. {115, 107},
  988. {235, 121},
  989. {235, 115},
  990. {235, 109},
  991. {203, 127},
  992. {203, 121},
  993. {203, 115},
  994. {203, 108},
  995. {203, 102},
  996. {203, 96},
  997. {203, 92},
  998. {171, 110},
  999. {171, 104},
  1000. {171, 98},
  1001. {139, 116},
  1002. {227, 125},
  1003. {227, 119},
  1004. {227, 113},
  1005. {227, 107},
  1006. {227, 101},
  1007. {227, 96},
  1008. {195, 113},
  1009. {195, 106},
  1010. {195, 102},
  1011. {195, 95},
  1012. {163, 113},
  1013. {163, 106},
  1014. {163, 102},
  1015. {163, 95},
  1016. {131, 113},
  1017. {131, 106},
  1018. {131, 102},
  1019. {131, 95},
  1020. {99, 113},
  1021. {99, 106},
  1022. {99, 102},
  1023. {99, 95},
  1024. {67, 113},
  1025. {67, 106},
  1026. {67, 102},
  1027. {67, 95},
  1028. {35, 113},
  1029. {35, 106},
  1030. {35, 102},
  1031. {35, 95},
  1032. {3, 113},
  1033. {3, 106},
  1034. {3, 102},
  1035. {3, 95} }, /* 2.4 GHz, lowest power */
  1036. {
  1037. {251, 127}, /* 5.x GHz, highest power */
  1038. {251, 120},
  1039. {251, 114},
  1040. {219, 119},
  1041. {219, 101},
  1042. {187, 113},
  1043. {187, 102},
  1044. {155, 114},
  1045. {155, 103},
  1046. {123, 117},
  1047. {123, 107},
  1048. {123, 99},
  1049. {123, 92},
  1050. {91, 108},
  1051. {59, 125},
  1052. {59, 118},
  1053. {59, 109},
  1054. {59, 102},
  1055. {59, 96},
  1056. {59, 90},
  1057. {27, 104},
  1058. {27, 98},
  1059. {27, 92},
  1060. {115, 118},
  1061. {115, 111},
  1062. {115, 104},
  1063. {83, 126},
  1064. {83, 121},
  1065. {83, 113},
  1066. {83, 105},
  1067. {83, 99},
  1068. {51, 118},
  1069. {51, 111},
  1070. {51, 104},
  1071. {51, 98},
  1072. {19, 116},
  1073. {19, 109},
  1074. {19, 102},
  1075. {19, 98},
  1076. {19, 93},
  1077. {171, 113},
  1078. {171, 107},
  1079. {171, 99},
  1080. {139, 120},
  1081. {139, 113},
  1082. {139, 107},
  1083. {139, 99},
  1084. {107, 120},
  1085. {107, 113},
  1086. {107, 107},
  1087. {107, 99},
  1088. {75, 120},
  1089. {75, 113},
  1090. {75, 107},
  1091. {75, 99},
  1092. {43, 120},
  1093. {43, 113},
  1094. {43, 107},
  1095. {43, 99},
  1096. {11, 120},
  1097. {11, 113},
  1098. {11, 107},
  1099. {11, 99},
  1100. {131, 107},
  1101. {131, 99},
  1102. {99, 120},
  1103. {99, 113},
  1104. {99, 107},
  1105. {99, 99},
  1106. {67, 120},
  1107. {67, 113},
  1108. {67, 107},
  1109. {67, 99},
  1110. {35, 120},
  1111. {35, 113},
  1112. {35, 107},
  1113. {35, 99},
  1114. {3, 120} } /* 5.x GHz, lowest power */
  1115. };
  1116. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1117. {
  1118. if (index < 0)
  1119. return 0;
  1120. if (index >= IWL_MAX_GAIN_ENTRIES)
  1121. return IWL_MAX_GAIN_ENTRIES - 1;
  1122. return (u8) index;
  1123. }
  1124. /* Kick off thermal recalibration check every 60 seconds */
  1125. #define REG_RECALIB_PERIOD (60)
  1126. /**
  1127. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1128. *
  1129. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1130. * or 6 Mbit (OFDM) rates.
  1131. */
  1132. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1133. s32 rate_index, const s8 *clip_pwrs,
  1134. struct iwl_channel_info *ch_info,
  1135. int band_index)
  1136. {
  1137. struct iwl3945_scan_power_info *scan_power_info;
  1138. s8 power;
  1139. u8 power_index;
  1140. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1141. /* use this channel group's 6Mbit clipping/saturation pwr,
  1142. * but cap at regulatory scan power restriction (set during init
  1143. * based on eeprom channel data) for this channel. */
  1144. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1145. power = min(power, priv->tx_power_user_lmt);
  1146. scan_power_info->requested_power = power;
  1147. /* find difference between new scan *power* and current "normal"
  1148. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1149. * current "normal" temperature-compensated Tx power *index* for
  1150. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1151. * *index*. */
  1152. power_index = ch_info->power_info[rate_index].power_table_index
  1153. - (power - ch_info->power_info
  1154. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1155. /* store reference index that we use when adjusting *all* scan
  1156. * powers. So we can accommodate user (all channel) or spectrum
  1157. * management (single channel) power changes "between" temperature
  1158. * feedback compensation procedures.
  1159. * don't force fit this reference index into gain table; it may be a
  1160. * negative number. This will help avoid errors when we're at
  1161. * the lower bounds (highest gains, for warmest temperatures)
  1162. * of the table. */
  1163. /* don't exceed table bounds for "real" setting */
  1164. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1165. scan_power_info->power_table_index = power_index;
  1166. scan_power_info->tpc.tx_gain =
  1167. power_gain_table[band_index][power_index].tx_gain;
  1168. scan_power_info->tpc.dsp_atten =
  1169. power_gain_table[band_index][power_index].dsp_atten;
  1170. }
  1171. /**
  1172. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1173. *
  1174. * Configures power settings for all rates for the current channel,
  1175. * using values from channel info struct, and send to NIC
  1176. */
  1177. static int iwl3945_send_tx_power(struct iwl_priv *priv)
  1178. {
  1179. int rate_idx, i;
  1180. const struct iwl_channel_info *ch_info = NULL;
  1181. struct iwl3945_txpowertable_cmd txpower = {
  1182. .channel = priv->contexts[IWL_RXON_CTX_BSS].active.channel,
  1183. };
  1184. u16 chan;
  1185. if (WARN_ONCE(test_bit(STATUS_SCAN_HW, &priv->status),
  1186. "TX Power requested while scanning!\n"))
  1187. return -EAGAIN;
  1188. chan = le16_to_cpu(priv->contexts[IWL_RXON_CTX_BSS].active.channel);
  1189. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1190. ch_info = iwl_legacy_get_channel_info(priv, priv->band, chan);
  1191. if (!ch_info) {
  1192. IWL_ERR(priv,
  1193. "Failed to get channel info for channel %d [%d]\n",
  1194. chan, priv->band);
  1195. return -EINVAL;
  1196. }
  1197. if (!iwl_legacy_is_channel_valid(ch_info)) {
  1198. IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
  1199. "non-Tx channel.\n");
  1200. return 0;
  1201. }
  1202. /* fill cmd with power settings for all rates for current channel */
  1203. /* Fill OFDM rate */
  1204. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1205. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1206. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1207. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1208. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1209. le16_to_cpu(txpower.channel),
  1210. txpower.band,
  1211. txpower.power[i].tpc.tx_gain,
  1212. txpower.power[i].tpc.dsp_atten,
  1213. txpower.power[i].rate);
  1214. }
  1215. /* Fill CCK rates */
  1216. for (rate_idx = IWL_FIRST_CCK_RATE;
  1217. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1218. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1219. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1220. IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1221. le16_to_cpu(txpower.channel),
  1222. txpower.band,
  1223. txpower.power[i].tpc.tx_gain,
  1224. txpower.power[i].tpc.dsp_atten,
  1225. txpower.power[i].rate);
  1226. }
  1227. return iwl_legacy_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1228. sizeof(struct iwl3945_txpowertable_cmd),
  1229. &txpower);
  1230. }
  1231. /**
  1232. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1233. * @ch_info: Channel to update. Uses power_info.requested_power.
  1234. *
  1235. * Replace requested_power and base_power_index ch_info fields for
  1236. * one channel.
  1237. *
  1238. * Called if user or spectrum management changes power preferences.
  1239. * Takes into account h/w and modulation limitations (clip power).
  1240. *
  1241. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1242. *
  1243. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1244. * properly fill out the scan powers, and actual h/w gain settings,
  1245. * and send changes to NIC
  1246. */
  1247. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1248. struct iwl_channel_info *ch_info)
  1249. {
  1250. struct iwl3945_channel_power_info *power_info;
  1251. int power_changed = 0;
  1252. int i;
  1253. const s8 *clip_pwrs;
  1254. int power;
  1255. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1256. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1257. /* Get this channel's rate-to-current-power settings table */
  1258. power_info = ch_info->power_info;
  1259. /* update OFDM Txpower settings */
  1260. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1261. i++, ++power_info) {
  1262. int delta_idx;
  1263. /* limit new power to be no more than h/w capability */
  1264. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1265. if (power == power_info->requested_power)
  1266. continue;
  1267. /* find difference between old and new requested powers,
  1268. * update base (non-temp-compensated) power index */
  1269. delta_idx = (power - power_info->requested_power) * 2;
  1270. power_info->base_power_index -= delta_idx;
  1271. /* save new requested power value */
  1272. power_info->requested_power = power;
  1273. power_changed = 1;
  1274. }
  1275. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1276. * ... all CCK power settings for a given channel are the *same*. */
  1277. if (power_changed) {
  1278. power =
  1279. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1280. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1281. /* do all CCK rates' iwl3945_channel_power_info structures */
  1282. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1283. power_info->requested_power = power;
  1284. power_info->base_power_index =
  1285. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1286. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1287. ++power_info;
  1288. }
  1289. }
  1290. return 0;
  1291. }
  1292. /**
  1293. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1294. *
  1295. * NOTE: Returned power limit may be less (but not more) than requested,
  1296. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1297. * (no consideration for h/w clipping limitations).
  1298. */
  1299. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1300. {
  1301. s8 max_power;
  1302. #if 0
  1303. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1304. if (ch_info->tgd_data.max_power != 0)
  1305. max_power = min(ch_info->tgd_data.max_power,
  1306. ch_info->eeprom.max_power_avg);
  1307. /* else just use EEPROM limits */
  1308. else
  1309. #endif
  1310. max_power = ch_info->eeprom.max_power_avg;
  1311. return min(max_power, ch_info->max_power_avg);
  1312. }
  1313. /**
  1314. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1315. *
  1316. * Compensate txpower settings of *all* channels for temperature.
  1317. * This only accounts for the difference between current temperature
  1318. * and the factory calibration temperatures, and bases the new settings
  1319. * on the channel's base_power_index.
  1320. *
  1321. * If RxOn is "associated", this sends the new Txpower to NIC!
  1322. */
  1323. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1324. {
  1325. struct iwl_channel_info *ch_info = NULL;
  1326. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1327. int delta_index;
  1328. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1329. u8 a_band;
  1330. u8 rate_index;
  1331. u8 scan_tbl_index;
  1332. u8 i;
  1333. int ref_temp;
  1334. int temperature = priv->temperature;
  1335. if (priv->disable_tx_power_cal ||
  1336. test_bit(STATUS_SCANNING, &priv->status)) {
  1337. /* do not perform tx power calibration */
  1338. return 0;
  1339. }
  1340. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1341. for (i = 0; i < priv->channel_count; i++) {
  1342. ch_info = &priv->channel_info[i];
  1343. a_band = iwl_legacy_is_channel_a_band(ch_info);
  1344. /* Get this chnlgrp's factory calibration temperature */
  1345. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1346. temperature;
  1347. /* get power index adjustment based on current and factory
  1348. * temps */
  1349. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1350. ref_temp);
  1351. /* set tx power value for all rates, OFDM and CCK */
  1352. for (rate_index = 0; rate_index < IWL_RATE_COUNT_3945;
  1353. rate_index++) {
  1354. int power_idx =
  1355. ch_info->power_info[rate_index].base_power_index;
  1356. /* temperature compensate */
  1357. power_idx += delta_index;
  1358. /* stay within table range */
  1359. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1360. ch_info->power_info[rate_index].
  1361. power_table_index = (u8) power_idx;
  1362. ch_info->power_info[rate_index].tpc =
  1363. power_gain_table[a_band][power_idx];
  1364. }
  1365. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1366. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1367. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1368. for (scan_tbl_index = 0;
  1369. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1370. s32 actual_index = (scan_tbl_index == 0) ?
  1371. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1372. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1373. actual_index, clip_pwrs,
  1374. ch_info, a_band);
  1375. }
  1376. }
  1377. /* send Txpower command for current channel to ucode */
  1378. return priv->cfg->ops->lib->send_tx_power(priv);
  1379. }
  1380. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1381. {
  1382. struct iwl_channel_info *ch_info;
  1383. s8 max_power;
  1384. u8 a_band;
  1385. u8 i;
  1386. if (priv->tx_power_user_lmt == power) {
  1387. IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
  1388. "limit: %ddBm.\n", power);
  1389. return 0;
  1390. }
  1391. IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
  1392. priv->tx_power_user_lmt = power;
  1393. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1394. for (i = 0; i < priv->channel_count; i++) {
  1395. ch_info = &priv->channel_info[i];
  1396. a_band = iwl_legacy_is_channel_a_band(ch_info);
  1397. /* find minimum power of all user and regulatory constraints
  1398. * (does not consider h/w clipping limitations) */
  1399. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1400. max_power = min(power, max_power);
  1401. if (max_power != ch_info->curr_txpow) {
  1402. ch_info->curr_txpow = max_power;
  1403. /* this considers the h/w clipping limitations */
  1404. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1405. }
  1406. }
  1407. /* update txpower settings for all channels,
  1408. * send to NIC if associated. */
  1409. iwl3945_is_temp_calib_needed(priv);
  1410. iwl3945_hw_reg_comp_txpower_temp(priv);
  1411. return 0;
  1412. }
  1413. static int iwl3945_send_rxon_assoc(struct iwl_priv *priv,
  1414. struct iwl_rxon_context *ctx)
  1415. {
  1416. int rc = 0;
  1417. struct iwl_rx_packet *pkt;
  1418. struct iwl3945_rxon_assoc_cmd rxon_assoc;
  1419. struct iwl_host_cmd cmd = {
  1420. .id = REPLY_RXON_ASSOC,
  1421. .len = sizeof(rxon_assoc),
  1422. .flags = CMD_WANT_SKB,
  1423. .data = &rxon_assoc,
  1424. };
  1425. const struct iwl_legacy_rxon_cmd *rxon1 = &ctx->staging;
  1426. const struct iwl_legacy_rxon_cmd *rxon2 = &ctx->active;
  1427. if ((rxon1->flags == rxon2->flags) &&
  1428. (rxon1->filter_flags == rxon2->filter_flags) &&
  1429. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1430. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1431. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1432. return 0;
  1433. }
  1434. rxon_assoc.flags = ctx->staging.flags;
  1435. rxon_assoc.filter_flags = ctx->staging.filter_flags;
  1436. rxon_assoc.ofdm_basic_rates = ctx->staging.ofdm_basic_rates;
  1437. rxon_assoc.cck_basic_rates = ctx->staging.cck_basic_rates;
  1438. rxon_assoc.reserved = 0;
  1439. rc = iwl_legacy_send_cmd_sync(priv, &cmd);
  1440. if (rc)
  1441. return rc;
  1442. pkt = (struct iwl_rx_packet *)cmd.reply_page;
  1443. if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
  1444. IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
  1445. rc = -EIO;
  1446. }
  1447. iwl_legacy_free_pages(priv, cmd.reply_page);
  1448. return rc;
  1449. }
  1450. /**
  1451. * iwl3945_commit_rxon - commit staging_rxon to hardware
  1452. *
  1453. * The RXON command in staging_rxon is committed to the hardware and
  1454. * the active_rxon structure is updated with the new data. This
  1455. * function correctly transitions out of the RXON_ASSOC_MSK state if
  1456. * a HW tune is required based on the RXON structure changes.
  1457. */
  1458. int iwl3945_commit_rxon(struct iwl_priv *priv, struct iwl_rxon_context *ctx)
  1459. {
  1460. /* cast away the const for active_rxon in this function */
  1461. struct iwl3945_rxon_cmd *active_rxon = (void *)&ctx->active;
  1462. struct iwl3945_rxon_cmd *staging_rxon = (void *)&ctx->staging;
  1463. int rc = 0;
  1464. bool new_assoc = !!(staging_rxon->filter_flags & RXON_FILTER_ASSOC_MSK);
  1465. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1466. return -EINVAL;
  1467. if (!iwl_legacy_is_alive(priv))
  1468. return -1;
  1469. /* always get timestamp with Rx frame */
  1470. staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
  1471. /* select antenna */
  1472. staging_rxon->flags &=
  1473. ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
  1474. staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
  1475. rc = iwl_legacy_check_rxon_cmd(priv, ctx);
  1476. if (rc) {
  1477. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  1478. return -EINVAL;
  1479. }
  1480. /* If we don't need to send a full RXON, we can use
  1481. * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
  1482. * and other flags for the current radio configuration. */
  1483. if (!iwl_legacy_full_rxon_required(priv,
  1484. &priv->contexts[IWL_RXON_CTX_BSS])) {
  1485. rc = iwl_legacy_send_rxon_assoc(priv,
  1486. &priv->contexts[IWL_RXON_CTX_BSS]);
  1487. if (rc) {
  1488. IWL_ERR(priv, "Error setting RXON_ASSOC "
  1489. "configuration (%d).\n", rc);
  1490. return rc;
  1491. }
  1492. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1493. return 0;
  1494. }
  1495. /* If we are currently associated and the new config requires
  1496. * an RXON_ASSOC and the new config wants the associated mask enabled,
  1497. * we must clear the associated from the active configuration
  1498. * before we apply the new config */
  1499. if (iwl_legacy_is_associated(priv, IWL_RXON_CTX_BSS) && new_assoc) {
  1500. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  1501. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  1502. /*
  1503. * reserved4 and 5 could have been filled by the iwlcore code.
  1504. * Let's clear them before pushing to the 3945.
  1505. */
  1506. active_rxon->reserved4 = 0;
  1507. active_rxon->reserved5 = 0;
  1508. rc = iwl_legacy_send_cmd_pdu(priv, REPLY_RXON,
  1509. sizeof(struct iwl3945_rxon_cmd),
  1510. &priv->contexts[IWL_RXON_CTX_BSS].active);
  1511. /* If the mask clearing failed then we set
  1512. * active_rxon back to what it was previously */
  1513. if (rc) {
  1514. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  1515. IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
  1516. "configuration (%d).\n", rc);
  1517. return rc;
  1518. }
  1519. iwl_legacy_clear_ucode_stations(priv,
  1520. &priv->contexts[IWL_RXON_CTX_BSS]);
  1521. iwl_legacy_restore_stations(priv,
  1522. &priv->contexts[IWL_RXON_CTX_BSS]);
  1523. }
  1524. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  1525. "* with%s RXON_FILTER_ASSOC_MSK\n"
  1526. "* channel = %d\n"
  1527. "* bssid = %pM\n",
  1528. (new_assoc ? "" : "out"),
  1529. le16_to_cpu(staging_rxon->channel),
  1530. staging_rxon->bssid_addr);
  1531. /*
  1532. * reserved4 and 5 could have been filled by the iwlcore code.
  1533. * Let's clear them before pushing to the 3945.
  1534. */
  1535. staging_rxon->reserved4 = 0;
  1536. staging_rxon->reserved5 = 0;
  1537. iwl_legacy_set_rxon_hwcrypto(priv, ctx, !iwl3945_mod_params.sw_crypto);
  1538. /* Apply the new configuration */
  1539. rc = iwl_legacy_send_cmd_pdu(priv, REPLY_RXON,
  1540. sizeof(struct iwl3945_rxon_cmd),
  1541. staging_rxon);
  1542. if (rc) {
  1543. IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
  1544. return rc;
  1545. }
  1546. memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
  1547. if (!new_assoc) {
  1548. iwl_legacy_clear_ucode_stations(priv,
  1549. &priv->contexts[IWL_RXON_CTX_BSS]);
  1550. iwl_legacy_restore_stations(priv,
  1551. &priv->contexts[IWL_RXON_CTX_BSS]);
  1552. }
  1553. /* If we issue a new RXON command which required a tune then we must
  1554. * send a new TXPOWER command or we won't be able to Tx any frames */
  1555. rc = iwl_legacy_set_tx_power(priv, priv->tx_power_next, true);
  1556. if (rc) {
  1557. IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
  1558. return rc;
  1559. }
  1560. /* Init the hardware's rate fallback order based on the band */
  1561. rc = iwl3945_init_hw_rate_table(priv);
  1562. if (rc) {
  1563. IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
  1564. return -EIO;
  1565. }
  1566. return 0;
  1567. }
  1568. /**
  1569. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1570. *
  1571. * -- reset periodic timer
  1572. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1573. * -- correct coeffs for temp (can reset temp timer)
  1574. * -- save this temp as "last",
  1575. * -- send new set of gain settings to NIC
  1576. * NOTE: This should continue working, even when we're not associated,
  1577. * so we can keep our internal table of scan powers current. */
  1578. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1579. {
  1580. /* This will kick in the "brute force"
  1581. * iwl3945_hw_reg_comp_txpower_temp() below */
  1582. if (!iwl3945_is_temp_calib_needed(priv))
  1583. goto reschedule;
  1584. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1585. * This is based *only* on current temperature,
  1586. * ignoring any previous power measurements */
  1587. iwl3945_hw_reg_comp_txpower_temp(priv);
  1588. reschedule:
  1589. queue_delayed_work(priv->workqueue,
  1590. &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1591. }
  1592. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1593. {
  1594. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1595. _3945.thermal_periodic.work);
  1596. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1597. return;
  1598. mutex_lock(&priv->mutex);
  1599. iwl3945_reg_txpower_periodic(priv);
  1600. mutex_unlock(&priv->mutex);
  1601. }
  1602. /**
  1603. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1604. * for the channel.
  1605. *
  1606. * This function is used when initializing channel-info structs.
  1607. *
  1608. * NOTE: These channel groups do *NOT* match the bands above!
  1609. * These channel groups are based on factory-tested channels;
  1610. * on A-band, EEPROM's "group frequency" entries represent the top
  1611. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1612. */
  1613. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1614. const struct iwl_channel_info *ch_info)
  1615. {
  1616. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1617. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1618. u8 group;
  1619. u16 group_index = 0; /* based on factory calib frequencies */
  1620. u8 grp_channel;
  1621. /* Find the group index for the channel ... don't use index 1(?) */
  1622. if (iwl_legacy_is_channel_a_band(ch_info)) {
  1623. for (group = 1; group < 5; group++) {
  1624. grp_channel = ch_grp[group].group_channel;
  1625. if (ch_info->channel <= grp_channel) {
  1626. group_index = group;
  1627. break;
  1628. }
  1629. }
  1630. /* group 4 has a few channels *above* its factory cal freq */
  1631. if (group == 5)
  1632. group_index = 4;
  1633. } else
  1634. group_index = 0; /* 2.4 GHz, group 0 */
  1635. IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
  1636. group_index);
  1637. return group_index;
  1638. }
  1639. /**
  1640. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1641. *
  1642. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1643. * into radio/DSP gain settings table for requested power.
  1644. */
  1645. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1646. s8 requested_power,
  1647. s32 setting_index, s32 *new_index)
  1648. {
  1649. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1650. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1651. s32 index0, index1;
  1652. s32 power = 2 * requested_power;
  1653. s32 i;
  1654. const struct iwl3945_eeprom_txpower_sample *samples;
  1655. s32 gains0, gains1;
  1656. s32 res;
  1657. s32 denominator;
  1658. chnl_grp = &eeprom->groups[setting_index];
  1659. samples = chnl_grp->samples;
  1660. for (i = 0; i < 5; i++) {
  1661. if (power == samples[i].power) {
  1662. *new_index = samples[i].gain_index;
  1663. return 0;
  1664. }
  1665. }
  1666. if (power > samples[1].power) {
  1667. index0 = 0;
  1668. index1 = 1;
  1669. } else if (power > samples[2].power) {
  1670. index0 = 1;
  1671. index1 = 2;
  1672. } else if (power > samples[3].power) {
  1673. index0 = 2;
  1674. index1 = 3;
  1675. } else {
  1676. index0 = 3;
  1677. index1 = 4;
  1678. }
  1679. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1680. if (denominator == 0)
  1681. return -EINVAL;
  1682. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1683. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1684. res = gains0 + (gains1 - gains0) *
  1685. ((s32) power - (s32) samples[index0].power) / denominator +
  1686. (1 << 18);
  1687. *new_index = res >> 19;
  1688. return 0;
  1689. }
  1690. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1691. {
  1692. u32 i;
  1693. s32 rate_index;
  1694. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1695. const struct iwl3945_eeprom_txpower_group *group;
  1696. IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
  1697. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1698. s8 *clip_pwrs; /* table of power levels for each rate */
  1699. s8 satur_pwr; /* saturation power for each chnl group */
  1700. group = &eeprom->groups[i];
  1701. /* sanity check on factory saturation power value */
  1702. if (group->saturation_power < 40) {
  1703. IWL_WARN(priv, "Error: saturation power is %d, "
  1704. "less than minimum expected 40\n",
  1705. group->saturation_power);
  1706. return;
  1707. }
  1708. /*
  1709. * Derive requested power levels for each rate, based on
  1710. * hardware capabilities (saturation power for band).
  1711. * Basic value is 3dB down from saturation, with further
  1712. * power reductions for highest 3 data rates. These
  1713. * backoffs provide headroom for high rate modulation
  1714. * power peaks, without too much distortion (clipping).
  1715. */
  1716. /* we'll fill in this array with h/w max power levels */
  1717. clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
  1718. /* divide factory saturation power by 2 to find -3dB level */
  1719. satur_pwr = (s8) (group->saturation_power >> 1);
  1720. /* fill in channel group's nominal powers for each rate */
  1721. for (rate_index = 0;
  1722. rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
  1723. switch (rate_index) {
  1724. case IWL_RATE_36M_INDEX_TABLE:
  1725. if (i == 0) /* B/G */
  1726. *clip_pwrs = satur_pwr;
  1727. else /* A */
  1728. *clip_pwrs = satur_pwr - 5;
  1729. break;
  1730. case IWL_RATE_48M_INDEX_TABLE:
  1731. if (i == 0)
  1732. *clip_pwrs = satur_pwr - 7;
  1733. else
  1734. *clip_pwrs = satur_pwr - 10;
  1735. break;
  1736. case IWL_RATE_54M_INDEX_TABLE:
  1737. if (i == 0)
  1738. *clip_pwrs = satur_pwr - 9;
  1739. else
  1740. *clip_pwrs = satur_pwr - 12;
  1741. break;
  1742. default:
  1743. *clip_pwrs = satur_pwr;
  1744. break;
  1745. }
  1746. }
  1747. }
  1748. }
  1749. /**
  1750. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1751. *
  1752. * Second pass (during init) to set up priv->channel_info
  1753. *
  1754. * Set up Tx-power settings in our channel info database for each VALID
  1755. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1756. * and current temperature.
  1757. *
  1758. * Since this is based on current temperature (at init time), these values may
  1759. * not be valid for very long, but it gives us a starting/default point,
  1760. * and allows us to active (i.e. using Tx) scan.
  1761. *
  1762. * This does *not* write values to NIC, just sets up our internal table.
  1763. */
  1764. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1765. {
  1766. struct iwl_channel_info *ch_info = NULL;
  1767. struct iwl3945_channel_power_info *pwr_info;
  1768. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1769. int delta_index;
  1770. u8 rate_index;
  1771. u8 scan_tbl_index;
  1772. const s8 *clip_pwrs; /* array of power levels for each rate */
  1773. u8 gain, dsp_atten;
  1774. s8 power;
  1775. u8 pwr_index, base_pwr_index, a_band;
  1776. u8 i;
  1777. int temperature;
  1778. /* save temperature reference,
  1779. * so we can determine next time to calibrate */
  1780. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1781. priv->last_temperature = temperature;
  1782. iwl3945_hw_reg_init_channel_groups(priv);
  1783. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1784. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1785. i++, ch_info++) {
  1786. a_band = iwl_legacy_is_channel_a_band(ch_info);
  1787. if (!iwl_legacy_is_channel_valid(ch_info))
  1788. continue;
  1789. /* find this channel's channel group (*not* "band") index */
  1790. ch_info->group_index =
  1791. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1792. /* Get this chnlgrp's rate->max/clip-powers table */
  1793. clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
  1794. /* calculate power index *adjustment* value according to
  1795. * diff between current temperature and factory temperature */
  1796. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1797. eeprom->groups[ch_info->group_index].
  1798. temperature);
  1799. IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
  1800. ch_info->channel, delta_index, temperature +
  1801. IWL_TEMP_CONVERT);
  1802. /* set tx power value for all OFDM rates */
  1803. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1804. rate_index++) {
  1805. s32 uninitialized_var(power_idx);
  1806. int rc;
  1807. /* use channel group's clip-power table,
  1808. * but don't exceed channel's max power */
  1809. s8 pwr = min(ch_info->max_power_avg,
  1810. clip_pwrs[rate_index]);
  1811. pwr_info = &ch_info->power_info[rate_index];
  1812. /* get base (i.e. at factory-measured temperature)
  1813. * power table index for this rate's power */
  1814. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1815. ch_info->group_index,
  1816. &power_idx);
  1817. if (rc) {
  1818. IWL_ERR(priv, "Invalid power index\n");
  1819. return rc;
  1820. }
  1821. pwr_info->base_power_index = (u8) power_idx;
  1822. /* temperature compensate */
  1823. power_idx += delta_index;
  1824. /* stay within range of gain table */
  1825. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1826. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1827. pwr_info->requested_power = pwr;
  1828. pwr_info->power_table_index = (u8) power_idx;
  1829. pwr_info->tpc.tx_gain =
  1830. power_gain_table[a_band][power_idx].tx_gain;
  1831. pwr_info->tpc.dsp_atten =
  1832. power_gain_table[a_band][power_idx].dsp_atten;
  1833. }
  1834. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1835. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1836. power = pwr_info->requested_power +
  1837. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1838. pwr_index = pwr_info->power_table_index +
  1839. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1840. base_pwr_index = pwr_info->base_power_index +
  1841. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1842. /* stay within table range */
  1843. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1844. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1845. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1846. /* fill each CCK rate's iwl3945_channel_power_info structure
  1847. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1848. * NOTE: CCK rates start at end of OFDM rates! */
  1849. for (rate_index = 0;
  1850. rate_index < IWL_CCK_RATES; rate_index++) {
  1851. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1852. pwr_info->requested_power = power;
  1853. pwr_info->power_table_index = pwr_index;
  1854. pwr_info->base_power_index = base_pwr_index;
  1855. pwr_info->tpc.tx_gain = gain;
  1856. pwr_info->tpc.dsp_atten = dsp_atten;
  1857. }
  1858. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1859. for (scan_tbl_index = 0;
  1860. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1861. s32 actual_index = (scan_tbl_index == 0) ?
  1862. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1863. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1864. actual_index, clip_pwrs, ch_info, a_band);
  1865. }
  1866. }
  1867. return 0;
  1868. }
  1869. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  1870. {
  1871. int rc;
  1872. iwl_legacy_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  1873. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  1874. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  1875. if (rc < 0)
  1876. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  1877. return 0;
  1878. }
  1879. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  1880. {
  1881. int txq_id = txq->q.id;
  1882. struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
  1883. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  1884. iwl_legacy_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  1885. iwl_legacy_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  1886. iwl_legacy_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  1887. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  1888. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  1889. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  1890. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  1891. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  1892. /* fake read to flush all prev. writes */
  1893. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  1894. return 0;
  1895. }
  1896. /*
  1897. * HCMD utils
  1898. */
  1899. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  1900. {
  1901. switch (cmd_id) {
  1902. case REPLY_RXON:
  1903. return sizeof(struct iwl3945_rxon_cmd);
  1904. case POWER_TABLE_CMD:
  1905. return sizeof(struct iwl3945_powertable_cmd);
  1906. default:
  1907. return len;
  1908. }
  1909. }
  1910. static u16 iwl3945_build_addsta_hcmd(const struct iwl_legacy_addsta_cmd *cmd,
  1911. u8 *data)
  1912. {
  1913. struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
  1914. addsta->mode = cmd->mode;
  1915. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1916. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1917. addsta->station_flags = cmd->station_flags;
  1918. addsta->station_flags_msk = cmd->station_flags_msk;
  1919. addsta->tid_disable_tx = cpu_to_le16(0);
  1920. addsta->rate_n_flags = cmd->rate_n_flags;
  1921. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1922. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1923. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1924. return (u16)sizeof(struct iwl3945_addsta_cmd);
  1925. }
  1926. static int iwl3945_add_bssid_station(struct iwl_priv *priv,
  1927. const u8 *addr, u8 *sta_id_r)
  1928. {
  1929. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  1930. int ret;
  1931. u8 sta_id;
  1932. unsigned long flags;
  1933. if (sta_id_r)
  1934. *sta_id_r = IWL_INVALID_STATION;
  1935. ret = iwl_legacy_add_station_common(priv, ctx, addr, 0, NULL, &sta_id);
  1936. if (ret) {
  1937. IWL_ERR(priv, "Unable to add station %pM\n", addr);
  1938. return ret;
  1939. }
  1940. if (sta_id_r)
  1941. *sta_id_r = sta_id;
  1942. spin_lock_irqsave(&priv->sta_lock, flags);
  1943. priv->stations[sta_id].used |= IWL_STA_LOCAL;
  1944. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1945. return 0;
  1946. }
  1947. static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
  1948. struct ieee80211_vif *vif, bool add)
  1949. {
  1950. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  1951. int ret;
  1952. if (add) {
  1953. ret = iwl3945_add_bssid_station(priv, vif->bss_conf.bssid,
  1954. &vif_priv->ibss_bssid_sta_id);
  1955. if (ret)
  1956. return ret;
  1957. iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
  1958. (priv->band == IEEE80211_BAND_5GHZ) ?
  1959. IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP);
  1960. iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
  1961. return 0;
  1962. }
  1963. return iwl_legacy_remove_station(priv, vif_priv->ibss_bssid_sta_id,
  1964. vif->bss_conf.bssid);
  1965. }
  1966. /**
  1967. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  1968. */
  1969. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  1970. {
  1971. int rc, i, index, prev_index;
  1972. struct iwl3945_rate_scaling_cmd rate_cmd = {
  1973. .reserved = {0, 0, 0},
  1974. };
  1975. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  1976. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  1977. index = iwl3945_rates[i].table_rs_index;
  1978. table[index].rate_n_flags =
  1979. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  1980. table[index].try_cnt = priv->retry_rate;
  1981. prev_index = iwl3945_get_prev_ieee_rate(i);
  1982. table[index].next_rate_index =
  1983. iwl3945_rates[prev_index].table_rs_index;
  1984. }
  1985. switch (priv->band) {
  1986. case IEEE80211_BAND_5GHZ:
  1987. IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
  1988. /* If one of the following CCK rates is used,
  1989. * have it fall back to the 6M OFDM rate */
  1990. for (i = IWL_RATE_1M_INDEX_TABLE;
  1991. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  1992. table[i].next_rate_index =
  1993. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  1994. /* Don't fall back to CCK rates */
  1995. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  1996. IWL_RATE_9M_INDEX_TABLE;
  1997. /* Don't drop out of OFDM rates */
  1998. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  1999. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2000. break;
  2001. case IEEE80211_BAND_2GHZ:
  2002. IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
  2003. /* If an OFDM rate is used, have it fall back to the
  2004. * 1M CCK rates */
  2005. if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2006. iwl_legacy_is_associated(priv, IWL_RXON_CTX_BSS)) {
  2007. index = IWL_FIRST_CCK_RATE;
  2008. for (i = IWL_RATE_6M_INDEX_TABLE;
  2009. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2010. table[i].next_rate_index =
  2011. iwl3945_rates[index].table_rs_index;
  2012. index = IWL_RATE_11M_INDEX_TABLE;
  2013. /* CCK shouldn't fall back to OFDM... */
  2014. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2015. }
  2016. break;
  2017. default:
  2018. WARN_ON(1);
  2019. break;
  2020. }
  2021. /* Update the rate scaling for control frame Tx */
  2022. rate_cmd.table_id = 0;
  2023. rc = iwl_legacy_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2024. &rate_cmd);
  2025. if (rc)
  2026. return rc;
  2027. /* Update the rate scaling for data frame Tx */
  2028. rate_cmd.table_id = 1;
  2029. return iwl_legacy_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2030. &rate_cmd);
  2031. }
  2032. /* Called when initializing driver */
  2033. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2034. {
  2035. memset((void *)&priv->hw_params, 0,
  2036. sizeof(struct iwl_hw_params));
  2037. priv->_3945.shared_virt =
  2038. dma_alloc_coherent(&priv->pci_dev->dev,
  2039. sizeof(struct iwl3945_shared),
  2040. &priv->_3945.shared_phys, GFP_KERNEL);
  2041. if (!priv->_3945.shared_virt) {
  2042. IWL_ERR(priv, "failed to allocate pci memory\n");
  2043. return -ENOMEM;
  2044. }
  2045. /* Assign number of Usable TX queues */
  2046. priv->hw_params.max_txq_num = priv->cfg->base_params->num_of_queues;
  2047. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2048. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
  2049. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2050. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2051. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2052. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id = IWL3945_BROADCAST_ID;
  2053. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  2054. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2055. priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
  2056. priv->hw_params.beacon_time_tsf_bits = IWL3945_EXT_BEACON_TIME_POS;
  2057. return 0;
  2058. }
  2059. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2060. struct iwl3945_frame *frame, u8 rate)
  2061. {
  2062. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2063. unsigned int frame_size;
  2064. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2065. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2066. tx_beacon_cmd->tx.sta_id =
  2067. priv->contexts[IWL_RXON_CTX_BSS].bcast_sta_id;
  2068. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2069. frame_size = iwl3945_fill_beacon_frame(priv,
  2070. tx_beacon_cmd->frame,
  2071. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2072. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2073. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2074. tx_beacon_cmd->tx.rate = rate;
  2075. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2076. TX_CMD_FLG_TSF_MSK);
  2077. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2078. tx_beacon_cmd->tx.supp_rates[0] =
  2079. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2080. tx_beacon_cmd->tx.supp_rates[1] =
  2081. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2082. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2083. }
  2084. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2085. {
  2086. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2087. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2088. }
  2089. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2090. {
  2091. INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
  2092. iwl3945_bg_reg_txpower_periodic);
  2093. }
  2094. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2095. {
  2096. cancel_delayed_work(&priv->_3945.thermal_periodic);
  2097. }
  2098. /* check contents of special bootstrap uCode SRAM */
  2099. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2100. {
  2101. __le32 *image = priv->ucode_boot.v_addr;
  2102. u32 len = priv->ucode_boot.len;
  2103. u32 reg;
  2104. u32 val;
  2105. IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
  2106. /* verify BSM SRAM contents */
  2107. val = iwl_legacy_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2108. for (reg = BSM_SRAM_LOWER_BOUND;
  2109. reg < BSM_SRAM_LOWER_BOUND + len;
  2110. reg += sizeof(u32), image++) {
  2111. val = iwl_legacy_read_prph(priv, reg);
  2112. if (val != le32_to_cpu(*image)) {
  2113. IWL_ERR(priv, "BSM uCode verification failed at "
  2114. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2115. BSM_SRAM_LOWER_BOUND,
  2116. reg - BSM_SRAM_LOWER_BOUND, len,
  2117. val, le32_to_cpu(*image));
  2118. return -EIO;
  2119. }
  2120. }
  2121. IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
  2122. return 0;
  2123. }
  2124. /******************************************************************************
  2125. *
  2126. * EEPROM related functions
  2127. *
  2128. ******************************************************************************/
  2129. /*
  2130. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2131. * embedded controller) as EEPROM reader; each read is a series of pulses
  2132. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2133. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2134. * simply claims ownership, which should be safe when this function is called
  2135. * (i.e. before loading uCode!).
  2136. */
  2137. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2138. {
  2139. _iwl_legacy_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2140. return 0;
  2141. }
  2142. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2143. {
  2144. return;
  2145. }
  2146. /**
  2147. * iwl3945_load_bsm - Load bootstrap instructions
  2148. *
  2149. * BSM operation:
  2150. *
  2151. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2152. * in special SRAM that does not power down during RFKILL. When powering back
  2153. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2154. * the bootstrap program into the on-board processor, and starts it.
  2155. *
  2156. * The bootstrap program loads (via DMA) instructions and data for a new
  2157. * program from host DRAM locations indicated by the host driver in the
  2158. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2159. * automatically.
  2160. *
  2161. * When initializing the NIC, the host driver points the BSM to the
  2162. * "initialize" uCode image. This uCode sets up some internal data, then
  2163. * notifies host via "initialize alive" that it is complete.
  2164. *
  2165. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2166. * normal runtime uCode instructions and a backup uCode data cache buffer
  2167. * (filled initially with starting data values for the on-board processor),
  2168. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2169. * which begins normal operation.
  2170. *
  2171. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2172. * the backup data cache in DRAM before SRAM is powered down.
  2173. *
  2174. * When powering back up, the BSM loads the bootstrap program. This reloads
  2175. * the runtime uCode instructions and the backup data cache into SRAM,
  2176. * and re-launches the runtime uCode from where it left off.
  2177. */
  2178. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2179. {
  2180. __le32 *image = priv->ucode_boot.v_addr;
  2181. u32 len = priv->ucode_boot.len;
  2182. dma_addr_t pinst;
  2183. dma_addr_t pdata;
  2184. u32 inst_len;
  2185. u32 data_len;
  2186. int rc;
  2187. int i;
  2188. u32 done;
  2189. u32 reg_offset;
  2190. IWL_DEBUG_INFO(priv, "Begin load bsm\n");
  2191. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2192. if (len > IWL39_MAX_BSM_SIZE)
  2193. return -EINVAL;
  2194. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2195. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2196. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2197. * after the "initialize" uCode has run, to point to
  2198. * runtime/protocol instructions and backup data cache. */
  2199. pinst = priv->ucode_init.p_addr;
  2200. pdata = priv->ucode_init_data.p_addr;
  2201. inst_len = priv->ucode_init.len;
  2202. data_len = priv->ucode_init_data.len;
  2203. iwl_legacy_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2204. iwl_legacy_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2205. iwl_legacy_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2206. iwl_legacy_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2207. /* Fill BSM memory with bootstrap instructions */
  2208. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2209. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2210. reg_offset += sizeof(u32), image++)
  2211. _iwl_legacy_write_prph(priv, reg_offset,
  2212. le32_to_cpu(*image));
  2213. rc = iwl3945_verify_bsm(priv);
  2214. if (rc)
  2215. return rc;
  2216. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2217. iwl_legacy_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2218. iwl_legacy_write_prph(priv, BSM_WR_MEM_DST_REG,
  2219. IWL39_RTC_INST_LOWER_BOUND);
  2220. iwl_legacy_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2221. /* Load bootstrap code into instruction SRAM now,
  2222. * to prepare to load "initialize" uCode */
  2223. iwl_legacy_write_prph(priv, BSM_WR_CTRL_REG,
  2224. BSM_WR_CTRL_REG_BIT_START);
  2225. /* Wait for load of bootstrap uCode to finish */
  2226. for (i = 0; i < 100; i++) {
  2227. done = iwl_legacy_read_prph(priv, BSM_WR_CTRL_REG);
  2228. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2229. break;
  2230. udelay(10);
  2231. }
  2232. if (i < 100)
  2233. IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
  2234. else {
  2235. IWL_ERR(priv, "BSM write did not complete!\n");
  2236. return -EIO;
  2237. }
  2238. /* Enable future boot loads whenever power management unit triggers it
  2239. * (e.g. when powering back up after power-save shutdown) */
  2240. iwl_legacy_write_prph(priv, BSM_WR_CTRL_REG,
  2241. BSM_WR_CTRL_REG_BIT_START_EN);
  2242. return 0;
  2243. }
  2244. static struct iwl_hcmd_ops iwl3945_hcmd = {
  2245. .rxon_assoc = iwl3945_send_rxon_assoc,
  2246. .commit_rxon = iwl3945_commit_rxon,
  2247. };
  2248. static struct iwl_lib_ops iwl3945_lib = {
  2249. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2250. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2251. .txq_init = iwl3945_hw_tx_queue_init,
  2252. .load_ucode = iwl3945_load_bsm,
  2253. .dump_nic_error_log = iwl3945_dump_nic_error_log,
  2254. .apm_ops = {
  2255. .init = iwl3945_apm_init,
  2256. .config = iwl3945_nic_config,
  2257. },
  2258. .eeprom_ops = {
  2259. .regulatory_bands = {
  2260. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2261. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2262. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2263. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2264. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2265. EEPROM_REGULATORY_BAND_NO_HT40,
  2266. EEPROM_REGULATORY_BAND_NO_HT40,
  2267. },
  2268. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2269. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2270. },
  2271. .send_tx_power = iwl3945_send_tx_power,
  2272. .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
  2273. .debugfs_ops = {
  2274. .rx_stats_read = iwl3945_ucode_rx_stats_read,
  2275. .tx_stats_read = iwl3945_ucode_tx_stats_read,
  2276. .general_stats_read = iwl3945_ucode_general_stats_read,
  2277. },
  2278. };
  2279. static const struct iwl_legacy_ops iwl3945_legacy_ops = {
  2280. .post_associate = iwl3945_post_associate,
  2281. .config_ap = iwl3945_config_ap,
  2282. .manage_ibss_station = iwl3945_manage_ibss_station,
  2283. };
  2284. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2285. .get_hcmd_size = iwl3945_get_hcmd_size,
  2286. .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
  2287. .request_scan = iwl3945_request_scan,
  2288. .post_scan = iwl3945_post_scan,
  2289. };
  2290. static const struct iwl_ops iwl3945_ops = {
  2291. .lib = &iwl3945_lib,
  2292. .hcmd = &iwl3945_hcmd,
  2293. .utils = &iwl3945_hcmd_utils,
  2294. .led = &iwl3945_led_ops,
  2295. .legacy = &iwl3945_legacy_ops,
  2296. .ieee80211_ops = &iwl3945_hw_ops,
  2297. };
  2298. static struct iwl_base_params iwl3945_base_params = {
  2299. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2300. .num_of_queues = IWL39_NUM_QUEUES,
  2301. .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
  2302. .set_l0s = false,
  2303. .use_bsm = true,
  2304. .led_compensation = 64,
  2305. .wd_timeout = IWL_DEF_WD_TIMEOUT,
  2306. };
  2307. static struct iwl_cfg iwl3945_bg_cfg = {
  2308. .name = "3945BG",
  2309. .fw_name_pre = IWL3945_FW_PRE,
  2310. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2311. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2312. .sku = IWL_SKU_G,
  2313. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2314. .ops = &iwl3945_ops,
  2315. .mod_params = &iwl3945_mod_params,
  2316. .base_params = &iwl3945_base_params,
  2317. .led_mode = IWL_LED_BLINK,
  2318. };
  2319. static struct iwl_cfg iwl3945_abg_cfg = {
  2320. .name = "3945ABG",
  2321. .fw_name_pre = IWL3945_FW_PRE,
  2322. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2323. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2324. .sku = IWL_SKU_A|IWL_SKU_G,
  2325. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2326. .ops = &iwl3945_ops,
  2327. .mod_params = &iwl3945_mod_params,
  2328. .base_params = &iwl3945_base_params,
  2329. .led_mode = IWL_LED_BLINK,
  2330. };
  2331. DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
  2332. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2333. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2334. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2335. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2336. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2337. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2338. {0}
  2339. };
  2340. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);