dma.c 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/slab.h>
  32. #include <asm/div64.h>
  33. /* Required number of TX DMA slots per TX frame.
  34. * This currently is 2, because we put the header and the ieee80211 frame
  35. * into separate slots. */
  36. #define TX_SLOTS_PER_FRAME 2
  37. /* 32bit DMA ops. */
  38. static
  39. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  40. int slot,
  41. struct b43_dmadesc_meta **meta)
  42. {
  43. struct b43_dmadesc32 *desc;
  44. *meta = &(ring->meta[slot]);
  45. desc = ring->descbase;
  46. desc = &(desc[slot]);
  47. return (struct b43_dmadesc_generic *)desc;
  48. }
  49. static void op32_fill_descriptor(struct b43_dmaring *ring,
  50. struct b43_dmadesc_generic *desc,
  51. dma_addr_t dmaaddr, u16 bufsize,
  52. int start, int end, int irq)
  53. {
  54. struct b43_dmadesc32 *descbase = ring->descbase;
  55. int slot;
  56. u32 ctl;
  57. u32 addr;
  58. u32 addrext;
  59. slot = (int)(&(desc->dma32) - descbase);
  60. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  61. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  62. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  63. >> SSB_DMA_TRANSLATION_SHIFT;
  64. addr |= ring->dev->dma.translation;
  65. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  66. if (slot == ring->nr_slots - 1)
  67. ctl |= B43_DMA32_DCTL_DTABLEEND;
  68. if (start)
  69. ctl |= B43_DMA32_DCTL_FRAMESTART;
  70. if (end)
  71. ctl |= B43_DMA32_DCTL_FRAMEEND;
  72. if (irq)
  73. ctl |= B43_DMA32_DCTL_IRQ;
  74. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  75. & B43_DMA32_DCTL_ADDREXT_MASK;
  76. desc->dma32.control = cpu_to_le32(ctl);
  77. desc->dma32.address = cpu_to_le32(addr);
  78. }
  79. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXINDEX,
  82. (u32) (slot * sizeof(struct b43_dmadesc32)));
  83. }
  84. static void op32_tx_suspend(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. | B43_DMA32_TXSUSPEND);
  88. }
  89. static void op32_tx_resume(struct b43_dmaring *ring)
  90. {
  91. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  92. & ~B43_DMA32_TXSUSPEND);
  93. }
  94. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  95. {
  96. u32 val;
  97. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  98. val &= B43_DMA32_RXDPTR;
  99. return (val / sizeof(struct b43_dmadesc32));
  100. }
  101. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  102. {
  103. b43_dma_write(ring, B43_DMA32_RXINDEX,
  104. (u32) (slot * sizeof(struct b43_dmadesc32)));
  105. }
  106. static const struct b43_dma_ops dma32_ops = {
  107. .idx2desc = op32_idx2desc,
  108. .fill_descriptor = op32_fill_descriptor,
  109. .poke_tx = op32_poke_tx,
  110. .tx_suspend = op32_tx_suspend,
  111. .tx_resume = op32_tx_resume,
  112. .get_current_rxslot = op32_get_current_rxslot,
  113. .set_current_rxslot = op32_set_current_rxslot,
  114. };
  115. /* 64bit DMA ops. */
  116. static
  117. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  118. int slot,
  119. struct b43_dmadesc_meta **meta)
  120. {
  121. struct b43_dmadesc64 *desc;
  122. *meta = &(ring->meta[slot]);
  123. desc = ring->descbase;
  124. desc = &(desc[slot]);
  125. return (struct b43_dmadesc_generic *)desc;
  126. }
  127. static void op64_fill_descriptor(struct b43_dmaring *ring,
  128. struct b43_dmadesc_generic *desc,
  129. dma_addr_t dmaaddr, u16 bufsize,
  130. int start, int end, int irq)
  131. {
  132. struct b43_dmadesc64 *descbase = ring->descbase;
  133. int slot;
  134. u32 ctl0 = 0, ctl1 = 0;
  135. u32 addrlo, addrhi;
  136. u32 addrext;
  137. slot = (int)(&(desc->dma64) - descbase);
  138. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  139. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  140. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  141. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  142. >> SSB_DMA_TRANSLATION_SHIFT;
  143. addrhi |= (ring->dev->dma.translation << 1);
  144. if (slot == ring->nr_slots - 1)
  145. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  146. if (start)
  147. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  148. if (end)
  149. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  150. if (irq)
  151. ctl0 |= B43_DMA64_DCTL0_IRQ;
  152. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  153. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  154. & B43_DMA64_DCTL1_ADDREXT_MASK;
  155. desc->dma64.control0 = cpu_to_le32(ctl0);
  156. desc->dma64.control1 = cpu_to_le32(ctl1);
  157. desc->dma64.address_low = cpu_to_le32(addrlo);
  158. desc->dma64.address_high = cpu_to_le32(addrhi);
  159. }
  160. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  161. {
  162. b43_dma_write(ring, B43_DMA64_TXINDEX,
  163. (u32) (slot * sizeof(struct b43_dmadesc64)));
  164. }
  165. static void op64_tx_suspend(struct b43_dmaring *ring)
  166. {
  167. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  168. | B43_DMA64_TXSUSPEND);
  169. }
  170. static void op64_tx_resume(struct b43_dmaring *ring)
  171. {
  172. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  173. & ~B43_DMA64_TXSUSPEND);
  174. }
  175. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  176. {
  177. u32 val;
  178. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  179. val &= B43_DMA64_RXSTATDPTR;
  180. return (val / sizeof(struct b43_dmadesc64));
  181. }
  182. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  183. {
  184. b43_dma_write(ring, B43_DMA64_RXINDEX,
  185. (u32) (slot * sizeof(struct b43_dmadesc64)));
  186. }
  187. static const struct b43_dma_ops dma64_ops = {
  188. .idx2desc = op64_idx2desc,
  189. .fill_descriptor = op64_fill_descriptor,
  190. .poke_tx = op64_poke_tx,
  191. .tx_suspend = op64_tx_suspend,
  192. .tx_resume = op64_tx_resume,
  193. .get_current_rxslot = op64_get_current_rxslot,
  194. .set_current_rxslot = op64_set_current_rxslot,
  195. };
  196. static inline int free_slots(struct b43_dmaring *ring)
  197. {
  198. return (ring->nr_slots - ring->used_slots);
  199. }
  200. static inline int next_slot(struct b43_dmaring *ring, int slot)
  201. {
  202. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  203. if (slot == ring->nr_slots - 1)
  204. return 0;
  205. return slot + 1;
  206. }
  207. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  208. {
  209. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  210. if (slot == 0)
  211. return ring->nr_slots - 1;
  212. return slot - 1;
  213. }
  214. #ifdef CONFIG_B43_DEBUG
  215. static void update_max_used_slots(struct b43_dmaring *ring,
  216. int current_used_slots)
  217. {
  218. if (current_used_slots <= ring->max_used_slots)
  219. return;
  220. ring->max_used_slots = current_used_slots;
  221. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  222. b43dbg(ring->dev->wl,
  223. "max_used_slots increased to %d on %s ring %d\n",
  224. ring->max_used_slots,
  225. ring->tx ? "TX" : "RX", ring->index);
  226. }
  227. }
  228. #else
  229. static inline
  230. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  231. {
  232. }
  233. #endif /* DEBUG */
  234. /* Request a slot for usage. */
  235. static inline int request_slot(struct b43_dmaring *ring)
  236. {
  237. int slot;
  238. B43_WARN_ON(!ring->tx);
  239. B43_WARN_ON(ring->stopped);
  240. B43_WARN_ON(free_slots(ring) == 0);
  241. slot = next_slot(ring, ring->current_slot);
  242. ring->current_slot = slot;
  243. ring->used_slots++;
  244. update_max_used_slots(ring, ring->used_slots);
  245. return slot;
  246. }
  247. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  248. {
  249. static const u16 map64[] = {
  250. B43_MMIO_DMA64_BASE0,
  251. B43_MMIO_DMA64_BASE1,
  252. B43_MMIO_DMA64_BASE2,
  253. B43_MMIO_DMA64_BASE3,
  254. B43_MMIO_DMA64_BASE4,
  255. B43_MMIO_DMA64_BASE5,
  256. };
  257. static const u16 map32[] = {
  258. B43_MMIO_DMA32_BASE0,
  259. B43_MMIO_DMA32_BASE1,
  260. B43_MMIO_DMA32_BASE2,
  261. B43_MMIO_DMA32_BASE3,
  262. B43_MMIO_DMA32_BASE4,
  263. B43_MMIO_DMA32_BASE5,
  264. };
  265. if (type == B43_DMA_64BIT) {
  266. B43_WARN_ON(!(controller_idx >= 0 &&
  267. controller_idx < ARRAY_SIZE(map64)));
  268. return map64[controller_idx];
  269. }
  270. B43_WARN_ON(!(controller_idx >= 0 &&
  271. controller_idx < ARRAY_SIZE(map32)));
  272. return map32[controller_idx];
  273. }
  274. static inline
  275. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  276. unsigned char *buf, size_t len, int tx)
  277. {
  278. dma_addr_t dmaaddr;
  279. if (tx) {
  280. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  281. buf, len, DMA_TO_DEVICE);
  282. } else {
  283. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  284. buf, len, DMA_FROM_DEVICE);
  285. }
  286. return dmaaddr;
  287. }
  288. static inline
  289. void unmap_descbuffer(struct b43_dmaring *ring,
  290. dma_addr_t addr, size_t len, int tx)
  291. {
  292. if (tx) {
  293. dma_unmap_single(ring->dev->dev->dma_dev,
  294. addr, len, DMA_TO_DEVICE);
  295. } else {
  296. dma_unmap_single(ring->dev->dev->dma_dev,
  297. addr, len, DMA_FROM_DEVICE);
  298. }
  299. }
  300. static inline
  301. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  302. dma_addr_t addr, size_t len)
  303. {
  304. B43_WARN_ON(ring->tx);
  305. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  306. addr, len, DMA_FROM_DEVICE);
  307. }
  308. static inline
  309. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  310. dma_addr_t addr, size_t len)
  311. {
  312. B43_WARN_ON(ring->tx);
  313. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  314. addr, len, DMA_FROM_DEVICE);
  315. }
  316. static inline
  317. void free_descriptor_buffer(struct b43_dmaring *ring,
  318. struct b43_dmadesc_meta *meta)
  319. {
  320. if (meta->skb) {
  321. dev_kfree_skb_any(meta->skb);
  322. meta->skb = NULL;
  323. }
  324. }
  325. static int alloc_ringmemory(struct b43_dmaring *ring)
  326. {
  327. gfp_t flags = GFP_KERNEL;
  328. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  329. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  330. * has shown that 4K is sufficient for the latter as long as the buffer
  331. * does not cross an 8K boundary.
  332. *
  333. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  334. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  335. * which accounts for the GFP_DMA flag below.
  336. *
  337. * The flags here must match the flags in free_ringmemory below!
  338. */
  339. if (ring->type == B43_DMA_64BIT)
  340. flags |= GFP_DMA;
  341. ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
  342. B43_DMA_RINGMEMSIZE,
  343. &(ring->dmabase), flags);
  344. if (!ring->descbase) {
  345. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  346. return -ENOMEM;
  347. }
  348. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  349. return 0;
  350. }
  351. static void free_ringmemory(struct b43_dmaring *ring)
  352. {
  353. dma_free_coherent(ring->dev->dev->dma_dev, B43_DMA_RINGMEMSIZE,
  354. ring->descbase, ring->dmabase);
  355. }
  356. /* Reset the RX DMA channel */
  357. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  358. enum b43_dmatype type)
  359. {
  360. int i;
  361. u32 value;
  362. u16 offset;
  363. might_sleep();
  364. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  365. b43_write32(dev, mmio_base + offset, 0);
  366. for (i = 0; i < 10; i++) {
  367. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  368. B43_DMA32_RXSTATUS;
  369. value = b43_read32(dev, mmio_base + offset);
  370. if (type == B43_DMA_64BIT) {
  371. value &= B43_DMA64_RXSTAT;
  372. if (value == B43_DMA64_RXSTAT_DISABLED) {
  373. i = -1;
  374. break;
  375. }
  376. } else {
  377. value &= B43_DMA32_RXSTATE;
  378. if (value == B43_DMA32_RXSTAT_DISABLED) {
  379. i = -1;
  380. break;
  381. }
  382. }
  383. msleep(1);
  384. }
  385. if (i != -1) {
  386. b43err(dev->wl, "DMA RX reset timed out\n");
  387. return -ENODEV;
  388. }
  389. return 0;
  390. }
  391. /* Reset the TX DMA channel */
  392. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  393. enum b43_dmatype type)
  394. {
  395. int i;
  396. u32 value;
  397. u16 offset;
  398. might_sleep();
  399. for (i = 0; i < 10; i++) {
  400. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  401. B43_DMA32_TXSTATUS;
  402. value = b43_read32(dev, mmio_base + offset);
  403. if (type == B43_DMA_64BIT) {
  404. value &= B43_DMA64_TXSTAT;
  405. if (value == B43_DMA64_TXSTAT_DISABLED ||
  406. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  407. value == B43_DMA64_TXSTAT_STOPPED)
  408. break;
  409. } else {
  410. value &= B43_DMA32_TXSTATE;
  411. if (value == B43_DMA32_TXSTAT_DISABLED ||
  412. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  413. value == B43_DMA32_TXSTAT_STOPPED)
  414. break;
  415. }
  416. msleep(1);
  417. }
  418. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  419. b43_write32(dev, mmio_base + offset, 0);
  420. for (i = 0; i < 10; i++) {
  421. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  422. B43_DMA32_TXSTATUS;
  423. value = b43_read32(dev, mmio_base + offset);
  424. if (type == B43_DMA_64BIT) {
  425. value &= B43_DMA64_TXSTAT;
  426. if (value == B43_DMA64_TXSTAT_DISABLED) {
  427. i = -1;
  428. break;
  429. }
  430. } else {
  431. value &= B43_DMA32_TXSTATE;
  432. if (value == B43_DMA32_TXSTAT_DISABLED) {
  433. i = -1;
  434. break;
  435. }
  436. }
  437. msleep(1);
  438. }
  439. if (i != -1) {
  440. b43err(dev->wl, "DMA TX reset timed out\n");
  441. return -ENODEV;
  442. }
  443. /* ensure the reset is completed. */
  444. msleep(1);
  445. return 0;
  446. }
  447. /* Check if a DMA mapping address is invalid. */
  448. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  449. dma_addr_t addr,
  450. size_t buffersize, bool dma_to_device)
  451. {
  452. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  453. return 1;
  454. switch (ring->type) {
  455. case B43_DMA_30BIT:
  456. if ((u64)addr + buffersize > (1ULL << 30))
  457. goto address_error;
  458. break;
  459. case B43_DMA_32BIT:
  460. if ((u64)addr + buffersize > (1ULL << 32))
  461. goto address_error;
  462. break;
  463. case B43_DMA_64BIT:
  464. /* Currently we can't have addresses beyond
  465. * 64bit in the kernel. */
  466. break;
  467. }
  468. /* The address is OK. */
  469. return 0;
  470. address_error:
  471. /* We can't support this address. Unmap it again. */
  472. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  473. return 1;
  474. }
  475. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  476. {
  477. unsigned char *f = skb->data + ring->frameoffset;
  478. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  479. }
  480. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  481. {
  482. struct b43_rxhdr_fw4 *rxhdr;
  483. unsigned char *frame;
  484. /* This poisons the RX buffer to detect DMA failures. */
  485. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  486. rxhdr->frame_len = 0;
  487. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  488. frame = skb->data + ring->frameoffset;
  489. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  490. }
  491. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  492. struct b43_dmadesc_generic *desc,
  493. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  494. {
  495. dma_addr_t dmaaddr;
  496. struct sk_buff *skb;
  497. B43_WARN_ON(ring->tx);
  498. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  499. if (unlikely(!skb))
  500. return -ENOMEM;
  501. b43_poison_rx_buffer(ring, skb);
  502. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  503. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  504. /* ugh. try to realloc in zone_dma */
  505. gfp_flags |= GFP_DMA;
  506. dev_kfree_skb_any(skb);
  507. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  508. if (unlikely(!skb))
  509. return -ENOMEM;
  510. b43_poison_rx_buffer(ring, skb);
  511. dmaaddr = map_descbuffer(ring, skb->data,
  512. ring->rx_buffersize, 0);
  513. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  514. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  515. dev_kfree_skb_any(skb);
  516. return -EIO;
  517. }
  518. }
  519. meta->skb = skb;
  520. meta->dmaaddr = dmaaddr;
  521. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  522. ring->rx_buffersize, 0, 0, 0);
  523. return 0;
  524. }
  525. /* Allocate the initial descbuffers.
  526. * This is used for an RX ring only.
  527. */
  528. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  529. {
  530. int i, err = -ENOMEM;
  531. struct b43_dmadesc_generic *desc;
  532. struct b43_dmadesc_meta *meta;
  533. for (i = 0; i < ring->nr_slots; i++) {
  534. desc = ring->ops->idx2desc(ring, i, &meta);
  535. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  536. if (err) {
  537. b43err(ring->dev->wl,
  538. "Failed to allocate initial descbuffers\n");
  539. goto err_unwind;
  540. }
  541. }
  542. mb();
  543. ring->used_slots = ring->nr_slots;
  544. err = 0;
  545. out:
  546. return err;
  547. err_unwind:
  548. for (i--; i >= 0; i--) {
  549. desc = ring->ops->idx2desc(ring, i, &meta);
  550. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  551. dev_kfree_skb(meta->skb);
  552. }
  553. goto out;
  554. }
  555. /* Do initial setup of the DMA controller.
  556. * Reset the controller, write the ring busaddress
  557. * and switch the "enable" bit on.
  558. */
  559. static int dmacontroller_setup(struct b43_dmaring *ring)
  560. {
  561. int err = 0;
  562. u32 value;
  563. u32 addrext;
  564. u32 trans = ring->dev->dma.translation;
  565. if (ring->tx) {
  566. if (ring->type == B43_DMA_64BIT) {
  567. u64 ringbase = (u64) (ring->dmabase);
  568. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  569. >> SSB_DMA_TRANSLATION_SHIFT;
  570. value = B43_DMA64_TXENABLE;
  571. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  572. & B43_DMA64_TXADDREXT_MASK;
  573. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  574. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  575. (ringbase & 0xFFFFFFFF));
  576. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  577. ((ringbase >> 32) &
  578. ~SSB_DMA_TRANSLATION_MASK)
  579. | (trans << 1));
  580. } else {
  581. u32 ringbase = (u32) (ring->dmabase);
  582. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  583. >> SSB_DMA_TRANSLATION_SHIFT;
  584. value = B43_DMA32_TXENABLE;
  585. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  586. & B43_DMA32_TXADDREXT_MASK;
  587. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  588. b43_dma_write(ring, B43_DMA32_TXRING,
  589. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  590. | trans);
  591. }
  592. } else {
  593. err = alloc_initial_descbuffers(ring);
  594. if (err)
  595. goto out;
  596. if (ring->type == B43_DMA_64BIT) {
  597. u64 ringbase = (u64) (ring->dmabase);
  598. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  599. >> SSB_DMA_TRANSLATION_SHIFT;
  600. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  601. value |= B43_DMA64_RXENABLE;
  602. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  603. & B43_DMA64_RXADDREXT_MASK;
  604. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  605. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  606. (ringbase & 0xFFFFFFFF));
  607. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  608. ((ringbase >> 32) &
  609. ~SSB_DMA_TRANSLATION_MASK)
  610. | (trans << 1));
  611. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  612. sizeof(struct b43_dmadesc64));
  613. } else {
  614. u32 ringbase = (u32) (ring->dmabase);
  615. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  616. >> SSB_DMA_TRANSLATION_SHIFT;
  617. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  618. value |= B43_DMA32_RXENABLE;
  619. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  620. & B43_DMA32_RXADDREXT_MASK;
  621. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  622. b43_dma_write(ring, B43_DMA32_RXRING,
  623. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  624. | trans);
  625. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  626. sizeof(struct b43_dmadesc32));
  627. }
  628. }
  629. out:
  630. return err;
  631. }
  632. /* Shutdown the DMA controller. */
  633. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  634. {
  635. if (ring->tx) {
  636. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  637. ring->type);
  638. if (ring->type == B43_DMA_64BIT) {
  639. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  640. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  641. } else
  642. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  643. } else {
  644. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  645. ring->type);
  646. if (ring->type == B43_DMA_64BIT) {
  647. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  648. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  649. } else
  650. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  651. }
  652. }
  653. static void free_all_descbuffers(struct b43_dmaring *ring)
  654. {
  655. struct b43_dmadesc_meta *meta;
  656. int i;
  657. if (!ring->used_slots)
  658. return;
  659. for (i = 0; i < ring->nr_slots; i++) {
  660. /* get meta - ignore returned value */
  661. ring->ops->idx2desc(ring, i, &meta);
  662. if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
  663. B43_WARN_ON(!ring->tx);
  664. continue;
  665. }
  666. if (ring->tx) {
  667. unmap_descbuffer(ring, meta->dmaaddr,
  668. meta->skb->len, 1);
  669. } else {
  670. unmap_descbuffer(ring, meta->dmaaddr,
  671. ring->rx_buffersize, 0);
  672. }
  673. free_descriptor_buffer(ring, meta);
  674. }
  675. }
  676. static u64 supported_dma_mask(struct b43_wldev *dev)
  677. {
  678. u32 tmp;
  679. u16 mmio_base;
  680. tmp = b43_read32(dev, SSB_TMSHIGH);
  681. if (tmp & SSB_TMSHIGH_DMA64)
  682. return DMA_BIT_MASK(64);
  683. mmio_base = b43_dmacontroller_base(0, 0);
  684. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  685. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  686. if (tmp & B43_DMA32_TXADDREXT_MASK)
  687. return DMA_BIT_MASK(32);
  688. return DMA_BIT_MASK(30);
  689. }
  690. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  691. {
  692. if (dmamask == DMA_BIT_MASK(30))
  693. return B43_DMA_30BIT;
  694. if (dmamask == DMA_BIT_MASK(32))
  695. return B43_DMA_32BIT;
  696. if (dmamask == DMA_BIT_MASK(64))
  697. return B43_DMA_64BIT;
  698. B43_WARN_ON(1);
  699. return B43_DMA_30BIT;
  700. }
  701. /* Main initialization function. */
  702. static
  703. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  704. int controller_index,
  705. int for_tx,
  706. enum b43_dmatype type)
  707. {
  708. struct b43_dmaring *ring;
  709. int i, err;
  710. dma_addr_t dma_test;
  711. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  712. if (!ring)
  713. goto out;
  714. ring->nr_slots = B43_RXRING_SLOTS;
  715. if (for_tx)
  716. ring->nr_slots = B43_TXRING_SLOTS;
  717. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  718. GFP_KERNEL);
  719. if (!ring->meta)
  720. goto err_kfree_ring;
  721. for (i = 0; i < ring->nr_slots; i++)
  722. ring->meta->skb = B43_DMA_PTR_POISON;
  723. ring->type = type;
  724. ring->dev = dev;
  725. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  726. ring->index = controller_index;
  727. if (type == B43_DMA_64BIT)
  728. ring->ops = &dma64_ops;
  729. else
  730. ring->ops = &dma32_ops;
  731. if (for_tx) {
  732. ring->tx = 1;
  733. ring->current_slot = -1;
  734. } else {
  735. if (ring->index == 0) {
  736. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  737. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  738. } else
  739. B43_WARN_ON(1);
  740. }
  741. #ifdef CONFIG_B43_DEBUG
  742. ring->last_injected_overflow = jiffies;
  743. #endif
  744. if (for_tx) {
  745. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  746. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  747. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  748. b43_txhdr_size(dev),
  749. GFP_KERNEL);
  750. if (!ring->txhdr_cache)
  751. goto err_kfree_meta;
  752. /* test for ability to dma to txhdr_cache */
  753. dma_test = dma_map_single(dev->dev->dma_dev,
  754. ring->txhdr_cache,
  755. b43_txhdr_size(dev),
  756. DMA_TO_DEVICE);
  757. if (b43_dma_mapping_error(ring, dma_test,
  758. b43_txhdr_size(dev), 1)) {
  759. /* ugh realloc */
  760. kfree(ring->txhdr_cache);
  761. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  762. b43_txhdr_size(dev),
  763. GFP_KERNEL | GFP_DMA);
  764. if (!ring->txhdr_cache)
  765. goto err_kfree_meta;
  766. dma_test = dma_map_single(dev->dev->dma_dev,
  767. ring->txhdr_cache,
  768. b43_txhdr_size(dev),
  769. DMA_TO_DEVICE);
  770. if (b43_dma_mapping_error(ring, dma_test,
  771. b43_txhdr_size(dev), 1)) {
  772. b43err(dev->wl,
  773. "TXHDR DMA allocation failed\n");
  774. goto err_kfree_txhdr_cache;
  775. }
  776. }
  777. dma_unmap_single(dev->dev->dma_dev,
  778. dma_test, b43_txhdr_size(dev),
  779. DMA_TO_DEVICE);
  780. }
  781. err = alloc_ringmemory(ring);
  782. if (err)
  783. goto err_kfree_txhdr_cache;
  784. err = dmacontroller_setup(ring);
  785. if (err)
  786. goto err_free_ringmemory;
  787. out:
  788. return ring;
  789. err_free_ringmemory:
  790. free_ringmemory(ring);
  791. err_kfree_txhdr_cache:
  792. kfree(ring->txhdr_cache);
  793. err_kfree_meta:
  794. kfree(ring->meta);
  795. err_kfree_ring:
  796. kfree(ring);
  797. ring = NULL;
  798. goto out;
  799. }
  800. #define divide(a, b) ({ \
  801. typeof(a) __a = a; \
  802. do_div(__a, b); \
  803. __a; \
  804. })
  805. #define modulo(a, b) ({ \
  806. typeof(a) __a = a; \
  807. do_div(__a, b); \
  808. })
  809. /* Main cleanup function. */
  810. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  811. const char *ringname)
  812. {
  813. if (!ring)
  814. return;
  815. #ifdef CONFIG_B43_DEBUG
  816. {
  817. /* Print some statistics. */
  818. u64 failed_packets = ring->nr_failed_tx_packets;
  819. u64 succeed_packets = ring->nr_succeed_tx_packets;
  820. u64 nr_packets = failed_packets + succeed_packets;
  821. u64 permille_failed = 0, average_tries = 0;
  822. if (nr_packets)
  823. permille_failed = divide(failed_packets * 1000, nr_packets);
  824. if (nr_packets)
  825. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  826. b43dbg(ring->dev->wl, "DMA-%u %s: "
  827. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  828. "Average tries %llu.%02llu\n",
  829. (unsigned int)(ring->type), ringname,
  830. ring->max_used_slots,
  831. ring->nr_slots,
  832. (unsigned long long)failed_packets,
  833. (unsigned long long)nr_packets,
  834. (unsigned long long)divide(permille_failed, 10),
  835. (unsigned long long)modulo(permille_failed, 10),
  836. (unsigned long long)divide(average_tries, 100),
  837. (unsigned long long)modulo(average_tries, 100));
  838. }
  839. #endif /* DEBUG */
  840. /* Device IRQs are disabled prior entering this function,
  841. * so no need to take care of concurrency with rx handler stuff.
  842. */
  843. dmacontroller_cleanup(ring);
  844. free_all_descbuffers(ring);
  845. free_ringmemory(ring);
  846. kfree(ring->txhdr_cache);
  847. kfree(ring->meta);
  848. kfree(ring);
  849. }
  850. #define destroy_ring(dma, ring) do { \
  851. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  852. (dma)->ring = NULL; \
  853. } while (0)
  854. void b43_dma_free(struct b43_wldev *dev)
  855. {
  856. struct b43_dma *dma;
  857. if (b43_using_pio_transfers(dev))
  858. return;
  859. dma = &dev->dma;
  860. destroy_ring(dma, rx_ring);
  861. destroy_ring(dma, tx_ring_AC_BK);
  862. destroy_ring(dma, tx_ring_AC_BE);
  863. destroy_ring(dma, tx_ring_AC_VI);
  864. destroy_ring(dma, tx_ring_AC_VO);
  865. destroy_ring(dma, tx_ring_mcast);
  866. }
  867. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  868. {
  869. u64 orig_mask = mask;
  870. bool fallback = 0;
  871. int err;
  872. /* Try to set the DMA mask. If it fails, try falling back to a
  873. * lower mask, as we can always also support a lower one. */
  874. while (1) {
  875. err = dma_set_mask(dev->dev->dma_dev, mask);
  876. if (!err) {
  877. err = dma_set_coherent_mask(dev->dev->dma_dev, mask);
  878. if (!err)
  879. break;
  880. }
  881. if (mask == DMA_BIT_MASK(64)) {
  882. mask = DMA_BIT_MASK(32);
  883. fallback = 1;
  884. continue;
  885. }
  886. if (mask == DMA_BIT_MASK(32)) {
  887. mask = DMA_BIT_MASK(30);
  888. fallback = 1;
  889. continue;
  890. }
  891. b43err(dev->wl, "The machine/kernel does not support "
  892. "the required %u-bit DMA mask\n",
  893. (unsigned int)dma_mask_to_engine_type(orig_mask));
  894. return -EOPNOTSUPP;
  895. }
  896. if (fallback) {
  897. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  898. (unsigned int)dma_mask_to_engine_type(orig_mask),
  899. (unsigned int)dma_mask_to_engine_type(mask));
  900. }
  901. return 0;
  902. }
  903. int b43_dma_init(struct b43_wldev *dev)
  904. {
  905. struct b43_dma *dma = &dev->dma;
  906. int err;
  907. u64 dmamask;
  908. enum b43_dmatype type;
  909. dmamask = supported_dma_mask(dev);
  910. type = dma_mask_to_engine_type(dmamask);
  911. err = b43_dma_set_mask(dev, dmamask);
  912. if (err)
  913. return err;
  914. switch (dev->dev->bus_type) {
  915. #ifdef CONFIG_B43_SSB
  916. case B43_BUS_SSB:
  917. dma->translation = ssb_dma_translation(dev->dev->sdev);
  918. break;
  919. #endif
  920. }
  921. err = -ENOMEM;
  922. /* setup TX DMA channels. */
  923. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  924. if (!dma->tx_ring_AC_BK)
  925. goto out;
  926. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  927. if (!dma->tx_ring_AC_BE)
  928. goto err_destroy_bk;
  929. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  930. if (!dma->tx_ring_AC_VI)
  931. goto err_destroy_be;
  932. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  933. if (!dma->tx_ring_AC_VO)
  934. goto err_destroy_vi;
  935. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  936. if (!dma->tx_ring_mcast)
  937. goto err_destroy_vo;
  938. /* setup RX DMA channel. */
  939. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  940. if (!dma->rx_ring)
  941. goto err_destroy_mcast;
  942. /* No support for the TX status DMA ring. */
  943. B43_WARN_ON(dev->dev->core_rev < 5);
  944. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  945. (unsigned int)type);
  946. err = 0;
  947. out:
  948. return err;
  949. err_destroy_mcast:
  950. destroy_ring(dma, tx_ring_mcast);
  951. err_destroy_vo:
  952. destroy_ring(dma, tx_ring_AC_VO);
  953. err_destroy_vi:
  954. destroy_ring(dma, tx_ring_AC_VI);
  955. err_destroy_be:
  956. destroy_ring(dma, tx_ring_AC_BE);
  957. err_destroy_bk:
  958. destroy_ring(dma, tx_ring_AC_BK);
  959. return err;
  960. }
  961. /* Generate a cookie for the TX header. */
  962. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  963. {
  964. u16 cookie;
  965. /* Use the upper 4 bits of the cookie as
  966. * DMA controller ID and store the slot number
  967. * in the lower 12 bits.
  968. * Note that the cookie must never be 0, as this
  969. * is a special value used in RX path.
  970. * It can also not be 0xFFFF because that is special
  971. * for multicast frames.
  972. */
  973. cookie = (((u16)ring->index + 1) << 12);
  974. B43_WARN_ON(slot & ~0x0FFF);
  975. cookie |= (u16)slot;
  976. return cookie;
  977. }
  978. /* Inspect a cookie and find out to which controller/slot it belongs. */
  979. static
  980. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  981. {
  982. struct b43_dma *dma = &dev->dma;
  983. struct b43_dmaring *ring = NULL;
  984. switch (cookie & 0xF000) {
  985. case 0x1000:
  986. ring = dma->tx_ring_AC_BK;
  987. break;
  988. case 0x2000:
  989. ring = dma->tx_ring_AC_BE;
  990. break;
  991. case 0x3000:
  992. ring = dma->tx_ring_AC_VI;
  993. break;
  994. case 0x4000:
  995. ring = dma->tx_ring_AC_VO;
  996. break;
  997. case 0x5000:
  998. ring = dma->tx_ring_mcast;
  999. break;
  1000. }
  1001. *slot = (cookie & 0x0FFF);
  1002. if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
  1003. b43dbg(dev->wl, "TX-status contains "
  1004. "invalid cookie: 0x%04X\n", cookie);
  1005. return NULL;
  1006. }
  1007. return ring;
  1008. }
  1009. static int dma_tx_fragment(struct b43_dmaring *ring,
  1010. struct sk_buff *skb)
  1011. {
  1012. const struct b43_dma_ops *ops = ring->ops;
  1013. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1014. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1015. u8 *header;
  1016. int slot, old_top_slot, old_used_slots;
  1017. int err;
  1018. struct b43_dmadesc_generic *desc;
  1019. struct b43_dmadesc_meta *meta;
  1020. struct b43_dmadesc_meta *meta_hdr;
  1021. u16 cookie;
  1022. size_t hdrsize = b43_txhdr_size(ring->dev);
  1023. /* Important note: If the number of used DMA slots per TX frame
  1024. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1025. * the file has to be updated, too!
  1026. */
  1027. old_top_slot = ring->current_slot;
  1028. old_used_slots = ring->used_slots;
  1029. /* Get a slot for the header. */
  1030. slot = request_slot(ring);
  1031. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1032. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1033. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1034. cookie = generate_cookie(ring, slot);
  1035. err = b43_generate_txhdr(ring->dev, header,
  1036. skb, info, cookie);
  1037. if (unlikely(err)) {
  1038. ring->current_slot = old_top_slot;
  1039. ring->used_slots = old_used_slots;
  1040. return err;
  1041. }
  1042. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1043. hdrsize, 1);
  1044. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1045. ring->current_slot = old_top_slot;
  1046. ring->used_slots = old_used_slots;
  1047. return -EIO;
  1048. }
  1049. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1050. hdrsize, 1, 0, 0);
  1051. /* Get a slot for the payload. */
  1052. slot = request_slot(ring);
  1053. desc = ops->idx2desc(ring, slot, &meta);
  1054. memset(meta, 0, sizeof(*meta));
  1055. meta->skb = skb;
  1056. meta->is_last_fragment = 1;
  1057. priv_info->bouncebuffer = NULL;
  1058. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1059. /* create a bounce buffer in zone_dma on mapping failure. */
  1060. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1061. priv_info->bouncebuffer = kmemdup(skb->data, skb->len,
  1062. GFP_ATOMIC | GFP_DMA);
  1063. if (!priv_info->bouncebuffer) {
  1064. ring->current_slot = old_top_slot;
  1065. ring->used_slots = old_used_slots;
  1066. err = -ENOMEM;
  1067. goto out_unmap_hdr;
  1068. }
  1069. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1070. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1071. kfree(priv_info->bouncebuffer);
  1072. priv_info->bouncebuffer = NULL;
  1073. ring->current_slot = old_top_slot;
  1074. ring->used_slots = old_used_slots;
  1075. err = -EIO;
  1076. goto out_unmap_hdr;
  1077. }
  1078. }
  1079. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1080. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1081. /* Tell the firmware about the cookie of the last
  1082. * mcast frame, so it can clear the more-data bit in it. */
  1083. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1084. B43_SHM_SH_MCASTCOOKIE, cookie);
  1085. }
  1086. /* Now transfer the whole frame. */
  1087. wmb();
  1088. ops->poke_tx(ring, next_slot(ring, slot));
  1089. return 0;
  1090. out_unmap_hdr:
  1091. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1092. hdrsize, 1);
  1093. return err;
  1094. }
  1095. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1096. {
  1097. #ifdef CONFIG_B43_DEBUG
  1098. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1099. /* Check if we should inject another ringbuffer overflow
  1100. * to test handling of this situation in the stack. */
  1101. unsigned long next_overflow;
  1102. next_overflow = ring->last_injected_overflow + HZ;
  1103. if (time_after(jiffies, next_overflow)) {
  1104. ring->last_injected_overflow = jiffies;
  1105. b43dbg(ring->dev->wl,
  1106. "Injecting TX ring overflow on "
  1107. "DMA controller %d\n", ring->index);
  1108. return 1;
  1109. }
  1110. }
  1111. #endif /* CONFIG_B43_DEBUG */
  1112. return 0;
  1113. }
  1114. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1115. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1116. u8 queue_prio)
  1117. {
  1118. struct b43_dmaring *ring;
  1119. if (dev->qos_enabled) {
  1120. /* 0 = highest priority */
  1121. switch (queue_prio) {
  1122. default:
  1123. B43_WARN_ON(1);
  1124. /* fallthrough */
  1125. case 0:
  1126. ring = dev->dma.tx_ring_AC_VO;
  1127. break;
  1128. case 1:
  1129. ring = dev->dma.tx_ring_AC_VI;
  1130. break;
  1131. case 2:
  1132. ring = dev->dma.tx_ring_AC_BE;
  1133. break;
  1134. case 3:
  1135. ring = dev->dma.tx_ring_AC_BK;
  1136. break;
  1137. }
  1138. } else
  1139. ring = dev->dma.tx_ring_AC_BE;
  1140. return ring;
  1141. }
  1142. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1143. {
  1144. struct b43_dmaring *ring;
  1145. struct ieee80211_hdr *hdr;
  1146. int err = 0;
  1147. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1148. hdr = (struct ieee80211_hdr *)skb->data;
  1149. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1150. /* The multicast ring will be sent after the DTIM */
  1151. ring = dev->dma.tx_ring_mcast;
  1152. /* Set the more-data bit. Ucode will clear it on
  1153. * the last frame for us. */
  1154. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1155. } else {
  1156. /* Decide by priority where to put this frame. */
  1157. ring = select_ring_by_priority(
  1158. dev, skb_get_queue_mapping(skb));
  1159. }
  1160. B43_WARN_ON(!ring->tx);
  1161. if (unlikely(ring->stopped)) {
  1162. /* We get here only because of a bug in mac80211.
  1163. * Because of a race, one packet may be queued after
  1164. * the queue is stopped, thus we got called when we shouldn't.
  1165. * For now, just refuse the transmit. */
  1166. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1167. b43err(dev->wl, "Packet after queue stopped\n");
  1168. err = -ENOSPC;
  1169. goto out;
  1170. }
  1171. if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
  1172. /* If we get here, we have a real error with the queue
  1173. * full, but queues not stopped. */
  1174. b43err(dev->wl, "DMA queue overflow\n");
  1175. err = -ENOSPC;
  1176. goto out;
  1177. }
  1178. /* Assign the queue number to the ring (if not already done before)
  1179. * so TX status handling can use it. The queue to ring mapping is
  1180. * static, so we don't need to store it per frame. */
  1181. ring->queue_prio = skb_get_queue_mapping(skb);
  1182. err = dma_tx_fragment(ring, skb);
  1183. if (unlikely(err == -ENOKEY)) {
  1184. /* Drop this packet, as we don't have the encryption key
  1185. * anymore and must not transmit it unencrypted. */
  1186. dev_kfree_skb_any(skb);
  1187. err = 0;
  1188. goto out;
  1189. }
  1190. if (unlikely(err)) {
  1191. b43err(dev->wl, "DMA tx mapping failure\n");
  1192. goto out;
  1193. }
  1194. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1195. should_inject_overflow(ring)) {
  1196. /* This TX ring is full. */
  1197. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1198. ring->stopped = 1;
  1199. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1200. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1201. }
  1202. }
  1203. out:
  1204. return err;
  1205. }
  1206. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1207. const struct b43_txstatus *status)
  1208. {
  1209. const struct b43_dma_ops *ops;
  1210. struct b43_dmaring *ring;
  1211. struct b43_dmadesc_meta *meta;
  1212. int slot, firstused;
  1213. bool frame_succeed;
  1214. ring = parse_cookie(dev, status->cookie, &slot);
  1215. if (unlikely(!ring))
  1216. return;
  1217. B43_WARN_ON(!ring->tx);
  1218. /* Sanity check: TX packets are processed in-order on one ring.
  1219. * Check if the slot deduced from the cookie really is the first
  1220. * used slot. */
  1221. firstused = ring->current_slot - ring->used_slots + 1;
  1222. if (firstused < 0)
  1223. firstused = ring->nr_slots + firstused;
  1224. if (unlikely(slot != firstused)) {
  1225. /* This possibly is a firmware bug and will result in
  1226. * malfunction, memory leaks and/or stall of DMA functionality. */
  1227. b43dbg(dev->wl, "Out of order TX status report on DMA ring %d. "
  1228. "Expected %d, but got %d\n",
  1229. ring->index, firstused, slot);
  1230. return;
  1231. }
  1232. ops = ring->ops;
  1233. while (1) {
  1234. B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
  1235. /* get meta - ignore returned value */
  1236. ops->idx2desc(ring, slot, &meta);
  1237. if (b43_dma_ptr_is_poisoned(meta->skb)) {
  1238. b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
  1239. "on ring %d\n",
  1240. slot, firstused, ring->index);
  1241. break;
  1242. }
  1243. if (meta->skb) {
  1244. struct b43_private_tx_info *priv_info =
  1245. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1246. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  1247. kfree(priv_info->bouncebuffer);
  1248. priv_info->bouncebuffer = NULL;
  1249. } else {
  1250. unmap_descbuffer(ring, meta->dmaaddr,
  1251. b43_txhdr_size(dev), 1);
  1252. }
  1253. if (meta->is_last_fragment) {
  1254. struct ieee80211_tx_info *info;
  1255. if (unlikely(!meta->skb)) {
  1256. /* This is a scatter-gather fragment of a frame, so
  1257. * the skb pointer must not be NULL. */
  1258. b43dbg(dev->wl, "TX status unexpected NULL skb "
  1259. "at slot %d (first=%d) on ring %d\n",
  1260. slot, firstused, ring->index);
  1261. break;
  1262. }
  1263. info = IEEE80211_SKB_CB(meta->skb);
  1264. /*
  1265. * Call back to inform the ieee80211 subsystem about
  1266. * the status of the transmission.
  1267. */
  1268. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1269. #ifdef CONFIG_B43_DEBUG
  1270. if (frame_succeed)
  1271. ring->nr_succeed_tx_packets++;
  1272. else
  1273. ring->nr_failed_tx_packets++;
  1274. ring->nr_total_packet_tries += status->frame_count;
  1275. #endif /* DEBUG */
  1276. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1277. /* skb will be freed by ieee80211_tx_status().
  1278. * Poison our pointer. */
  1279. meta->skb = B43_DMA_PTR_POISON;
  1280. } else {
  1281. /* No need to call free_descriptor_buffer here, as
  1282. * this is only the txhdr, which is not allocated.
  1283. */
  1284. if (unlikely(meta->skb)) {
  1285. b43dbg(dev->wl, "TX status unexpected non-NULL skb "
  1286. "at slot %d (first=%d) on ring %d\n",
  1287. slot, firstused, ring->index);
  1288. break;
  1289. }
  1290. }
  1291. /* Everything unmapped and free'd. So it's not used anymore. */
  1292. ring->used_slots--;
  1293. if (meta->is_last_fragment) {
  1294. /* This is the last scatter-gather
  1295. * fragment of the frame. We are done. */
  1296. break;
  1297. }
  1298. slot = next_slot(ring, slot);
  1299. }
  1300. if (ring->stopped) {
  1301. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1302. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1303. ring->stopped = 0;
  1304. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1305. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1306. }
  1307. }
  1308. }
  1309. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1310. {
  1311. const struct b43_dma_ops *ops = ring->ops;
  1312. struct b43_dmadesc_generic *desc;
  1313. struct b43_dmadesc_meta *meta;
  1314. struct b43_rxhdr_fw4 *rxhdr;
  1315. struct sk_buff *skb;
  1316. u16 len;
  1317. int err;
  1318. dma_addr_t dmaaddr;
  1319. desc = ops->idx2desc(ring, *slot, &meta);
  1320. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1321. skb = meta->skb;
  1322. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1323. len = le16_to_cpu(rxhdr->frame_len);
  1324. if (len == 0) {
  1325. int i = 0;
  1326. do {
  1327. udelay(2);
  1328. barrier();
  1329. len = le16_to_cpu(rxhdr->frame_len);
  1330. } while (len == 0 && i++ < 5);
  1331. if (unlikely(len == 0)) {
  1332. dmaaddr = meta->dmaaddr;
  1333. goto drop_recycle_buffer;
  1334. }
  1335. }
  1336. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1337. /* Something went wrong with the DMA.
  1338. * The device did not touch the buffer and did not overwrite the poison. */
  1339. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1340. dmaaddr = meta->dmaaddr;
  1341. goto drop_recycle_buffer;
  1342. }
  1343. if (unlikely(len + ring->frameoffset > ring->rx_buffersize)) {
  1344. /* The data did not fit into one descriptor buffer
  1345. * and is split over multiple buffers.
  1346. * This should never happen, as we try to allocate buffers
  1347. * big enough. So simply ignore this packet.
  1348. */
  1349. int cnt = 0;
  1350. s32 tmp = len;
  1351. while (1) {
  1352. desc = ops->idx2desc(ring, *slot, &meta);
  1353. /* recycle the descriptor buffer. */
  1354. b43_poison_rx_buffer(ring, meta->skb);
  1355. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1356. ring->rx_buffersize);
  1357. *slot = next_slot(ring, *slot);
  1358. cnt++;
  1359. tmp -= ring->rx_buffersize;
  1360. if (tmp <= 0)
  1361. break;
  1362. }
  1363. b43err(ring->dev->wl, "DMA RX buffer too small "
  1364. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1365. len, ring->rx_buffersize, cnt);
  1366. goto drop;
  1367. }
  1368. dmaaddr = meta->dmaaddr;
  1369. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1370. if (unlikely(err)) {
  1371. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1372. goto drop_recycle_buffer;
  1373. }
  1374. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1375. skb_put(skb, len + ring->frameoffset);
  1376. skb_pull(skb, ring->frameoffset);
  1377. b43_rx(ring->dev, skb, rxhdr);
  1378. drop:
  1379. return;
  1380. drop_recycle_buffer:
  1381. /* Poison and recycle the RX buffer. */
  1382. b43_poison_rx_buffer(ring, skb);
  1383. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1384. }
  1385. void b43_dma_rx(struct b43_dmaring *ring)
  1386. {
  1387. const struct b43_dma_ops *ops = ring->ops;
  1388. int slot, current_slot;
  1389. int used_slots = 0;
  1390. B43_WARN_ON(ring->tx);
  1391. current_slot = ops->get_current_rxslot(ring);
  1392. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1393. slot = ring->current_slot;
  1394. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1395. dma_rx(ring, &slot);
  1396. update_max_used_slots(ring, ++used_slots);
  1397. }
  1398. wmb();
  1399. ops->set_current_rxslot(ring, slot);
  1400. ring->current_slot = slot;
  1401. }
  1402. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1403. {
  1404. B43_WARN_ON(!ring->tx);
  1405. ring->ops->tx_suspend(ring);
  1406. }
  1407. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1408. {
  1409. B43_WARN_ON(!ring->tx);
  1410. ring->ops->tx_resume(ring);
  1411. }
  1412. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1413. {
  1414. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1415. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1416. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1417. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1418. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1419. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1420. }
  1421. void b43_dma_tx_resume(struct b43_wldev *dev)
  1422. {
  1423. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1424. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1425. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1426. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1427. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1428. b43_power_saving_ctl_bits(dev, 0);
  1429. }
  1430. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1431. u16 mmio_base, bool enable)
  1432. {
  1433. u32 ctl;
  1434. if (type == B43_DMA_64BIT) {
  1435. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1436. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1437. if (enable)
  1438. ctl |= B43_DMA64_RXDIRECTFIFO;
  1439. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1440. } else {
  1441. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1442. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1443. if (enable)
  1444. ctl |= B43_DMA32_RXDIRECTFIFO;
  1445. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1446. }
  1447. }
  1448. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1449. * This is called from PIO code, so DMA structures are not available. */
  1450. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1451. unsigned int engine_index, bool enable)
  1452. {
  1453. enum b43_dmatype type;
  1454. u16 mmio_base;
  1455. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1456. mmio_base = b43_dmacontroller_base(type, engine_index);
  1457. direct_fifo_rx(dev, type, mmio_base, enable);
  1458. }