ohci.c 94 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484
  1. /*
  2. * Driver for OHCI 1394 controllers
  3. *
  4. * Copyright (C) 2003-2006 Kristian Hoegsberg <krh@bitplanet.net>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software Foundation,
  18. * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  19. */
  20. #include <linux/bitops.h>
  21. #include <linux/bug.h>
  22. #include <linux/compiler.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/firewire.h>
  27. #include <linux/firewire-constants.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/io.h>
  31. #include <linux/kernel.h>
  32. #include <linux/list.h>
  33. #include <linux/mm.h>
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/mutex.h>
  37. #include <linux/pci.h>
  38. #include <linux/pci_ids.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/string.h>
  42. #include <linux/time.h>
  43. #include <linux/vmalloc.h>
  44. #include <asm/byteorder.h>
  45. #include <asm/page.h>
  46. #include <asm/system.h>
  47. #ifdef CONFIG_PPC_PMAC
  48. #include <asm/pmac_feature.h>
  49. #endif
  50. #include "core.h"
  51. #include "ohci.h"
  52. #define DESCRIPTOR_OUTPUT_MORE 0
  53. #define DESCRIPTOR_OUTPUT_LAST (1 << 12)
  54. #define DESCRIPTOR_INPUT_MORE (2 << 12)
  55. #define DESCRIPTOR_INPUT_LAST (3 << 12)
  56. #define DESCRIPTOR_STATUS (1 << 11)
  57. #define DESCRIPTOR_KEY_IMMEDIATE (2 << 8)
  58. #define DESCRIPTOR_PING (1 << 7)
  59. #define DESCRIPTOR_YY (1 << 6)
  60. #define DESCRIPTOR_NO_IRQ (0 << 4)
  61. #define DESCRIPTOR_IRQ_ERROR (1 << 4)
  62. #define DESCRIPTOR_IRQ_ALWAYS (3 << 4)
  63. #define DESCRIPTOR_BRANCH_ALWAYS (3 << 2)
  64. #define DESCRIPTOR_WAIT (3 << 0)
  65. struct descriptor {
  66. __le16 req_count;
  67. __le16 control;
  68. __le32 data_address;
  69. __le32 branch_address;
  70. __le16 res_count;
  71. __le16 transfer_status;
  72. } __attribute__((aligned(16)));
  73. #define CONTROL_SET(regs) (regs)
  74. #define CONTROL_CLEAR(regs) ((regs) + 4)
  75. #define COMMAND_PTR(regs) ((regs) + 12)
  76. #define CONTEXT_MATCH(regs) ((regs) + 16)
  77. #define AR_BUFFER_SIZE (32*1024)
  78. #define AR_BUFFERS_MIN DIV_ROUND_UP(AR_BUFFER_SIZE, PAGE_SIZE)
  79. /* we need at least two pages for proper list management */
  80. #define AR_BUFFERS (AR_BUFFERS_MIN >= 2 ? AR_BUFFERS_MIN : 2)
  81. #define MAX_ASYNC_PAYLOAD 4096
  82. #define MAX_AR_PACKET_SIZE (16 + MAX_ASYNC_PAYLOAD + 4)
  83. #define AR_WRAPAROUND_PAGES DIV_ROUND_UP(MAX_AR_PACKET_SIZE, PAGE_SIZE)
  84. struct ar_context {
  85. struct fw_ohci *ohci;
  86. struct page *pages[AR_BUFFERS];
  87. void *buffer;
  88. struct descriptor *descriptors;
  89. dma_addr_t descriptors_bus;
  90. void *pointer;
  91. unsigned int last_buffer_index;
  92. u32 regs;
  93. struct tasklet_struct tasklet;
  94. };
  95. struct context;
  96. typedef int (*descriptor_callback_t)(struct context *ctx,
  97. struct descriptor *d,
  98. struct descriptor *last);
  99. /*
  100. * A buffer that contains a block of DMA-able coherent memory used for
  101. * storing a portion of a DMA descriptor program.
  102. */
  103. struct descriptor_buffer {
  104. struct list_head list;
  105. dma_addr_t buffer_bus;
  106. size_t buffer_size;
  107. size_t used;
  108. struct descriptor buffer[0];
  109. };
  110. struct context {
  111. struct fw_ohci *ohci;
  112. u32 regs;
  113. int total_allocation;
  114. bool running;
  115. bool flushing;
  116. /*
  117. * List of page-sized buffers for storing DMA descriptors.
  118. * Head of list contains buffers in use and tail of list contains
  119. * free buffers.
  120. */
  121. struct list_head buffer_list;
  122. /*
  123. * Pointer to a buffer inside buffer_list that contains the tail
  124. * end of the current DMA program.
  125. */
  126. struct descriptor_buffer *buffer_tail;
  127. /*
  128. * The descriptor containing the branch address of the first
  129. * descriptor that has not yet been filled by the device.
  130. */
  131. struct descriptor *last;
  132. /*
  133. * The last descriptor in the DMA program. It contains the branch
  134. * address that must be updated upon appending a new descriptor.
  135. */
  136. struct descriptor *prev;
  137. descriptor_callback_t callback;
  138. struct tasklet_struct tasklet;
  139. };
  140. #define IT_HEADER_SY(v) ((v) << 0)
  141. #define IT_HEADER_TCODE(v) ((v) << 4)
  142. #define IT_HEADER_CHANNEL(v) ((v) << 8)
  143. #define IT_HEADER_TAG(v) ((v) << 14)
  144. #define IT_HEADER_SPEED(v) ((v) << 16)
  145. #define IT_HEADER_DATA_LENGTH(v) ((v) << 16)
  146. struct iso_context {
  147. struct fw_iso_context base;
  148. struct context context;
  149. int excess_bytes;
  150. void *header;
  151. size_t header_length;
  152. u8 sync;
  153. u8 tags;
  154. };
  155. #define CONFIG_ROM_SIZE 1024
  156. struct fw_ohci {
  157. struct fw_card card;
  158. __iomem char *registers;
  159. int node_id;
  160. int generation;
  161. int request_generation; /* for timestamping incoming requests */
  162. unsigned quirks;
  163. unsigned int pri_req_max;
  164. u32 bus_time;
  165. bool is_root;
  166. bool csr_state_setclear_abdicate;
  167. int n_ir;
  168. int n_it;
  169. /*
  170. * Spinlock for accessing fw_ohci data. Never call out of
  171. * this driver with this lock held.
  172. */
  173. spinlock_t lock;
  174. struct mutex phy_reg_mutex;
  175. void *misc_buffer;
  176. dma_addr_t misc_buffer_bus;
  177. struct ar_context ar_request_ctx;
  178. struct ar_context ar_response_ctx;
  179. struct context at_request_ctx;
  180. struct context at_response_ctx;
  181. u32 it_context_support;
  182. u32 it_context_mask; /* unoccupied IT contexts */
  183. struct iso_context *it_context_list;
  184. u64 ir_context_channels; /* unoccupied channels */
  185. u32 ir_context_support;
  186. u32 ir_context_mask; /* unoccupied IR contexts */
  187. struct iso_context *ir_context_list;
  188. u64 mc_channels; /* channels in use by the multichannel IR context */
  189. bool mc_allocated;
  190. __be32 *config_rom;
  191. dma_addr_t config_rom_bus;
  192. __be32 *next_config_rom;
  193. dma_addr_t next_config_rom_bus;
  194. __be32 next_header;
  195. __le32 *self_id_cpu;
  196. dma_addr_t self_id_bus;
  197. struct tasklet_struct bus_reset_tasklet;
  198. u32 self_id_buffer[512];
  199. };
  200. static inline struct fw_ohci *fw_ohci(struct fw_card *card)
  201. {
  202. return container_of(card, struct fw_ohci, card);
  203. }
  204. #define IT_CONTEXT_CYCLE_MATCH_ENABLE 0x80000000
  205. #define IR_CONTEXT_BUFFER_FILL 0x80000000
  206. #define IR_CONTEXT_ISOCH_HEADER 0x40000000
  207. #define IR_CONTEXT_CYCLE_MATCH_ENABLE 0x20000000
  208. #define IR_CONTEXT_MULTI_CHANNEL_MODE 0x10000000
  209. #define IR_CONTEXT_DUAL_BUFFER_MODE 0x08000000
  210. #define CONTEXT_RUN 0x8000
  211. #define CONTEXT_WAKE 0x1000
  212. #define CONTEXT_DEAD 0x0800
  213. #define CONTEXT_ACTIVE 0x0400
  214. #define OHCI1394_MAX_AT_REQ_RETRIES 0xf
  215. #define OHCI1394_MAX_AT_RESP_RETRIES 0x2
  216. #define OHCI1394_MAX_PHYS_RESP_RETRIES 0x8
  217. #define OHCI1394_REGISTER_SIZE 0x800
  218. #define OHCI_LOOP_COUNT 500
  219. #define OHCI1394_PCI_HCI_Control 0x40
  220. #define SELF_ID_BUF_SIZE 0x800
  221. #define OHCI_TCODE_PHY_PACKET 0x0e
  222. #define OHCI_VERSION_1_1 0x010010
  223. static char ohci_driver_name[] = KBUILD_MODNAME;
  224. #define PCI_DEVICE_ID_AGERE_FW643 0x5901
  225. #define PCI_DEVICE_ID_JMICRON_JMB38X_FW 0x2380
  226. #define PCI_DEVICE_ID_TI_TSB12LV22 0x8009
  227. #define QUIRK_CYCLE_TIMER 1
  228. #define QUIRK_RESET_PACKET 2
  229. #define QUIRK_BE_HEADERS 4
  230. #define QUIRK_NO_1394A 8
  231. #define QUIRK_NO_MSI 16
  232. /* In case of multiple matches in ohci_quirks[], only the first one is used. */
  233. static const struct {
  234. unsigned short vendor, device, revision, flags;
  235. } ohci_quirks[] = {
  236. {PCI_VENDOR_ID_AL, PCI_ANY_ID, PCI_ANY_ID,
  237. QUIRK_CYCLE_TIMER},
  238. {PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_FW, PCI_ANY_ID,
  239. QUIRK_BE_HEADERS},
  240. {PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_AGERE_FW643, 6,
  241. QUIRK_NO_MSI},
  242. {PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB38X_FW, PCI_ANY_ID,
  243. QUIRK_NO_MSI},
  244. {PCI_VENDOR_ID_NEC, PCI_ANY_ID, PCI_ANY_ID,
  245. QUIRK_CYCLE_TIMER},
  246. {PCI_VENDOR_ID_RICOH, PCI_ANY_ID, PCI_ANY_ID,
  247. QUIRK_CYCLE_TIMER},
  248. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_TSB12LV22, PCI_ANY_ID,
  249. QUIRK_CYCLE_TIMER | QUIRK_RESET_PACKET | QUIRK_NO_1394A},
  250. {PCI_VENDOR_ID_TI, PCI_ANY_ID, PCI_ANY_ID,
  251. QUIRK_RESET_PACKET},
  252. {PCI_VENDOR_ID_VIA, PCI_ANY_ID, PCI_ANY_ID,
  253. QUIRK_CYCLE_TIMER | QUIRK_NO_MSI},
  254. };
  255. /* This overrides anything that was found in ohci_quirks[]. */
  256. static int param_quirks;
  257. module_param_named(quirks, param_quirks, int, 0644);
  258. MODULE_PARM_DESC(quirks, "Chip quirks (default = 0"
  259. ", nonatomic cycle timer = " __stringify(QUIRK_CYCLE_TIMER)
  260. ", reset packet generation = " __stringify(QUIRK_RESET_PACKET)
  261. ", AR/selfID endianess = " __stringify(QUIRK_BE_HEADERS)
  262. ", no 1394a enhancements = " __stringify(QUIRK_NO_1394A)
  263. ", disable MSI = " __stringify(QUIRK_NO_MSI)
  264. ")");
  265. #define OHCI_PARAM_DEBUG_AT_AR 1
  266. #define OHCI_PARAM_DEBUG_SELFIDS 2
  267. #define OHCI_PARAM_DEBUG_IRQS 4
  268. #define OHCI_PARAM_DEBUG_BUSRESETS 8 /* only effective before chip init */
  269. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  270. static int param_debug;
  271. module_param_named(debug, param_debug, int, 0644);
  272. MODULE_PARM_DESC(debug, "Verbose logging (default = 0"
  273. ", AT/AR events = " __stringify(OHCI_PARAM_DEBUG_AT_AR)
  274. ", self-IDs = " __stringify(OHCI_PARAM_DEBUG_SELFIDS)
  275. ", IRQs = " __stringify(OHCI_PARAM_DEBUG_IRQS)
  276. ", busReset events = " __stringify(OHCI_PARAM_DEBUG_BUSRESETS)
  277. ", or a combination, or all = -1)");
  278. static void log_irqs(u32 evt)
  279. {
  280. if (likely(!(param_debug &
  281. (OHCI_PARAM_DEBUG_IRQS | OHCI_PARAM_DEBUG_BUSRESETS))))
  282. return;
  283. if (!(param_debug & OHCI_PARAM_DEBUG_IRQS) &&
  284. !(evt & OHCI1394_busReset))
  285. return;
  286. fw_notify("IRQ %08x%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n", evt,
  287. evt & OHCI1394_selfIDComplete ? " selfID" : "",
  288. evt & OHCI1394_RQPkt ? " AR_req" : "",
  289. evt & OHCI1394_RSPkt ? " AR_resp" : "",
  290. evt & OHCI1394_reqTxComplete ? " AT_req" : "",
  291. evt & OHCI1394_respTxComplete ? " AT_resp" : "",
  292. evt & OHCI1394_isochRx ? " IR" : "",
  293. evt & OHCI1394_isochTx ? " IT" : "",
  294. evt & OHCI1394_postedWriteErr ? " postedWriteErr" : "",
  295. evt & OHCI1394_cycleTooLong ? " cycleTooLong" : "",
  296. evt & OHCI1394_cycle64Seconds ? " cycle64Seconds" : "",
  297. evt & OHCI1394_cycleInconsistent ? " cycleInconsistent" : "",
  298. evt & OHCI1394_regAccessFail ? " regAccessFail" : "",
  299. evt & OHCI1394_unrecoverableError ? " unrecoverableError" : "",
  300. evt & OHCI1394_busReset ? " busReset" : "",
  301. evt & ~(OHCI1394_selfIDComplete | OHCI1394_RQPkt |
  302. OHCI1394_RSPkt | OHCI1394_reqTxComplete |
  303. OHCI1394_respTxComplete | OHCI1394_isochRx |
  304. OHCI1394_isochTx | OHCI1394_postedWriteErr |
  305. OHCI1394_cycleTooLong | OHCI1394_cycle64Seconds |
  306. OHCI1394_cycleInconsistent |
  307. OHCI1394_regAccessFail | OHCI1394_busReset)
  308. ? " ?" : "");
  309. }
  310. static const char *speed[] = {
  311. [0] = "S100", [1] = "S200", [2] = "S400", [3] = "beta",
  312. };
  313. static const char *power[] = {
  314. [0] = "+0W", [1] = "+15W", [2] = "+30W", [3] = "+45W",
  315. [4] = "-3W", [5] = " ?W", [6] = "-3..-6W", [7] = "-3..-10W",
  316. };
  317. static const char port[] = { '.', '-', 'p', 'c', };
  318. static char _p(u32 *s, int shift)
  319. {
  320. return port[*s >> shift & 3];
  321. }
  322. static void log_selfids(int node_id, int generation, int self_id_count, u32 *s)
  323. {
  324. if (likely(!(param_debug & OHCI_PARAM_DEBUG_SELFIDS)))
  325. return;
  326. fw_notify("%d selfIDs, generation %d, local node ID %04x\n",
  327. self_id_count, generation, node_id);
  328. for (; self_id_count--; ++s)
  329. if ((*s & 1 << 23) == 0)
  330. fw_notify("selfID 0: %08x, phy %d [%c%c%c] "
  331. "%s gc=%d %s %s%s%s\n",
  332. *s, *s >> 24 & 63, _p(s, 6), _p(s, 4), _p(s, 2),
  333. speed[*s >> 14 & 3], *s >> 16 & 63,
  334. power[*s >> 8 & 7], *s >> 22 & 1 ? "L" : "",
  335. *s >> 11 & 1 ? "c" : "", *s & 2 ? "i" : "");
  336. else
  337. fw_notify("selfID n: %08x, phy %d [%c%c%c%c%c%c%c%c]\n",
  338. *s, *s >> 24 & 63,
  339. _p(s, 16), _p(s, 14), _p(s, 12), _p(s, 10),
  340. _p(s, 8), _p(s, 6), _p(s, 4), _p(s, 2));
  341. }
  342. static const char *evts[] = {
  343. [0x00] = "evt_no_status", [0x01] = "-reserved-",
  344. [0x02] = "evt_long_packet", [0x03] = "evt_missing_ack",
  345. [0x04] = "evt_underrun", [0x05] = "evt_overrun",
  346. [0x06] = "evt_descriptor_read", [0x07] = "evt_data_read",
  347. [0x08] = "evt_data_write", [0x09] = "evt_bus_reset",
  348. [0x0a] = "evt_timeout", [0x0b] = "evt_tcode_err",
  349. [0x0c] = "-reserved-", [0x0d] = "-reserved-",
  350. [0x0e] = "evt_unknown", [0x0f] = "evt_flushed",
  351. [0x10] = "-reserved-", [0x11] = "ack_complete",
  352. [0x12] = "ack_pending ", [0x13] = "-reserved-",
  353. [0x14] = "ack_busy_X", [0x15] = "ack_busy_A",
  354. [0x16] = "ack_busy_B", [0x17] = "-reserved-",
  355. [0x18] = "-reserved-", [0x19] = "-reserved-",
  356. [0x1a] = "-reserved-", [0x1b] = "ack_tardy",
  357. [0x1c] = "-reserved-", [0x1d] = "ack_data_error",
  358. [0x1e] = "ack_type_error", [0x1f] = "-reserved-",
  359. [0x20] = "pending/cancelled",
  360. };
  361. static const char *tcodes[] = {
  362. [0x0] = "QW req", [0x1] = "BW req",
  363. [0x2] = "W resp", [0x3] = "-reserved-",
  364. [0x4] = "QR req", [0x5] = "BR req",
  365. [0x6] = "QR resp", [0x7] = "BR resp",
  366. [0x8] = "cycle start", [0x9] = "Lk req",
  367. [0xa] = "async stream packet", [0xb] = "Lk resp",
  368. [0xc] = "-reserved-", [0xd] = "-reserved-",
  369. [0xe] = "link internal", [0xf] = "-reserved-",
  370. };
  371. static void log_ar_at_event(char dir, int speed, u32 *header, int evt)
  372. {
  373. int tcode = header[0] >> 4 & 0xf;
  374. char specific[12];
  375. if (likely(!(param_debug & OHCI_PARAM_DEBUG_AT_AR)))
  376. return;
  377. if (unlikely(evt >= ARRAY_SIZE(evts)))
  378. evt = 0x1f;
  379. if (evt == OHCI1394_evt_bus_reset) {
  380. fw_notify("A%c evt_bus_reset, generation %d\n",
  381. dir, (header[2] >> 16) & 0xff);
  382. return;
  383. }
  384. switch (tcode) {
  385. case 0x0: case 0x6: case 0x8:
  386. snprintf(specific, sizeof(specific), " = %08x",
  387. be32_to_cpu((__force __be32)header[3]));
  388. break;
  389. case 0x1: case 0x5: case 0x7: case 0x9: case 0xb:
  390. snprintf(specific, sizeof(specific), " %x,%x",
  391. header[3] >> 16, header[3] & 0xffff);
  392. break;
  393. default:
  394. specific[0] = '\0';
  395. }
  396. switch (tcode) {
  397. case 0xa:
  398. fw_notify("A%c %s, %s\n", dir, evts[evt], tcodes[tcode]);
  399. break;
  400. case 0xe:
  401. fw_notify("A%c %s, PHY %08x %08x\n",
  402. dir, evts[evt], header[1], header[2]);
  403. break;
  404. case 0x0: case 0x1: case 0x4: case 0x5: case 0x9:
  405. fw_notify("A%c spd %x tl %02x, "
  406. "%04x -> %04x, %s, "
  407. "%s, %04x%08x%s\n",
  408. dir, speed, header[0] >> 10 & 0x3f,
  409. header[1] >> 16, header[0] >> 16, evts[evt],
  410. tcodes[tcode], header[1] & 0xffff, header[2], specific);
  411. break;
  412. default:
  413. fw_notify("A%c spd %x tl %02x, "
  414. "%04x -> %04x, %s, "
  415. "%s%s\n",
  416. dir, speed, header[0] >> 10 & 0x3f,
  417. header[1] >> 16, header[0] >> 16, evts[evt],
  418. tcodes[tcode], specific);
  419. }
  420. }
  421. #else
  422. #define param_debug 0
  423. static inline void log_irqs(u32 evt) {}
  424. static inline void log_selfids(int node_id, int generation, int self_id_count, u32 *s) {}
  425. static inline void log_ar_at_event(char dir, int speed, u32 *header, int evt) {}
  426. #endif /* CONFIG_FIREWIRE_OHCI_DEBUG */
  427. static inline void reg_write(const struct fw_ohci *ohci, int offset, u32 data)
  428. {
  429. writel(data, ohci->registers + offset);
  430. }
  431. static inline u32 reg_read(const struct fw_ohci *ohci, int offset)
  432. {
  433. return readl(ohci->registers + offset);
  434. }
  435. static inline void flush_writes(const struct fw_ohci *ohci)
  436. {
  437. /* Do a dummy read to flush writes. */
  438. reg_read(ohci, OHCI1394_Version);
  439. }
  440. static int read_phy_reg(struct fw_ohci *ohci, int addr)
  441. {
  442. u32 val;
  443. int i;
  444. reg_write(ohci, OHCI1394_PhyControl, OHCI1394_PhyControl_Read(addr));
  445. for (i = 0; i < 3 + 100; i++) {
  446. val = reg_read(ohci, OHCI1394_PhyControl);
  447. if (val & OHCI1394_PhyControl_ReadDone)
  448. return OHCI1394_PhyControl_ReadData(val);
  449. /*
  450. * Try a few times without waiting. Sleeping is necessary
  451. * only when the link/PHY interface is busy.
  452. */
  453. if (i >= 3)
  454. msleep(1);
  455. }
  456. fw_error("failed to read phy reg\n");
  457. return -EBUSY;
  458. }
  459. static int write_phy_reg(const struct fw_ohci *ohci, int addr, u32 val)
  460. {
  461. int i;
  462. reg_write(ohci, OHCI1394_PhyControl,
  463. OHCI1394_PhyControl_Write(addr, val));
  464. for (i = 0; i < 3 + 100; i++) {
  465. val = reg_read(ohci, OHCI1394_PhyControl);
  466. if (!(val & OHCI1394_PhyControl_WritePending))
  467. return 0;
  468. if (i >= 3)
  469. msleep(1);
  470. }
  471. fw_error("failed to write phy reg\n");
  472. return -EBUSY;
  473. }
  474. static int update_phy_reg(struct fw_ohci *ohci, int addr,
  475. int clear_bits, int set_bits)
  476. {
  477. int ret = read_phy_reg(ohci, addr);
  478. if (ret < 0)
  479. return ret;
  480. /*
  481. * The interrupt status bits are cleared by writing a one bit.
  482. * Avoid clearing them unless explicitly requested in set_bits.
  483. */
  484. if (addr == 5)
  485. clear_bits |= PHY_INT_STATUS_BITS;
  486. return write_phy_reg(ohci, addr, (ret & ~clear_bits) | set_bits);
  487. }
  488. static int read_paged_phy_reg(struct fw_ohci *ohci, int page, int addr)
  489. {
  490. int ret;
  491. ret = update_phy_reg(ohci, 7, PHY_PAGE_SELECT, page << 5);
  492. if (ret < 0)
  493. return ret;
  494. return read_phy_reg(ohci, addr);
  495. }
  496. static int ohci_read_phy_reg(struct fw_card *card, int addr)
  497. {
  498. struct fw_ohci *ohci = fw_ohci(card);
  499. int ret;
  500. mutex_lock(&ohci->phy_reg_mutex);
  501. ret = read_phy_reg(ohci, addr);
  502. mutex_unlock(&ohci->phy_reg_mutex);
  503. return ret;
  504. }
  505. static int ohci_update_phy_reg(struct fw_card *card, int addr,
  506. int clear_bits, int set_bits)
  507. {
  508. struct fw_ohci *ohci = fw_ohci(card);
  509. int ret;
  510. mutex_lock(&ohci->phy_reg_mutex);
  511. ret = update_phy_reg(ohci, addr, clear_bits, set_bits);
  512. mutex_unlock(&ohci->phy_reg_mutex);
  513. return ret;
  514. }
  515. static inline dma_addr_t ar_buffer_bus(struct ar_context *ctx, unsigned int i)
  516. {
  517. return page_private(ctx->pages[i]);
  518. }
  519. static void ar_context_link_page(struct ar_context *ctx, unsigned int index)
  520. {
  521. struct descriptor *d;
  522. d = &ctx->descriptors[index];
  523. d->branch_address &= cpu_to_le32(~0xf);
  524. d->res_count = cpu_to_le16(PAGE_SIZE);
  525. d->transfer_status = 0;
  526. wmb(); /* finish init of new descriptors before branch_address update */
  527. d = &ctx->descriptors[ctx->last_buffer_index];
  528. d->branch_address |= cpu_to_le32(1);
  529. ctx->last_buffer_index = index;
  530. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  531. flush_writes(ctx->ohci);
  532. }
  533. static void ar_context_release(struct ar_context *ctx)
  534. {
  535. unsigned int i;
  536. if (ctx->buffer)
  537. vm_unmap_ram(ctx->buffer, AR_BUFFERS + AR_WRAPAROUND_PAGES);
  538. for (i = 0; i < AR_BUFFERS; i++)
  539. if (ctx->pages[i]) {
  540. dma_unmap_page(ctx->ohci->card.device,
  541. ar_buffer_bus(ctx, i),
  542. PAGE_SIZE, DMA_FROM_DEVICE);
  543. __free_page(ctx->pages[i]);
  544. }
  545. }
  546. static void ar_context_abort(struct ar_context *ctx, const char *error_msg)
  547. {
  548. if (reg_read(ctx->ohci, CONTROL_CLEAR(ctx->regs)) & CONTEXT_RUN) {
  549. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  550. flush_writes(ctx->ohci);
  551. fw_error("AR error: %s; DMA stopped\n", error_msg);
  552. }
  553. /* FIXME: restart? */
  554. }
  555. static inline unsigned int ar_next_buffer_index(unsigned int index)
  556. {
  557. return (index + 1) % AR_BUFFERS;
  558. }
  559. static inline unsigned int ar_prev_buffer_index(unsigned int index)
  560. {
  561. return (index - 1 + AR_BUFFERS) % AR_BUFFERS;
  562. }
  563. static inline unsigned int ar_first_buffer_index(struct ar_context *ctx)
  564. {
  565. return ar_next_buffer_index(ctx->last_buffer_index);
  566. }
  567. /*
  568. * We search for the buffer that contains the last AR packet DMA data written
  569. * by the controller.
  570. */
  571. static unsigned int ar_search_last_active_buffer(struct ar_context *ctx,
  572. unsigned int *buffer_offset)
  573. {
  574. unsigned int i, next_i, last = ctx->last_buffer_index;
  575. __le16 res_count, next_res_count;
  576. i = ar_first_buffer_index(ctx);
  577. res_count = ACCESS_ONCE(ctx->descriptors[i].res_count);
  578. /* A buffer that is not yet completely filled must be the last one. */
  579. while (i != last && res_count == 0) {
  580. /* Peek at the next descriptor. */
  581. next_i = ar_next_buffer_index(i);
  582. rmb(); /* read descriptors in order */
  583. next_res_count = ACCESS_ONCE(
  584. ctx->descriptors[next_i].res_count);
  585. /*
  586. * If the next descriptor is still empty, we must stop at this
  587. * descriptor.
  588. */
  589. if (next_res_count == cpu_to_le16(PAGE_SIZE)) {
  590. /*
  591. * The exception is when the DMA data for one packet is
  592. * split over three buffers; in this case, the middle
  593. * buffer's descriptor might be never updated by the
  594. * controller and look still empty, and we have to peek
  595. * at the third one.
  596. */
  597. if (MAX_AR_PACKET_SIZE > PAGE_SIZE && i != last) {
  598. next_i = ar_next_buffer_index(next_i);
  599. rmb();
  600. next_res_count = ACCESS_ONCE(
  601. ctx->descriptors[next_i].res_count);
  602. if (next_res_count != cpu_to_le16(PAGE_SIZE))
  603. goto next_buffer_is_active;
  604. }
  605. break;
  606. }
  607. next_buffer_is_active:
  608. i = next_i;
  609. res_count = next_res_count;
  610. }
  611. rmb(); /* read res_count before the DMA data */
  612. *buffer_offset = PAGE_SIZE - le16_to_cpu(res_count);
  613. if (*buffer_offset > PAGE_SIZE) {
  614. *buffer_offset = 0;
  615. ar_context_abort(ctx, "corrupted descriptor");
  616. }
  617. return i;
  618. }
  619. static void ar_sync_buffers_for_cpu(struct ar_context *ctx,
  620. unsigned int end_buffer_index,
  621. unsigned int end_buffer_offset)
  622. {
  623. unsigned int i;
  624. i = ar_first_buffer_index(ctx);
  625. while (i != end_buffer_index) {
  626. dma_sync_single_for_cpu(ctx->ohci->card.device,
  627. ar_buffer_bus(ctx, i),
  628. PAGE_SIZE, DMA_FROM_DEVICE);
  629. i = ar_next_buffer_index(i);
  630. }
  631. if (end_buffer_offset > 0)
  632. dma_sync_single_for_cpu(ctx->ohci->card.device,
  633. ar_buffer_bus(ctx, i),
  634. end_buffer_offset, DMA_FROM_DEVICE);
  635. }
  636. #if defined(CONFIG_PPC_PMAC) && defined(CONFIG_PPC32)
  637. #define cond_le32_to_cpu(v) \
  638. (ohci->quirks & QUIRK_BE_HEADERS ? (__force __u32)(v) : le32_to_cpu(v))
  639. #else
  640. #define cond_le32_to_cpu(v) le32_to_cpu(v)
  641. #endif
  642. static __le32 *handle_ar_packet(struct ar_context *ctx, __le32 *buffer)
  643. {
  644. struct fw_ohci *ohci = ctx->ohci;
  645. struct fw_packet p;
  646. u32 status, length, tcode;
  647. int evt;
  648. p.header[0] = cond_le32_to_cpu(buffer[0]);
  649. p.header[1] = cond_le32_to_cpu(buffer[1]);
  650. p.header[2] = cond_le32_to_cpu(buffer[2]);
  651. tcode = (p.header[0] >> 4) & 0x0f;
  652. switch (tcode) {
  653. case TCODE_WRITE_QUADLET_REQUEST:
  654. case TCODE_READ_QUADLET_RESPONSE:
  655. p.header[3] = (__force __u32) buffer[3];
  656. p.header_length = 16;
  657. p.payload_length = 0;
  658. break;
  659. case TCODE_READ_BLOCK_REQUEST :
  660. p.header[3] = cond_le32_to_cpu(buffer[3]);
  661. p.header_length = 16;
  662. p.payload_length = 0;
  663. break;
  664. case TCODE_WRITE_BLOCK_REQUEST:
  665. case TCODE_READ_BLOCK_RESPONSE:
  666. case TCODE_LOCK_REQUEST:
  667. case TCODE_LOCK_RESPONSE:
  668. p.header[3] = cond_le32_to_cpu(buffer[3]);
  669. p.header_length = 16;
  670. p.payload_length = p.header[3] >> 16;
  671. if (p.payload_length > MAX_ASYNC_PAYLOAD) {
  672. ar_context_abort(ctx, "invalid packet length");
  673. return NULL;
  674. }
  675. break;
  676. case TCODE_WRITE_RESPONSE:
  677. case TCODE_READ_QUADLET_REQUEST:
  678. case OHCI_TCODE_PHY_PACKET:
  679. p.header_length = 12;
  680. p.payload_length = 0;
  681. break;
  682. default:
  683. ar_context_abort(ctx, "invalid tcode");
  684. return NULL;
  685. }
  686. p.payload = (void *) buffer + p.header_length;
  687. /* FIXME: What to do about evt_* errors? */
  688. length = (p.header_length + p.payload_length + 3) / 4;
  689. status = cond_le32_to_cpu(buffer[length]);
  690. evt = (status >> 16) & 0x1f;
  691. p.ack = evt - 16;
  692. p.speed = (status >> 21) & 0x7;
  693. p.timestamp = status & 0xffff;
  694. p.generation = ohci->request_generation;
  695. log_ar_at_event('R', p.speed, p.header, evt);
  696. /*
  697. * Several controllers, notably from NEC and VIA, forget to
  698. * write ack_complete status at PHY packet reception.
  699. */
  700. if (evt == OHCI1394_evt_no_status &&
  701. (p.header[0] & 0xff) == (OHCI1394_phy_tcode << 4))
  702. p.ack = ACK_COMPLETE;
  703. /*
  704. * The OHCI bus reset handler synthesizes a PHY packet with
  705. * the new generation number when a bus reset happens (see
  706. * section 8.4.2.3). This helps us determine when a request
  707. * was received and make sure we send the response in the same
  708. * generation. We only need this for requests; for responses
  709. * we use the unique tlabel for finding the matching
  710. * request.
  711. *
  712. * Alas some chips sometimes emit bus reset packets with a
  713. * wrong generation. We set the correct generation for these
  714. * at a slightly incorrect time (in bus_reset_tasklet).
  715. */
  716. if (evt == OHCI1394_evt_bus_reset) {
  717. if (!(ohci->quirks & QUIRK_RESET_PACKET))
  718. ohci->request_generation = (p.header[2] >> 16) & 0xff;
  719. } else if (ctx == &ohci->ar_request_ctx) {
  720. fw_core_handle_request(&ohci->card, &p);
  721. } else {
  722. fw_core_handle_response(&ohci->card, &p);
  723. }
  724. return buffer + length + 1;
  725. }
  726. static void *handle_ar_packets(struct ar_context *ctx, void *p, void *end)
  727. {
  728. void *next;
  729. while (p < end) {
  730. next = handle_ar_packet(ctx, p);
  731. if (!next)
  732. return p;
  733. p = next;
  734. }
  735. return p;
  736. }
  737. static void ar_recycle_buffers(struct ar_context *ctx, unsigned int end_buffer)
  738. {
  739. unsigned int i;
  740. i = ar_first_buffer_index(ctx);
  741. while (i != end_buffer) {
  742. dma_sync_single_for_device(ctx->ohci->card.device,
  743. ar_buffer_bus(ctx, i),
  744. PAGE_SIZE, DMA_FROM_DEVICE);
  745. ar_context_link_page(ctx, i);
  746. i = ar_next_buffer_index(i);
  747. }
  748. }
  749. static void ar_context_tasklet(unsigned long data)
  750. {
  751. struct ar_context *ctx = (struct ar_context *)data;
  752. unsigned int end_buffer_index, end_buffer_offset;
  753. void *p, *end;
  754. p = ctx->pointer;
  755. if (!p)
  756. return;
  757. end_buffer_index = ar_search_last_active_buffer(ctx,
  758. &end_buffer_offset);
  759. ar_sync_buffers_for_cpu(ctx, end_buffer_index, end_buffer_offset);
  760. end = ctx->buffer + end_buffer_index * PAGE_SIZE + end_buffer_offset;
  761. if (end_buffer_index < ar_first_buffer_index(ctx)) {
  762. /*
  763. * The filled part of the overall buffer wraps around; handle
  764. * all packets up to the buffer end here. If the last packet
  765. * wraps around, its tail will be visible after the buffer end
  766. * because the buffer start pages are mapped there again.
  767. */
  768. void *buffer_end = ctx->buffer + AR_BUFFERS * PAGE_SIZE;
  769. p = handle_ar_packets(ctx, p, buffer_end);
  770. if (p < buffer_end)
  771. goto error;
  772. /* adjust p to point back into the actual buffer */
  773. p -= AR_BUFFERS * PAGE_SIZE;
  774. }
  775. p = handle_ar_packets(ctx, p, end);
  776. if (p != end) {
  777. if (p > end)
  778. ar_context_abort(ctx, "inconsistent descriptor");
  779. goto error;
  780. }
  781. ctx->pointer = p;
  782. ar_recycle_buffers(ctx, end_buffer_index);
  783. return;
  784. error:
  785. ctx->pointer = NULL;
  786. }
  787. static int ar_context_init(struct ar_context *ctx, struct fw_ohci *ohci,
  788. unsigned int descriptors_offset, u32 regs)
  789. {
  790. unsigned int i;
  791. dma_addr_t dma_addr;
  792. struct page *pages[AR_BUFFERS + AR_WRAPAROUND_PAGES];
  793. struct descriptor *d;
  794. ctx->regs = regs;
  795. ctx->ohci = ohci;
  796. tasklet_init(&ctx->tasklet, ar_context_tasklet, (unsigned long)ctx);
  797. for (i = 0; i < AR_BUFFERS; i++) {
  798. ctx->pages[i] = alloc_page(GFP_KERNEL | GFP_DMA32);
  799. if (!ctx->pages[i])
  800. goto out_of_memory;
  801. dma_addr = dma_map_page(ohci->card.device, ctx->pages[i],
  802. 0, PAGE_SIZE, DMA_FROM_DEVICE);
  803. if (dma_mapping_error(ohci->card.device, dma_addr)) {
  804. __free_page(ctx->pages[i]);
  805. ctx->pages[i] = NULL;
  806. goto out_of_memory;
  807. }
  808. set_page_private(ctx->pages[i], dma_addr);
  809. }
  810. for (i = 0; i < AR_BUFFERS; i++)
  811. pages[i] = ctx->pages[i];
  812. for (i = 0; i < AR_WRAPAROUND_PAGES; i++)
  813. pages[AR_BUFFERS + i] = ctx->pages[i];
  814. ctx->buffer = vm_map_ram(pages, AR_BUFFERS + AR_WRAPAROUND_PAGES,
  815. -1, PAGE_KERNEL);
  816. if (!ctx->buffer)
  817. goto out_of_memory;
  818. ctx->descriptors = ohci->misc_buffer + descriptors_offset;
  819. ctx->descriptors_bus = ohci->misc_buffer_bus + descriptors_offset;
  820. for (i = 0; i < AR_BUFFERS; i++) {
  821. d = &ctx->descriptors[i];
  822. d->req_count = cpu_to_le16(PAGE_SIZE);
  823. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  824. DESCRIPTOR_STATUS |
  825. DESCRIPTOR_BRANCH_ALWAYS);
  826. d->data_address = cpu_to_le32(ar_buffer_bus(ctx, i));
  827. d->branch_address = cpu_to_le32(ctx->descriptors_bus +
  828. ar_next_buffer_index(i) * sizeof(struct descriptor));
  829. }
  830. return 0;
  831. out_of_memory:
  832. ar_context_release(ctx);
  833. return -ENOMEM;
  834. }
  835. static void ar_context_run(struct ar_context *ctx)
  836. {
  837. unsigned int i;
  838. for (i = 0; i < AR_BUFFERS; i++)
  839. ar_context_link_page(ctx, i);
  840. ctx->pointer = ctx->buffer;
  841. reg_write(ctx->ohci, COMMAND_PTR(ctx->regs), ctx->descriptors_bus | 1);
  842. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN);
  843. flush_writes(ctx->ohci);
  844. }
  845. static struct descriptor *find_branch_descriptor(struct descriptor *d, int z)
  846. {
  847. __le16 branch;
  848. branch = d->control & cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS);
  849. /* figure out which descriptor the branch address goes in */
  850. if (z == 2 && branch == cpu_to_le16(DESCRIPTOR_BRANCH_ALWAYS))
  851. return d;
  852. else
  853. return d + z - 1;
  854. }
  855. static void context_tasklet(unsigned long data)
  856. {
  857. struct context *ctx = (struct context *) data;
  858. struct descriptor *d, *last;
  859. u32 address;
  860. int z;
  861. struct descriptor_buffer *desc;
  862. desc = list_entry(ctx->buffer_list.next,
  863. struct descriptor_buffer, list);
  864. last = ctx->last;
  865. while (last->branch_address != 0) {
  866. struct descriptor_buffer *old_desc = desc;
  867. address = le32_to_cpu(last->branch_address);
  868. z = address & 0xf;
  869. address &= ~0xf;
  870. /* If the branch address points to a buffer outside of the
  871. * current buffer, advance to the next buffer. */
  872. if (address < desc->buffer_bus ||
  873. address >= desc->buffer_bus + desc->used)
  874. desc = list_entry(desc->list.next,
  875. struct descriptor_buffer, list);
  876. d = desc->buffer + (address - desc->buffer_bus) / sizeof(*d);
  877. last = find_branch_descriptor(d, z);
  878. if (!ctx->callback(ctx, d, last))
  879. break;
  880. if (old_desc != desc) {
  881. /* If we've advanced to the next buffer, move the
  882. * previous buffer to the free list. */
  883. unsigned long flags;
  884. old_desc->used = 0;
  885. spin_lock_irqsave(&ctx->ohci->lock, flags);
  886. list_move_tail(&old_desc->list, &ctx->buffer_list);
  887. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  888. }
  889. ctx->last = last;
  890. }
  891. }
  892. /*
  893. * Allocate a new buffer and add it to the list of free buffers for this
  894. * context. Must be called with ohci->lock held.
  895. */
  896. static int context_add_buffer(struct context *ctx)
  897. {
  898. struct descriptor_buffer *desc;
  899. dma_addr_t uninitialized_var(bus_addr);
  900. int offset;
  901. /*
  902. * 16MB of descriptors should be far more than enough for any DMA
  903. * program. This will catch run-away userspace or DoS attacks.
  904. */
  905. if (ctx->total_allocation >= 16*1024*1024)
  906. return -ENOMEM;
  907. desc = dma_alloc_coherent(ctx->ohci->card.device, PAGE_SIZE,
  908. &bus_addr, GFP_ATOMIC);
  909. if (!desc)
  910. return -ENOMEM;
  911. offset = (void *)&desc->buffer - (void *)desc;
  912. desc->buffer_size = PAGE_SIZE - offset;
  913. desc->buffer_bus = bus_addr + offset;
  914. desc->used = 0;
  915. list_add_tail(&desc->list, &ctx->buffer_list);
  916. ctx->total_allocation += PAGE_SIZE;
  917. return 0;
  918. }
  919. static int context_init(struct context *ctx, struct fw_ohci *ohci,
  920. u32 regs, descriptor_callback_t callback)
  921. {
  922. ctx->ohci = ohci;
  923. ctx->regs = regs;
  924. ctx->total_allocation = 0;
  925. INIT_LIST_HEAD(&ctx->buffer_list);
  926. if (context_add_buffer(ctx) < 0)
  927. return -ENOMEM;
  928. ctx->buffer_tail = list_entry(ctx->buffer_list.next,
  929. struct descriptor_buffer, list);
  930. tasklet_init(&ctx->tasklet, context_tasklet, (unsigned long)ctx);
  931. ctx->callback = callback;
  932. /*
  933. * We put a dummy descriptor in the buffer that has a NULL
  934. * branch address and looks like it's been sent. That way we
  935. * have a descriptor to append DMA programs to.
  936. */
  937. memset(ctx->buffer_tail->buffer, 0, sizeof(*ctx->buffer_tail->buffer));
  938. ctx->buffer_tail->buffer->control = cpu_to_le16(DESCRIPTOR_OUTPUT_LAST);
  939. ctx->buffer_tail->buffer->transfer_status = cpu_to_le16(0x8011);
  940. ctx->buffer_tail->used += sizeof(*ctx->buffer_tail->buffer);
  941. ctx->last = ctx->buffer_tail->buffer;
  942. ctx->prev = ctx->buffer_tail->buffer;
  943. return 0;
  944. }
  945. static void context_release(struct context *ctx)
  946. {
  947. struct fw_card *card = &ctx->ohci->card;
  948. struct descriptor_buffer *desc, *tmp;
  949. list_for_each_entry_safe(desc, tmp, &ctx->buffer_list, list)
  950. dma_free_coherent(card->device, PAGE_SIZE, desc,
  951. desc->buffer_bus -
  952. ((void *)&desc->buffer - (void *)desc));
  953. }
  954. /* Must be called with ohci->lock held */
  955. static struct descriptor *context_get_descriptors(struct context *ctx,
  956. int z, dma_addr_t *d_bus)
  957. {
  958. struct descriptor *d = NULL;
  959. struct descriptor_buffer *desc = ctx->buffer_tail;
  960. if (z * sizeof(*d) > desc->buffer_size)
  961. return NULL;
  962. if (z * sizeof(*d) > desc->buffer_size - desc->used) {
  963. /* No room for the descriptor in this buffer, so advance to the
  964. * next one. */
  965. if (desc->list.next == &ctx->buffer_list) {
  966. /* If there is no free buffer next in the list,
  967. * allocate one. */
  968. if (context_add_buffer(ctx) < 0)
  969. return NULL;
  970. }
  971. desc = list_entry(desc->list.next,
  972. struct descriptor_buffer, list);
  973. ctx->buffer_tail = desc;
  974. }
  975. d = desc->buffer + desc->used / sizeof(*d);
  976. memset(d, 0, z * sizeof(*d));
  977. *d_bus = desc->buffer_bus + desc->used;
  978. return d;
  979. }
  980. static void context_run(struct context *ctx, u32 extra)
  981. {
  982. struct fw_ohci *ohci = ctx->ohci;
  983. reg_write(ohci, COMMAND_PTR(ctx->regs),
  984. le32_to_cpu(ctx->last->branch_address));
  985. reg_write(ohci, CONTROL_CLEAR(ctx->regs), ~0);
  986. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_RUN | extra);
  987. ctx->running = true;
  988. flush_writes(ohci);
  989. }
  990. static void context_append(struct context *ctx,
  991. struct descriptor *d, int z, int extra)
  992. {
  993. dma_addr_t d_bus;
  994. struct descriptor_buffer *desc = ctx->buffer_tail;
  995. d_bus = desc->buffer_bus + (d - desc->buffer) * sizeof(*d);
  996. desc->used += (z + extra) * sizeof(*d);
  997. wmb(); /* finish init of new descriptors before branch_address update */
  998. ctx->prev->branch_address = cpu_to_le32(d_bus | z);
  999. ctx->prev = find_branch_descriptor(d, z);
  1000. }
  1001. static void context_stop(struct context *ctx)
  1002. {
  1003. u32 reg;
  1004. int i;
  1005. reg_write(ctx->ohci, CONTROL_CLEAR(ctx->regs), CONTEXT_RUN);
  1006. ctx->running = false;
  1007. flush_writes(ctx->ohci);
  1008. for (i = 0; i < 10; i++) {
  1009. reg = reg_read(ctx->ohci, CONTROL_SET(ctx->regs));
  1010. if ((reg & CONTEXT_ACTIVE) == 0)
  1011. return;
  1012. mdelay(1);
  1013. }
  1014. fw_error("Error: DMA context still active (0x%08x)\n", reg);
  1015. }
  1016. struct driver_data {
  1017. u8 inline_data[8];
  1018. struct fw_packet *packet;
  1019. };
  1020. /*
  1021. * This function apppends a packet to the DMA queue for transmission.
  1022. * Must always be called with the ochi->lock held to ensure proper
  1023. * generation handling and locking around packet queue manipulation.
  1024. */
  1025. static int at_context_queue_packet(struct context *ctx,
  1026. struct fw_packet *packet)
  1027. {
  1028. struct fw_ohci *ohci = ctx->ohci;
  1029. dma_addr_t d_bus, uninitialized_var(payload_bus);
  1030. struct driver_data *driver_data;
  1031. struct descriptor *d, *last;
  1032. __le32 *header;
  1033. int z, tcode;
  1034. d = context_get_descriptors(ctx, 4, &d_bus);
  1035. if (d == NULL) {
  1036. packet->ack = RCODE_SEND_ERROR;
  1037. return -1;
  1038. }
  1039. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  1040. d[0].res_count = cpu_to_le16(packet->timestamp);
  1041. /*
  1042. * The DMA format for asyncronous link packets is different
  1043. * from the IEEE1394 layout, so shift the fields around
  1044. * accordingly.
  1045. */
  1046. tcode = (packet->header[0] >> 4) & 0x0f;
  1047. header = (__le32 *) &d[1];
  1048. switch (tcode) {
  1049. case TCODE_WRITE_QUADLET_REQUEST:
  1050. case TCODE_WRITE_BLOCK_REQUEST:
  1051. case TCODE_WRITE_RESPONSE:
  1052. case TCODE_READ_QUADLET_REQUEST:
  1053. case TCODE_READ_BLOCK_REQUEST:
  1054. case TCODE_READ_QUADLET_RESPONSE:
  1055. case TCODE_READ_BLOCK_RESPONSE:
  1056. case TCODE_LOCK_REQUEST:
  1057. case TCODE_LOCK_RESPONSE:
  1058. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1059. (packet->speed << 16));
  1060. header[1] = cpu_to_le32((packet->header[1] & 0xffff) |
  1061. (packet->header[0] & 0xffff0000));
  1062. header[2] = cpu_to_le32(packet->header[2]);
  1063. if (TCODE_IS_BLOCK_PACKET(tcode))
  1064. header[3] = cpu_to_le32(packet->header[3]);
  1065. else
  1066. header[3] = (__force __le32) packet->header[3];
  1067. d[0].req_count = cpu_to_le16(packet->header_length);
  1068. break;
  1069. case TCODE_LINK_INTERNAL:
  1070. header[0] = cpu_to_le32((OHCI1394_phy_tcode << 4) |
  1071. (packet->speed << 16));
  1072. header[1] = cpu_to_le32(packet->header[1]);
  1073. header[2] = cpu_to_le32(packet->header[2]);
  1074. d[0].req_count = cpu_to_le16(12);
  1075. if (is_ping_packet(&packet->header[1]))
  1076. d[0].control |= cpu_to_le16(DESCRIPTOR_PING);
  1077. break;
  1078. case TCODE_STREAM_DATA:
  1079. header[0] = cpu_to_le32((packet->header[0] & 0xffff) |
  1080. (packet->speed << 16));
  1081. header[1] = cpu_to_le32(packet->header[0] & 0xffff0000);
  1082. d[0].req_count = cpu_to_le16(8);
  1083. break;
  1084. default:
  1085. /* BUG(); */
  1086. packet->ack = RCODE_SEND_ERROR;
  1087. return -1;
  1088. }
  1089. BUILD_BUG_ON(sizeof(struct driver_data) > sizeof(struct descriptor));
  1090. driver_data = (struct driver_data *) &d[3];
  1091. driver_data->packet = packet;
  1092. packet->driver_data = driver_data;
  1093. if (packet->payload_length > 0) {
  1094. if (packet->payload_length > sizeof(driver_data->inline_data)) {
  1095. payload_bus = dma_map_single(ohci->card.device,
  1096. packet->payload,
  1097. packet->payload_length,
  1098. DMA_TO_DEVICE);
  1099. if (dma_mapping_error(ohci->card.device, payload_bus)) {
  1100. packet->ack = RCODE_SEND_ERROR;
  1101. return -1;
  1102. }
  1103. packet->payload_bus = payload_bus;
  1104. packet->payload_mapped = true;
  1105. } else {
  1106. memcpy(driver_data->inline_data, packet->payload,
  1107. packet->payload_length);
  1108. payload_bus = d_bus + 3 * sizeof(*d);
  1109. }
  1110. d[2].req_count = cpu_to_le16(packet->payload_length);
  1111. d[2].data_address = cpu_to_le32(payload_bus);
  1112. last = &d[2];
  1113. z = 3;
  1114. } else {
  1115. last = &d[0];
  1116. z = 2;
  1117. }
  1118. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  1119. DESCRIPTOR_IRQ_ALWAYS |
  1120. DESCRIPTOR_BRANCH_ALWAYS);
  1121. /* FIXME: Document how the locking works. */
  1122. if (ohci->generation != packet->generation) {
  1123. if (packet->payload_mapped)
  1124. dma_unmap_single(ohci->card.device, payload_bus,
  1125. packet->payload_length, DMA_TO_DEVICE);
  1126. packet->ack = RCODE_GENERATION;
  1127. return -1;
  1128. }
  1129. context_append(ctx, d, z, 4 - z);
  1130. if (ctx->running) {
  1131. reg_write(ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  1132. flush_writes(ohci);
  1133. } else {
  1134. context_run(ctx, 0);
  1135. }
  1136. return 0;
  1137. }
  1138. static void at_context_flush(struct context *ctx)
  1139. {
  1140. tasklet_disable(&ctx->tasklet);
  1141. ctx->flushing = true;
  1142. context_tasklet((unsigned long)ctx);
  1143. ctx->flushing = false;
  1144. tasklet_enable(&ctx->tasklet);
  1145. }
  1146. static int handle_at_packet(struct context *context,
  1147. struct descriptor *d,
  1148. struct descriptor *last)
  1149. {
  1150. struct driver_data *driver_data;
  1151. struct fw_packet *packet;
  1152. struct fw_ohci *ohci = context->ohci;
  1153. int evt;
  1154. if (last->transfer_status == 0 && !context->flushing)
  1155. /* This descriptor isn't done yet, stop iteration. */
  1156. return 0;
  1157. driver_data = (struct driver_data *) &d[3];
  1158. packet = driver_data->packet;
  1159. if (packet == NULL)
  1160. /* This packet was cancelled, just continue. */
  1161. return 1;
  1162. if (packet->payload_mapped)
  1163. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1164. packet->payload_length, DMA_TO_DEVICE);
  1165. evt = le16_to_cpu(last->transfer_status) & 0x1f;
  1166. packet->timestamp = le16_to_cpu(last->res_count);
  1167. log_ar_at_event('T', packet->speed, packet->header, evt);
  1168. switch (evt) {
  1169. case OHCI1394_evt_timeout:
  1170. /* Async response transmit timed out. */
  1171. packet->ack = RCODE_CANCELLED;
  1172. break;
  1173. case OHCI1394_evt_flushed:
  1174. /*
  1175. * The packet was flushed should give same error as
  1176. * when we try to use a stale generation count.
  1177. */
  1178. packet->ack = RCODE_GENERATION;
  1179. break;
  1180. case OHCI1394_evt_missing_ack:
  1181. if (context->flushing)
  1182. packet->ack = RCODE_GENERATION;
  1183. else {
  1184. /*
  1185. * Using a valid (current) generation count, but the
  1186. * node is not on the bus or not sending acks.
  1187. */
  1188. packet->ack = RCODE_NO_ACK;
  1189. }
  1190. break;
  1191. case ACK_COMPLETE + 0x10:
  1192. case ACK_PENDING + 0x10:
  1193. case ACK_BUSY_X + 0x10:
  1194. case ACK_BUSY_A + 0x10:
  1195. case ACK_BUSY_B + 0x10:
  1196. case ACK_DATA_ERROR + 0x10:
  1197. case ACK_TYPE_ERROR + 0x10:
  1198. packet->ack = evt - 0x10;
  1199. break;
  1200. case OHCI1394_evt_no_status:
  1201. if (context->flushing) {
  1202. packet->ack = RCODE_GENERATION;
  1203. break;
  1204. }
  1205. /* fall through */
  1206. default:
  1207. packet->ack = RCODE_SEND_ERROR;
  1208. break;
  1209. }
  1210. packet->callback(packet, &ohci->card, packet->ack);
  1211. return 1;
  1212. }
  1213. #define HEADER_GET_DESTINATION(q) (((q) >> 16) & 0xffff)
  1214. #define HEADER_GET_TCODE(q) (((q) >> 4) & 0x0f)
  1215. #define HEADER_GET_OFFSET_HIGH(q) (((q) >> 0) & 0xffff)
  1216. #define HEADER_GET_DATA_LENGTH(q) (((q) >> 16) & 0xffff)
  1217. #define HEADER_GET_EXTENDED_TCODE(q) (((q) >> 0) & 0xffff)
  1218. static void handle_local_rom(struct fw_ohci *ohci,
  1219. struct fw_packet *packet, u32 csr)
  1220. {
  1221. struct fw_packet response;
  1222. int tcode, length, i;
  1223. tcode = HEADER_GET_TCODE(packet->header[0]);
  1224. if (TCODE_IS_BLOCK_PACKET(tcode))
  1225. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1226. else
  1227. length = 4;
  1228. i = csr - CSR_CONFIG_ROM;
  1229. if (i + length > CONFIG_ROM_SIZE) {
  1230. fw_fill_response(&response, packet->header,
  1231. RCODE_ADDRESS_ERROR, NULL, 0);
  1232. } else if (!TCODE_IS_READ_REQUEST(tcode)) {
  1233. fw_fill_response(&response, packet->header,
  1234. RCODE_TYPE_ERROR, NULL, 0);
  1235. } else {
  1236. fw_fill_response(&response, packet->header, RCODE_COMPLETE,
  1237. (void *) ohci->config_rom + i, length);
  1238. }
  1239. fw_core_handle_response(&ohci->card, &response);
  1240. }
  1241. static void handle_local_lock(struct fw_ohci *ohci,
  1242. struct fw_packet *packet, u32 csr)
  1243. {
  1244. struct fw_packet response;
  1245. int tcode, length, ext_tcode, sel, try;
  1246. __be32 *payload, lock_old;
  1247. u32 lock_arg, lock_data;
  1248. tcode = HEADER_GET_TCODE(packet->header[0]);
  1249. length = HEADER_GET_DATA_LENGTH(packet->header[3]);
  1250. payload = packet->payload;
  1251. ext_tcode = HEADER_GET_EXTENDED_TCODE(packet->header[3]);
  1252. if (tcode == TCODE_LOCK_REQUEST &&
  1253. ext_tcode == EXTCODE_COMPARE_SWAP && length == 8) {
  1254. lock_arg = be32_to_cpu(payload[0]);
  1255. lock_data = be32_to_cpu(payload[1]);
  1256. } else if (tcode == TCODE_READ_QUADLET_REQUEST) {
  1257. lock_arg = 0;
  1258. lock_data = 0;
  1259. } else {
  1260. fw_fill_response(&response, packet->header,
  1261. RCODE_TYPE_ERROR, NULL, 0);
  1262. goto out;
  1263. }
  1264. sel = (csr - CSR_BUS_MANAGER_ID) / 4;
  1265. reg_write(ohci, OHCI1394_CSRData, lock_data);
  1266. reg_write(ohci, OHCI1394_CSRCompareData, lock_arg);
  1267. reg_write(ohci, OHCI1394_CSRControl, sel);
  1268. for (try = 0; try < 20; try++)
  1269. if (reg_read(ohci, OHCI1394_CSRControl) & 0x80000000) {
  1270. lock_old = cpu_to_be32(reg_read(ohci,
  1271. OHCI1394_CSRData));
  1272. fw_fill_response(&response, packet->header,
  1273. RCODE_COMPLETE,
  1274. &lock_old, sizeof(lock_old));
  1275. goto out;
  1276. }
  1277. fw_error("swap not done (CSR lock timeout)\n");
  1278. fw_fill_response(&response, packet->header, RCODE_BUSY, NULL, 0);
  1279. out:
  1280. fw_core_handle_response(&ohci->card, &response);
  1281. }
  1282. static void handle_local_request(struct context *ctx, struct fw_packet *packet)
  1283. {
  1284. u64 offset, csr;
  1285. if (ctx == &ctx->ohci->at_request_ctx) {
  1286. packet->ack = ACK_PENDING;
  1287. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1288. }
  1289. offset =
  1290. ((unsigned long long)
  1291. HEADER_GET_OFFSET_HIGH(packet->header[1]) << 32) |
  1292. packet->header[2];
  1293. csr = offset - CSR_REGISTER_BASE;
  1294. /* Handle config rom reads. */
  1295. if (csr >= CSR_CONFIG_ROM && csr < CSR_CONFIG_ROM_END)
  1296. handle_local_rom(ctx->ohci, packet, csr);
  1297. else switch (csr) {
  1298. case CSR_BUS_MANAGER_ID:
  1299. case CSR_BANDWIDTH_AVAILABLE:
  1300. case CSR_CHANNELS_AVAILABLE_HI:
  1301. case CSR_CHANNELS_AVAILABLE_LO:
  1302. handle_local_lock(ctx->ohci, packet, csr);
  1303. break;
  1304. default:
  1305. if (ctx == &ctx->ohci->at_request_ctx)
  1306. fw_core_handle_request(&ctx->ohci->card, packet);
  1307. else
  1308. fw_core_handle_response(&ctx->ohci->card, packet);
  1309. break;
  1310. }
  1311. if (ctx == &ctx->ohci->at_response_ctx) {
  1312. packet->ack = ACK_COMPLETE;
  1313. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1314. }
  1315. }
  1316. static void at_context_transmit(struct context *ctx, struct fw_packet *packet)
  1317. {
  1318. unsigned long flags;
  1319. int ret;
  1320. spin_lock_irqsave(&ctx->ohci->lock, flags);
  1321. if (HEADER_GET_DESTINATION(packet->header[0]) == ctx->ohci->node_id &&
  1322. ctx->ohci->generation == packet->generation) {
  1323. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1324. handle_local_request(ctx, packet);
  1325. return;
  1326. }
  1327. ret = at_context_queue_packet(ctx, packet);
  1328. spin_unlock_irqrestore(&ctx->ohci->lock, flags);
  1329. if (ret < 0)
  1330. packet->callback(packet, &ctx->ohci->card, packet->ack);
  1331. }
  1332. static void detect_dead_context(struct fw_ohci *ohci,
  1333. const char *name, unsigned int regs)
  1334. {
  1335. u32 ctl;
  1336. ctl = reg_read(ohci, CONTROL_SET(regs));
  1337. if (ctl & CONTEXT_DEAD) {
  1338. #ifdef CONFIG_FIREWIRE_OHCI_DEBUG
  1339. fw_error("DMA context %s has stopped, error code: %s\n",
  1340. name, evts[ctl & 0x1f]);
  1341. #else
  1342. fw_error("DMA context %s has stopped, error code: %#x\n",
  1343. name, ctl & 0x1f);
  1344. #endif
  1345. }
  1346. }
  1347. static void handle_dead_contexts(struct fw_ohci *ohci)
  1348. {
  1349. unsigned int i;
  1350. char name[8];
  1351. detect_dead_context(ohci, "ATReq", OHCI1394_AsReqTrContextBase);
  1352. detect_dead_context(ohci, "ATRsp", OHCI1394_AsRspTrContextBase);
  1353. detect_dead_context(ohci, "ARReq", OHCI1394_AsReqRcvContextBase);
  1354. detect_dead_context(ohci, "ARRsp", OHCI1394_AsRspRcvContextBase);
  1355. for (i = 0; i < 32; ++i) {
  1356. if (!(ohci->it_context_support & (1 << i)))
  1357. continue;
  1358. sprintf(name, "IT%u", i);
  1359. detect_dead_context(ohci, name, OHCI1394_IsoXmitContextBase(i));
  1360. }
  1361. for (i = 0; i < 32; ++i) {
  1362. if (!(ohci->ir_context_support & (1 << i)))
  1363. continue;
  1364. sprintf(name, "IR%u", i);
  1365. detect_dead_context(ohci, name, OHCI1394_IsoRcvContextBase(i));
  1366. }
  1367. /* TODO: maybe try to flush and restart the dead contexts */
  1368. }
  1369. static u32 cycle_timer_ticks(u32 cycle_timer)
  1370. {
  1371. u32 ticks;
  1372. ticks = cycle_timer & 0xfff;
  1373. ticks += 3072 * ((cycle_timer >> 12) & 0x1fff);
  1374. ticks += (3072 * 8000) * (cycle_timer >> 25);
  1375. return ticks;
  1376. }
  1377. /*
  1378. * Some controllers exhibit one or more of the following bugs when updating the
  1379. * iso cycle timer register:
  1380. * - When the lowest six bits are wrapping around to zero, a read that happens
  1381. * at the same time will return garbage in the lowest ten bits.
  1382. * - When the cycleOffset field wraps around to zero, the cycleCount field is
  1383. * not incremented for about 60 ns.
  1384. * - Occasionally, the entire register reads zero.
  1385. *
  1386. * To catch these, we read the register three times and ensure that the
  1387. * difference between each two consecutive reads is approximately the same, i.e.
  1388. * less than twice the other. Furthermore, any negative difference indicates an
  1389. * error. (A PCI read should take at least 20 ticks of the 24.576 MHz timer to
  1390. * execute, so we have enough precision to compute the ratio of the differences.)
  1391. */
  1392. static u32 get_cycle_time(struct fw_ohci *ohci)
  1393. {
  1394. u32 c0, c1, c2;
  1395. u32 t0, t1, t2;
  1396. s32 diff01, diff12;
  1397. int i;
  1398. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1399. if (ohci->quirks & QUIRK_CYCLE_TIMER) {
  1400. i = 0;
  1401. c1 = c2;
  1402. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1403. do {
  1404. c0 = c1;
  1405. c1 = c2;
  1406. c2 = reg_read(ohci, OHCI1394_IsochronousCycleTimer);
  1407. t0 = cycle_timer_ticks(c0);
  1408. t1 = cycle_timer_ticks(c1);
  1409. t2 = cycle_timer_ticks(c2);
  1410. diff01 = t1 - t0;
  1411. diff12 = t2 - t1;
  1412. } while ((diff01 <= 0 || diff12 <= 0 ||
  1413. diff01 / diff12 >= 2 || diff12 / diff01 >= 2)
  1414. && i++ < 20);
  1415. }
  1416. return c2;
  1417. }
  1418. /*
  1419. * This function has to be called at least every 64 seconds. The bus_time
  1420. * field stores not only the upper 25 bits of the BUS_TIME register but also
  1421. * the most significant bit of the cycle timer in bit 6 so that we can detect
  1422. * changes in this bit.
  1423. */
  1424. static u32 update_bus_time(struct fw_ohci *ohci)
  1425. {
  1426. u32 cycle_time_seconds = get_cycle_time(ohci) >> 25;
  1427. if ((ohci->bus_time & 0x40) != (cycle_time_seconds & 0x40))
  1428. ohci->bus_time += 0x40;
  1429. return ohci->bus_time | cycle_time_seconds;
  1430. }
  1431. static void bus_reset_tasklet(unsigned long data)
  1432. {
  1433. struct fw_ohci *ohci = (struct fw_ohci *)data;
  1434. int self_id_count, i, j, reg;
  1435. int generation, new_generation;
  1436. unsigned long flags;
  1437. void *free_rom = NULL;
  1438. dma_addr_t free_rom_bus = 0;
  1439. bool is_new_root;
  1440. reg = reg_read(ohci, OHCI1394_NodeID);
  1441. if (!(reg & OHCI1394_NodeID_idValid)) {
  1442. fw_notify("node ID not valid, new bus reset in progress\n");
  1443. return;
  1444. }
  1445. if ((reg & OHCI1394_NodeID_nodeNumber) == 63) {
  1446. fw_notify("malconfigured bus\n");
  1447. return;
  1448. }
  1449. ohci->node_id = reg & (OHCI1394_NodeID_busNumber |
  1450. OHCI1394_NodeID_nodeNumber);
  1451. is_new_root = (reg & OHCI1394_NodeID_root) != 0;
  1452. if (!(ohci->is_root && is_new_root))
  1453. reg_write(ohci, OHCI1394_LinkControlSet,
  1454. OHCI1394_LinkControl_cycleMaster);
  1455. ohci->is_root = is_new_root;
  1456. reg = reg_read(ohci, OHCI1394_SelfIDCount);
  1457. if (reg & OHCI1394_SelfIDCount_selfIDError) {
  1458. fw_notify("inconsistent self IDs\n");
  1459. return;
  1460. }
  1461. /*
  1462. * The count in the SelfIDCount register is the number of
  1463. * bytes in the self ID receive buffer. Since we also receive
  1464. * the inverted quadlets and a header quadlet, we shift one
  1465. * bit extra to get the actual number of self IDs.
  1466. */
  1467. self_id_count = (reg >> 3) & 0xff;
  1468. if (self_id_count == 0 || self_id_count > 252) {
  1469. fw_notify("inconsistent self IDs\n");
  1470. return;
  1471. }
  1472. generation = (cond_le32_to_cpu(ohci->self_id_cpu[0]) >> 16) & 0xff;
  1473. rmb();
  1474. for (i = 1, j = 0; j < self_id_count; i += 2, j++) {
  1475. if (ohci->self_id_cpu[i] != ~ohci->self_id_cpu[i + 1]) {
  1476. fw_notify("inconsistent self IDs\n");
  1477. return;
  1478. }
  1479. ohci->self_id_buffer[j] =
  1480. cond_le32_to_cpu(ohci->self_id_cpu[i]);
  1481. }
  1482. rmb();
  1483. /*
  1484. * Check the consistency of the self IDs we just read. The
  1485. * problem we face is that a new bus reset can start while we
  1486. * read out the self IDs from the DMA buffer. If this happens,
  1487. * the DMA buffer will be overwritten with new self IDs and we
  1488. * will read out inconsistent data. The OHCI specification
  1489. * (section 11.2) recommends a technique similar to
  1490. * linux/seqlock.h, where we remember the generation of the
  1491. * self IDs in the buffer before reading them out and compare
  1492. * it to the current generation after reading them out. If
  1493. * the two generations match we know we have a consistent set
  1494. * of self IDs.
  1495. */
  1496. new_generation = (reg_read(ohci, OHCI1394_SelfIDCount) >> 16) & 0xff;
  1497. if (new_generation != generation) {
  1498. fw_notify("recursive bus reset detected, "
  1499. "discarding self ids\n");
  1500. return;
  1501. }
  1502. /* FIXME: Document how the locking works. */
  1503. spin_lock_irqsave(&ohci->lock, flags);
  1504. ohci->generation = -1; /* prevent AT packet queueing */
  1505. context_stop(&ohci->at_request_ctx);
  1506. context_stop(&ohci->at_response_ctx);
  1507. spin_unlock_irqrestore(&ohci->lock, flags);
  1508. /*
  1509. * Per OHCI 1.2 draft, clause 7.2.3.3, hardware may leave unsent
  1510. * packets in the AT queues and software needs to drain them.
  1511. * Some OHCI 1.1 controllers (JMicron) apparently require this too.
  1512. */
  1513. at_context_flush(&ohci->at_request_ctx);
  1514. at_context_flush(&ohci->at_response_ctx);
  1515. spin_lock_irqsave(&ohci->lock, flags);
  1516. ohci->generation = generation;
  1517. reg_write(ohci, OHCI1394_IntEventClear, OHCI1394_busReset);
  1518. if (ohci->quirks & QUIRK_RESET_PACKET)
  1519. ohci->request_generation = generation;
  1520. /*
  1521. * This next bit is unrelated to the AT context stuff but we
  1522. * have to do it under the spinlock also. If a new config rom
  1523. * was set up before this reset, the old one is now no longer
  1524. * in use and we can free it. Update the config rom pointers
  1525. * to point to the current config rom and clear the
  1526. * next_config_rom pointer so a new update can take place.
  1527. */
  1528. if (ohci->next_config_rom != NULL) {
  1529. if (ohci->next_config_rom != ohci->config_rom) {
  1530. free_rom = ohci->config_rom;
  1531. free_rom_bus = ohci->config_rom_bus;
  1532. }
  1533. ohci->config_rom = ohci->next_config_rom;
  1534. ohci->config_rom_bus = ohci->next_config_rom_bus;
  1535. ohci->next_config_rom = NULL;
  1536. /*
  1537. * Restore config_rom image and manually update
  1538. * config_rom registers. Writing the header quadlet
  1539. * will indicate that the config rom is ready, so we
  1540. * do that last.
  1541. */
  1542. reg_write(ohci, OHCI1394_BusOptions,
  1543. be32_to_cpu(ohci->config_rom[2]));
  1544. ohci->config_rom[0] = ohci->next_header;
  1545. reg_write(ohci, OHCI1394_ConfigROMhdr,
  1546. be32_to_cpu(ohci->next_header));
  1547. }
  1548. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1549. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, ~0);
  1550. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, ~0);
  1551. #endif
  1552. spin_unlock_irqrestore(&ohci->lock, flags);
  1553. if (free_rom)
  1554. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1555. free_rom, free_rom_bus);
  1556. log_selfids(ohci->node_id, generation,
  1557. self_id_count, ohci->self_id_buffer);
  1558. fw_core_handle_bus_reset(&ohci->card, ohci->node_id, generation,
  1559. self_id_count, ohci->self_id_buffer,
  1560. ohci->csr_state_setclear_abdicate);
  1561. ohci->csr_state_setclear_abdicate = false;
  1562. }
  1563. static irqreturn_t irq_handler(int irq, void *data)
  1564. {
  1565. struct fw_ohci *ohci = data;
  1566. u32 event, iso_event;
  1567. int i;
  1568. event = reg_read(ohci, OHCI1394_IntEventClear);
  1569. if (!event || !~event)
  1570. return IRQ_NONE;
  1571. /*
  1572. * busReset and postedWriteErr must not be cleared yet
  1573. * (OHCI 1.1 clauses 7.2.3.2 and 13.2.8.1)
  1574. */
  1575. reg_write(ohci, OHCI1394_IntEventClear,
  1576. event & ~(OHCI1394_busReset | OHCI1394_postedWriteErr));
  1577. log_irqs(event);
  1578. if (event & OHCI1394_selfIDComplete)
  1579. tasklet_schedule(&ohci->bus_reset_tasklet);
  1580. if (event & OHCI1394_RQPkt)
  1581. tasklet_schedule(&ohci->ar_request_ctx.tasklet);
  1582. if (event & OHCI1394_RSPkt)
  1583. tasklet_schedule(&ohci->ar_response_ctx.tasklet);
  1584. if (event & OHCI1394_reqTxComplete)
  1585. tasklet_schedule(&ohci->at_request_ctx.tasklet);
  1586. if (event & OHCI1394_respTxComplete)
  1587. tasklet_schedule(&ohci->at_response_ctx.tasklet);
  1588. if (event & OHCI1394_isochRx) {
  1589. iso_event = reg_read(ohci, OHCI1394_IsoRecvIntEventClear);
  1590. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, iso_event);
  1591. while (iso_event) {
  1592. i = ffs(iso_event) - 1;
  1593. tasklet_schedule(
  1594. &ohci->ir_context_list[i].context.tasklet);
  1595. iso_event &= ~(1 << i);
  1596. }
  1597. }
  1598. if (event & OHCI1394_isochTx) {
  1599. iso_event = reg_read(ohci, OHCI1394_IsoXmitIntEventClear);
  1600. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, iso_event);
  1601. while (iso_event) {
  1602. i = ffs(iso_event) - 1;
  1603. tasklet_schedule(
  1604. &ohci->it_context_list[i].context.tasklet);
  1605. iso_event &= ~(1 << i);
  1606. }
  1607. }
  1608. if (unlikely(event & OHCI1394_regAccessFail))
  1609. fw_error("Register access failure - "
  1610. "please notify linux1394-devel@lists.sf.net\n");
  1611. if (unlikely(event & OHCI1394_postedWriteErr)) {
  1612. reg_read(ohci, OHCI1394_PostedWriteAddressHi);
  1613. reg_read(ohci, OHCI1394_PostedWriteAddressLo);
  1614. reg_write(ohci, OHCI1394_IntEventClear,
  1615. OHCI1394_postedWriteErr);
  1616. fw_error("PCI posted write error\n");
  1617. }
  1618. if (unlikely(event & OHCI1394_cycleTooLong)) {
  1619. if (printk_ratelimit())
  1620. fw_notify("isochronous cycle too long\n");
  1621. reg_write(ohci, OHCI1394_LinkControlSet,
  1622. OHCI1394_LinkControl_cycleMaster);
  1623. }
  1624. if (unlikely(event & OHCI1394_cycleInconsistent)) {
  1625. /*
  1626. * We need to clear this event bit in order to make
  1627. * cycleMatch isochronous I/O work. In theory we should
  1628. * stop active cycleMatch iso contexts now and restart
  1629. * them at least two cycles later. (FIXME?)
  1630. */
  1631. if (printk_ratelimit())
  1632. fw_notify("isochronous cycle inconsistent\n");
  1633. }
  1634. if (unlikely(event & OHCI1394_unrecoverableError))
  1635. handle_dead_contexts(ohci);
  1636. if (event & OHCI1394_cycle64Seconds) {
  1637. spin_lock(&ohci->lock);
  1638. update_bus_time(ohci);
  1639. spin_unlock(&ohci->lock);
  1640. } else
  1641. flush_writes(ohci);
  1642. return IRQ_HANDLED;
  1643. }
  1644. static int software_reset(struct fw_ohci *ohci)
  1645. {
  1646. int i;
  1647. reg_write(ohci, OHCI1394_HCControlSet, OHCI1394_HCControl_softReset);
  1648. for (i = 0; i < OHCI_LOOP_COUNT; i++) {
  1649. if ((reg_read(ohci, OHCI1394_HCControlSet) &
  1650. OHCI1394_HCControl_softReset) == 0)
  1651. return 0;
  1652. msleep(1);
  1653. }
  1654. return -EBUSY;
  1655. }
  1656. static void copy_config_rom(__be32 *dest, const __be32 *src, size_t length)
  1657. {
  1658. size_t size = length * 4;
  1659. memcpy(dest, src, size);
  1660. if (size < CONFIG_ROM_SIZE)
  1661. memset(&dest[length], 0, CONFIG_ROM_SIZE - size);
  1662. }
  1663. static int configure_1394a_enhancements(struct fw_ohci *ohci)
  1664. {
  1665. bool enable_1394a;
  1666. int ret, clear, set, offset;
  1667. /* Check if the driver should configure link and PHY. */
  1668. if (!(reg_read(ohci, OHCI1394_HCControlSet) &
  1669. OHCI1394_HCControl_programPhyEnable))
  1670. return 0;
  1671. /* Paranoia: check whether the PHY supports 1394a, too. */
  1672. enable_1394a = false;
  1673. ret = read_phy_reg(ohci, 2);
  1674. if (ret < 0)
  1675. return ret;
  1676. if ((ret & PHY_EXTENDED_REGISTERS) == PHY_EXTENDED_REGISTERS) {
  1677. ret = read_paged_phy_reg(ohci, 1, 8);
  1678. if (ret < 0)
  1679. return ret;
  1680. if (ret >= 1)
  1681. enable_1394a = true;
  1682. }
  1683. if (ohci->quirks & QUIRK_NO_1394A)
  1684. enable_1394a = false;
  1685. /* Configure PHY and link consistently. */
  1686. if (enable_1394a) {
  1687. clear = 0;
  1688. set = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1689. } else {
  1690. clear = PHY_ENABLE_ACCEL | PHY_ENABLE_MULTI;
  1691. set = 0;
  1692. }
  1693. ret = update_phy_reg(ohci, 5, clear, set);
  1694. if (ret < 0)
  1695. return ret;
  1696. if (enable_1394a)
  1697. offset = OHCI1394_HCControlSet;
  1698. else
  1699. offset = OHCI1394_HCControlClear;
  1700. reg_write(ohci, offset, OHCI1394_HCControl_aPhyEnhanceEnable);
  1701. /* Clean up: configuration has been taken care of. */
  1702. reg_write(ohci, OHCI1394_HCControlClear,
  1703. OHCI1394_HCControl_programPhyEnable);
  1704. return 0;
  1705. }
  1706. static int ohci_enable(struct fw_card *card,
  1707. const __be32 *config_rom, size_t length)
  1708. {
  1709. struct fw_ohci *ohci = fw_ohci(card);
  1710. struct pci_dev *dev = to_pci_dev(card->device);
  1711. u32 lps, seconds, version, irqs;
  1712. int i, ret;
  1713. if (software_reset(ohci)) {
  1714. fw_error("Failed to reset ohci card.\n");
  1715. return -EBUSY;
  1716. }
  1717. /*
  1718. * Now enable LPS, which we need in order to start accessing
  1719. * most of the registers. In fact, on some cards (ALI M5251),
  1720. * accessing registers in the SClk domain without LPS enabled
  1721. * will lock up the machine. Wait 50msec to make sure we have
  1722. * full link enabled. However, with some cards (well, at least
  1723. * a JMicron PCIe card), we have to try again sometimes.
  1724. */
  1725. reg_write(ohci, OHCI1394_HCControlSet,
  1726. OHCI1394_HCControl_LPS |
  1727. OHCI1394_HCControl_postedWriteEnable);
  1728. flush_writes(ohci);
  1729. for (lps = 0, i = 0; !lps && i < 3; i++) {
  1730. msleep(50);
  1731. lps = reg_read(ohci, OHCI1394_HCControlSet) &
  1732. OHCI1394_HCControl_LPS;
  1733. }
  1734. if (!lps) {
  1735. fw_error("Failed to set Link Power Status\n");
  1736. return -EIO;
  1737. }
  1738. reg_write(ohci, OHCI1394_HCControlClear,
  1739. OHCI1394_HCControl_noByteSwapData);
  1740. reg_write(ohci, OHCI1394_SelfIDBuffer, ohci->self_id_bus);
  1741. reg_write(ohci, OHCI1394_LinkControlSet,
  1742. OHCI1394_LinkControl_cycleTimerEnable |
  1743. OHCI1394_LinkControl_cycleMaster);
  1744. reg_write(ohci, OHCI1394_ATRetries,
  1745. OHCI1394_MAX_AT_REQ_RETRIES |
  1746. (OHCI1394_MAX_AT_RESP_RETRIES << 4) |
  1747. (OHCI1394_MAX_PHYS_RESP_RETRIES << 8) |
  1748. (200 << 16));
  1749. seconds = lower_32_bits(get_seconds());
  1750. reg_write(ohci, OHCI1394_IsochronousCycleTimer, seconds << 25);
  1751. ohci->bus_time = seconds & ~0x3f;
  1752. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  1753. if (version >= OHCI_VERSION_1_1) {
  1754. reg_write(ohci, OHCI1394_InitialChannelsAvailableHi,
  1755. 0xfffffffe);
  1756. card->broadcast_channel_auto_allocated = true;
  1757. }
  1758. /* Get implemented bits of the priority arbitration request counter. */
  1759. reg_write(ohci, OHCI1394_FairnessControl, 0x3f);
  1760. ohci->pri_req_max = reg_read(ohci, OHCI1394_FairnessControl) & 0x3f;
  1761. reg_write(ohci, OHCI1394_FairnessControl, 0);
  1762. card->priority_budget_implemented = ohci->pri_req_max != 0;
  1763. reg_write(ohci, OHCI1394_PhyUpperBound, 0x00010000);
  1764. reg_write(ohci, OHCI1394_IntEventClear, ~0);
  1765. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  1766. ret = configure_1394a_enhancements(ohci);
  1767. if (ret < 0)
  1768. return ret;
  1769. /* Activate link_on bit and contender bit in our self ID packets.*/
  1770. ret = ohci_update_phy_reg(card, 4, 0, PHY_LINK_ACTIVE | PHY_CONTENDER);
  1771. if (ret < 0)
  1772. return ret;
  1773. /*
  1774. * When the link is not yet enabled, the atomic config rom
  1775. * update mechanism described below in ohci_set_config_rom()
  1776. * is not active. We have to update ConfigRomHeader and
  1777. * BusOptions manually, and the write to ConfigROMmap takes
  1778. * effect immediately. We tie this to the enabling of the
  1779. * link, so we have a valid config rom before enabling - the
  1780. * OHCI requires that ConfigROMhdr and BusOptions have valid
  1781. * values before enabling.
  1782. *
  1783. * However, when the ConfigROMmap is written, some controllers
  1784. * always read back quadlets 0 and 2 from the config rom to
  1785. * the ConfigRomHeader and BusOptions registers on bus reset.
  1786. * They shouldn't do that in this initial case where the link
  1787. * isn't enabled. This means we have to use the same
  1788. * workaround here, setting the bus header to 0 and then write
  1789. * the right values in the bus reset tasklet.
  1790. */
  1791. if (config_rom) {
  1792. ohci->next_config_rom =
  1793. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1794. &ohci->next_config_rom_bus,
  1795. GFP_KERNEL);
  1796. if (ohci->next_config_rom == NULL)
  1797. return -ENOMEM;
  1798. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1799. } else {
  1800. /*
  1801. * In the suspend case, config_rom is NULL, which
  1802. * means that we just reuse the old config rom.
  1803. */
  1804. ohci->next_config_rom = ohci->config_rom;
  1805. ohci->next_config_rom_bus = ohci->config_rom_bus;
  1806. }
  1807. ohci->next_header = ohci->next_config_rom[0];
  1808. ohci->next_config_rom[0] = 0;
  1809. reg_write(ohci, OHCI1394_ConfigROMhdr, 0);
  1810. reg_write(ohci, OHCI1394_BusOptions,
  1811. be32_to_cpu(ohci->next_config_rom[2]));
  1812. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1813. reg_write(ohci, OHCI1394_AsReqFilterHiSet, 0x80000000);
  1814. if (!(ohci->quirks & QUIRK_NO_MSI))
  1815. pci_enable_msi(dev);
  1816. if (request_irq(dev->irq, irq_handler,
  1817. pci_dev_msi_enabled(dev) ? 0 : IRQF_SHARED,
  1818. ohci_driver_name, ohci)) {
  1819. fw_error("Failed to allocate interrupt %d.\n", dev->irq);
  1820. pci_disable_msi(dev);
  1821. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1822. ohci->config_rom, ohci->config_rom_bus);
  1823. return -EIO;
  1824. }
  1825. irqs = OHCI1394_reqTxComplete | OHCI1394_respTxComplete |
  1826. OHCI1394_RQPkt | OHCI1394_RSPkt |
  1827. OHCI1394_isochTx | OHCI1394_isochRx |
  1828. OHCI1394_postedWriteErr |
  1829. OHCI1394_selfIDComplete |
  1830. OHCI1394_regAccessFail |
  1831. OHCI1394_cycle64Seconds |
  1832. OHCI1394_cycleInconsistent |
  1833. OHCI1394_unrecoverableError |
  1834. OHCI1394_cycleTooLong |
  1835. OHCI1394_masterIntEnable;
  1836. if (param_debug & OHCI_PARAM_DEBUG_BUSRESETS)
  1837. irqs |= OHCI1394_busReset;
  1838. reg_write(ohci, OHCI1394_IntMaskSet, irqs);
  1839. reg_write(ohci, OHCI1394_HCControlSet,
  1840. OHCI1394_HCControl_linkEnable |
  1841. OHCI1394_HCControl_BIBimageValid);
  1842. reg_write(ohci, OHCI1394_LinkControlSet,
  1843. OHCI1394_LinkControl_rcvSelfID |
  1844. OHCI1394_LinkControl_rcvPhyPkt);
  1845. ar_context_run(&ohci->ar_request_ctx);
  1846. ar_context_run(&ohci->ar_response_ctx); /* also flushes writes */
  1847. /* We are ready to go, reset bus to finish initialization. */
  1848. fw_schedule_bus_reset(&ohci->card, false, true);
  1849. return 0;
  1850. }
  1851. static int ohci_set_config_rom(struct fw_card *card,
  1852. const __be32 *config_rom, size_t length)
  1853. {
  1854. struct fw_ohci *ohci;
  1855. unsigned long flags;
  1856. __be32 *next_config_rom;
  1857. dma_addr_t uninitialized_var(next_config_rom_bus);
  1858. ohci = fw_ohci(card);
  1859. /*
  1860. * When the OHCI controller is enabled, the config rom update
  1861. * mechanism is a bit tricky, but easy enough to use. See
  1862. * section 5.5.6 in the OHCI specification.
  1863. *
  1864. * The OHCI controller caches the new config rom address in a
  1865. * shadow register (ConfigROMmapNext) and needs a bus reset
  1866. * for the changes to take place. When the bus reset is
  1867. * detected, the controller loads the new values for the
  1868. * ConfigRomHeader and BusOptions registers from the specified
  1869. * config rom and loads ConfigROMmap from the ConfigROMmapNext
  1870. * shadow register. All automatically and atomically.
  1871. *
  1872. * Now, there's a twist to this story. The automatic load of
  1873. * ConfigRomHeader and BusOptions doesn't honor the
  1874. * noByteSwapData bit, so with a be32 config rom, the
  1875. * controller will load be32 values in to these registers
  1876. * during the atomic update, even on litte endian
  1877. * architectures. The workaround we use is to put a 0 in the
  1878. * header quadlet; 0 is endian agnostic and means that the
  1879. * config rom isn't ready yet. In the bus reset tasklet we
  1880. * then set up the real values for the two registers.
  1881. *
  1882. * We use ohci->lock to avoid racing with the code that sets
  1883. * ohci->next_config_rom to NULL (see bus_reset_tasklet).
  1884. */
  1885. next_config_rom =
  1886. dma_alloc_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1887. &next_config_rom_bus, GFP_KERNEL);
  1888. if (next_config_rom == NULL)
  1889. return -ENOMEM;
  1890. spin_lock_irqsave(&ohci->lock, flags);
  1891. /*
  1892. * If there is not an already pending config_rom update,
  1893. * push our new allocation into the ohci->next_config_rom
  1894. * and then mark the local variable as null so that we
  1895. * won't deallocate the new buffer.
  1896. *
  1897. * OTOH, if there is a pending config_rom update, just
  1898. * use that buffer with the new config_rom data, and
  1899. * let this routine free the unused DMA allocation.
  1900. */
  1901. if (ohci->next_config_rom == NULL) {
  1902. ohci->next_config_rom = next_config_rom;
  1903. ohci->next_config_rom_bus = next_config_rom_bus;
  1904. next_config_rom = NULL;
  1905. }
  1906. copy_config_rom(ohci->next_config_rom, config_rom, length);
  1907. ohci->next_header = config_rom[0];
  1908. ohci->next_config_rom[0] = 0;
  1909. reg_write(ohci, OHCI1394_ConfigROMmap, ohci->next_config_rom_bus);
  1910. spin_unlock_irqrestore(&ohci->lock, flags);
  1911. /* If we didn't use the DMA allocation, delete it. */
  1912. if (next_config_rom != NULL)
  1913. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  1914. next_config_rom, next_config_rom_bus);
  1915. /*
  1916. * Now initiate a bus reset to have the changes take
  1917. * effect. We clean up the old config rom memory and DMA
  1918. * mappings in the bus reset tasklet, since the OHCI
  1919. * controller could need to access it before the bus reset
  1920. * takes effect.
  1921. */
  1922. fw_schedule_bus_reset(&ohci->card, true, true);
  1923. return 0;
  1924. }
  1925. static void ohci_send_request(struct fw_card *card, struct fw_packet *packet)
  1926. {
  1927. struct fw_ohci *ohci = fw_ohci(card);
  1928. at_context_transmit(&ohci->at_request_ctx, packet);
  1929. }
  1930. static void ohci_send_response(struct fw_card *card, struct fw_packet *packet)
  1931. {
  1932. struct fw_ohci *ohci = fw_ohci(card);
  1933. at_context_transmit(&ohci->at_response_ctx, packet);
  1934. }
  1935. static int ohci_cancel_packet(struct fw_card *card, struct fw_packet *packet)
  1936. {
  1937. struct fw_ohci *ohci = fw_ohci(card);
  1938. struct context *ctx = &ohci->at_request_ctx;
  1939. struct driver_data *driver_data = packet->driver_data;
  1940. int ret = -ENOENT;
  1941. tasklet_disable(&ctx->tasklet);
  1942. if (packet->ack != 0)
  1943. goto out;
  1944. if (packet->payload_mapped)
  1945. dma_unmap_single(ohci->card.device, packet->payload_bus,
  1946. packet->payload_length, DMA_TO_DEVICE);
  1947. log_ar_at_event('T', packet->speed, packet->header, 0x20);
  1948. driver_data->packet = NULL;
  1949. packet->ack = RCODE_CANCELLED;
  1950. packet->callback(packet, &ohci->card, packet->ack);
  1951. ret = 0;
  1952. out:
  1953. tasklet_enable(&ctx->tasklet);
  1954. return ret;
  1955. }
  1956. static int ohci_enable_phys_dma(struct fw_card *card,
  1957. int node_id, int generation)
  1958. {
  1959. #ifdef CONFIG_FIREWIRE_OHCI_REMOTE_DMA
  1960. return 0;
  1961. #else
  1962. struct fw_ohci *ohci = fw_ohci(card);
  1963. unsigned long flags;
  1964. int n, ret = 0;
  1965. /*
  1966. * FIXME: Make sure this bitmask is cleared when we clear the busReset
  1967. * interrupt bit. Clear physReqResourceAllBuses on bus reset.
  1968. */
  1969. spin_lock_irqsave(&ohci->lock, flags);
  1970. if (ohci->generation != generation) {
  1971. ret = -ESTALE;
  1972. goto out;
  1973. }
  1974. /*
  1975. * Note, if the node ID contains a non-local bus ID, physical DMA is
  1976. * enabled for _all_ nodes on remote buses.
  1977. */
  1978. n = (node_id & 0xffc0) == LOCAL_BUS ? node_id & 0x3f : 63;
  1979. if (n < 32)
  1980. reg_write(ohci, OHCI1394_PhyReqFilterLoSet, 1 << n);
  1981. else
  1982. reg_write(ohci, OHCI1394_PhyReqFilterHiSet, 1 << (n - 32));
  1983. flush_writes(ohci);
  1984. out:
  1985. spin_unlock_irqrestore(&ohci->lock, flags);
  1986. return ret;
  1987. #endif /* CONFIG_FIREWIRE_OHCI_REMOTE_DMA */
  1988. }
  1989. static u32 ohci_read_csr(struct fw_card *card, int csr_offset)
  1990. {
  1991. struct fw_ohci *ohci = fw_ohci(card);
  1992. unsigned long flags;
  1993. u32 value;
  1994. switch (csr_offset) {
  1995. case CSR_STATE_CLEAR:
  1996. case CSR_STATE_SET:
  1997. if (ohci->is_root &&
  1998. (reg_read(ohci, OHCI1394_LinkControlSet) &
  1999. OHCI1394_LinkControl_cycleMaster))
  2000. value = CSR_STATE_BIT_CMSTR;
  2001. else
  2002. value = 0;
  2003. if (ohci->csr_state_setclear_abdicate)
  2004. value |= CSR_STATE_BIT_ABDICATE;
  2005. return value;
  2006. case CSR_NODE_IDS:
  2007. return reg_read(ohci, OHCI1394_NodeID) << 16;
  2008. case CSR_CYCLE_TIME:
  2009. return get_cycle_time(ohci);
  2010. case CSR_BUS_TIME:
  2011. /*
  2012. * We might be called just after the cycle timer has wrapped
  2013. * around but just before the cycle64Seconds handler, so we
  2014. * better check here, too, if the bus time needs to be updated.
  2015. */
  2016. spin_lock_irqsave(&ohci->lock, flags);
  2017. value = update_bus_time(ohci);
  2018. spin_unlock_irqrestore(&ohci->lock, flags);
  2019. return value;
  2020. case CSR_BUSY_TIMEOUT:
  2021. value = reg_read(ohci, OHCI1394_ATRetries);
  2022. return (value >> 4) & 0x0ffff00f;
  2023. case CSR_PRIORITY_BUDGET:
  2024. return (reg_read(ohci, OHCI1394_FairnessControl) & 0x3f) |
  2025. (ohci->pri_req_max << 8);
  2026. default:
  2027. WARN_ON(1);
  2028. return 0;
  2029. }
  2030. }
  2031. static void ohci_write_csr(struct fw_card *card, int csr_offset, u32 value)
  2032. {
  2033. struct fw_ohci *ohci = fw_ohci(card);
  2034. unsigned long flags;
  2035. switch (csr_offset) {
  2036. case CSR_STATE_CLEAR:
  2037. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2038. reg_write(ohci, OHCI1394_LinkControlClear,
  2039. OHCI1394_LinkControl_cycleMaster);
  2040. flush_writes(ohci);
  2041. }
  2042. if (value & CSR_STATE_BIT_ABDICATE)
  2043. ohci->csr_state_setclear_abdicate = false;
  2044. break;
  2045. case CSR_STATE_SET:
  2046. if ((value & CSR_STATE_BIT_CMSTR) && ohci->is_root) {
  2047. reg_write(ohci, OHCI1394_LinkControlSet,
  2048. OHCI1394_LinkControl_cycleMaster);
  2049. flush_writes(ohci);
  2050. }
  2051. if (value & CSR_STATE_BIT_ABDICATE)
  2052. ohci->csr_state_setclear_abdicate = true;
  2053. break;
  2054. case CSR_NODE_IDS:
  2055. reg_write(ohci, OHCI1394_NodeID, value >> 16);
  2056. flush_writes(ohci);
  2057. break;
  2058. case CSR_CYCLE_TIME:
  2059. reg_write(ohci, OHCI1394_IsochronousCycleTimer, value);
  2060. reg_write(ohci, OHCI1394_IntEventSet,
  2061. OHCI1394_cycleInconsistent);
  2062. flush_writes(ohci);
  2063. break;
  2064. case CSR_BUS_TIME:
  2065. spin_lock_irqsave(&ohci->lock, flags);
  2066. ohci->bus_time = (ohci->bus_time & 0x7f) | (value & ~0x7f);
  2067. spin_unlock_irqrestore(&ohci->lock, flags);
  2068. break;
  2069. case CSR_BUSY_TIMEOUT:
  2070. value = (value & 0xf) | ((value & 0xf) << 4) |
  2071. ((value & 0xf) << 8) | ((value & 0x0ffff000) << 4);
  2072. reg_write(ohci, OHCI1394_ATRetries, value);
  2073. flush_writes(ohci);
  2074. break;
  2075. case CSR_PRIORITY_BUDGET:
  2076. reg_write(ohci, OHCI1394_FairnessControl, value & 0x3f);
  2077. flush_writes(ohci);
  2078. break;
  2079. default:
  2080. WARN_ON(1);
  2081. break;
  2082. }
  2083. }
  2084. static void copy_iso_headers(struct iso_context *ctx, void *p)
  2085. {
  2086. int i = ctx->header_length;
  2087. if (i + ctx->base.header_size > PAGE_SIZE)
  2088. return;
  2089. /*
  2090. * The iso header is byteswapped to little endian by
  2091. * the controller, but the remaining header quadlets
  2092. * are big endian. We want to present all the headers
  2093. * as big endian, so we have to swap the first quadlet.
  2094. */
  2095. if (ctx->base.header_size > 0)
  2096. *(u32 *) (ctx->header + i) = __swab32(*(u32 *) (p + 4));
  2097. if (ctx->base.header_size > 4)
  2098. *(u32 *) (ctx->header + i + 4) = __swab32(*(u32 *) p);
  2099. if (ctx->base.header_size > 8)
  2100. memcpy(ctx->header + i + 8, p + 8, ctx->base.header_size - 8);
  2101. ctx->header_length += ctx->base.header_size;
  2102. }
  2103. static int handle_ir_packet_per_buffer(struct context *context,
  2104. struct descriptor *d,
  2105. struct descriptor *last)
  2106. {
  2107. struct iso_context *ctx =
  2108. container_of(context, struct iso_context, context);
  2109. struct descriptor *pd;
  2110. __le32 *ir_header;
  2111. void *p;
  2112. for (pd = d; pd <= last; pd++)
  2113. if (pd->transfer_status)
  2114. break;
  2115. if (pd > last)
  2116. /* Descriptor(s) not done yet, stop iteration */
  2117. return 0;
  2118. p = last + 1;
  2119. copy_iso_headers(ctx, p);
  2120. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2121. ir_header = (__le32 *) p;
  2122. ctx->base.callback.sc(&ctx->base,
  2123. le32_to_cpu(ir_header[0]) & 0xffff,
  2124. ctx->header_length, ctx->header,
  2125. ctx->base.callback_data);
  2126. ctx->header_length = 0;
  2127. }
  2128. return 1;
  2129. }
  2130. /* d == last because each descriptor block is only a single descriptor. */
  2131. static int handle_ir_buffer_fill(struct context *context,
  2132. struct descriptor *d,
  2133. struct descriptor *last)
  2134. {
  2135. struct iso_context *ctx =
  2136. container_of(context, struct iso_context, context);
  2137. if (!last->transfer_status)
  2138. /* Descriptor(s) not done yet, stop iteration */
  2139. return 0;
  2140. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS)
  2141. ctx->base.callback.mc(&ctx->base,
  2142. le32_to_cpu(last->data_address) +
  2143. le16_to_cpu(last->req_count) -
  2144. le16_to_cpu(last->res_count),
  2145. ctx->base.callback_data);
  2146. return 1;
  2147. }
  2148. static int handle_it_packet(struct context *context,
  2149. struct descriptor *d,
  2150. struct descriptor *last)
  2151. {
  2152. struct iso_context *ctx =
  2153. container_of(context, struct iso_context, context);
  2154. int i;
  2155. struct descriptor *pd;
  2156. for (pd = d; pd <= last; pd++)
  2157. if (pd->transfer_status)
  2158. break;
  2159. if (pd > last)
  2160. /* Descriptor(s) not done yet, stop iteration */
  2161. return 0;
  2162. i = ctx->header_length;
  2163. if (i + 4 < PAGE_SIZE) {
  2164. /* Present this value as big-endian to match the receive code */
  2165. *(__be32 *)(ctx->header + i) = cpu_to_be32(
  2166. ((u32)le16_to_cpu(pd->transfer_status) << 16) |
  2167. le16_to_cpu(pd->res_count));
  2168. ctx->header_length += 4;
  2169. }
  2170. if (le16_to_cpu(last->control) & DESCRIPTOR_IRQ_ALWAYS) {
  2171. ctx->base.callback.sc(&ctx->base, le16_to_cpu(last->res_count),
  2172. ctx->header_length, ctx->header,
  2173. ctx->base.callback_data);
  2174. ctx->header_length = 0;
  2175. }
  2176. return 1;
  2177. }
  2178. static void set_multichannel_mask(struct fw_ohci *ohci, u64 channels)
  2179. {
  2180. u32 hi = channels >> 32, lo = channels;
  2181. reg_write(ohci, OHCI1394_IRMultiChanMaskHiClear, ~hi);
  2182. reg_write(ohci, OHCI1394_IRMultiChanMaskLoClear, ~lo);
  2183. reg_write(ohci, OHCI1394_IRMultiChanMaskHiSet, hi);
  2184. reg_write(ohci, OHCI1394_IRMultiChanMaskLoSet, lo);
  2185. mmiowb();
  2186. ohci->mc_channels = channels;
  2187. }
  2188. static struct fw_iso_context *ohci_allocate_iso_context(struct fw_card *card,
  2189. int type, int channel, size_t header_size)
  2190. {
  2191. struct fw_ohci *ohci = fw_ohci(card);
  2192. struct iso_context *uninitialized_var(ctx);
  2193. descriptor_callback_t uninitialized_var(callback);
  2194. u64 *uninitialized_var(channels);
  2195. u32 *uninitialized_var(mask), uninitialized_var(regs);
  2196. unsigned long flags;
  2197. int index, ret = -EBUSY;
  2198. spin_lock_irqsave(&ohci->lock, flags);
  2199. switch (type) {
  2200. case FW_ISO_CONTEXT_TRANSMIT:
  2201. mask = &ohci->it_context_mask;
  2202. callback = handle_it_packet;
  2203. index = ffs(*mask) - 1;
  2204. if (index >= 0) {
  2205. *mask &= ~(1 << index);
  2206. regs = OHCI1394_IsoXmitContextBase(index);
  2207. ctx = &ohci->it_context_list[index];
  2208. }
  2209. break;
  2210. case FW_ISO_CONTEXT_RECEIVE:
  2211. channels = &ohci->ir_context_channels;
  2212. mask = &ohci->ir_context_mask;
  2213. callback = handle_ir_packet_per_buffer;
  2214. index = *channels & 1ULL << channel ? ffs(*mask) - 1 : -1;
  2215. if (index >= 0) {
  2216. *channels &= ~(1ULL << channel);
  2217. *mask &= ~(1 << index);
  2218. regs = OHCI1394_IsoRcvContextBase(index);
  2219. ctx = &ohci->ir_context_list[index];
  2220. }
  2221. break;
  2222. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2223. mask = &ohci->ir_context_mask;
  2224. callback = handle_ir_buffer_fill;
  2225. index = !ohci->mc_allocated ? ffs(*mask) - 1 : -1;
  2226. if (index >= 0) {
  2227. ohci->mc_allocated = true;
  2228. *mask &= ~(1 << index);
  2229. regs = OHCI1394_IsoRcvContextBase(index);
  2230. ctx = &ohci->ir_context_list[index];
  2231. }
  2232. break;
  2233. default:
  2234. index = -1;
  2235. ret = -ENOSYS;
  2236. }
  2237. spin_unlock_irqrestore(&ohci->lock, flags);
  2238. if (index < 0)
  2239. return ERR_PTR(ret);
  2240. memset(ctx, 0, sizeof(*ctx));
  2241. ctx->header_length = 0;
  2242. ctx->header = (void *) __get_free_page(GFP_KERNEL);
  2243. if (ctx->header == NULL) {
  2244. ret = -ENOMEM;
  2245. goto out;
  2246. }
  2247. ret = context_init(&ctx->context, ohci, regs, callback);
  2248. if (ret < 0)
  2249. goto out_with_header;
  2250. if (type == FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL)
  2251. set_multichannel_mask(ohci, 0);
  2252. return &ctx->base;
  2253. out_with_header:
  2254. free_page((unsigned long)ctx->header);
  2255. out:
  2256. spin_lock_irqsave(&ohci->lock, flags);
  2257. switch (type) {
  2258. case FW_ISO_CONTEXT_RECEIVE:
  2259. *channels |= 1ULL << channel;
  2260. break;
  2261. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2262. ohci->mc_allocated = false;
  2263. break;
  2264. }
  2265. *mask |= 1 << index;
  2266. spin_unlock_irqrestore(&ohci->lock, flags);
  2267. return ERR_PTR(ret);
  2268. }
  2269. static int ohci_start_iso(struct fw_iso_context *base,
  2270. s32 cycle, u32 sync, u32 tags)
  2271. {
  2272. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2273. struct fw_ohci *ohci = ctx->context.ohci;
  2274. u32 control = IR_CONTEXT_ISOCH_HEADER, match;
  2275. int index;
  2276. /* the controller cannot start without any queued packets */
  2277. if (ctx->context.last->branch_address == 0)
  2278. return -ENODATA;
  2279. switch (ctx->base.type) {
  2280. case FW_ISO_CONTEXT_TRANSMIT:
  2281. index = ctx - ohci->it_context_list;
  2282. match = 0;
  2283. if (cycle >= 0)
  2284. match = IT_CONTEXT_CYCLE_MATCH_ENABLE |
  2285. (cycle & 0x7fff) << 16;
  2286. reg_write(ohci, OHCI1394_IsoXmitIntEventClear, 1 << index);
  2287. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, 1 << index);
  2288. context_run(&ctx->context, match);
  2289. break;
  2290. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2291. control |= IR_CONTEXT_BUFFER_FILL|IR_CONTEXT_MULTI_CHANNEL_MODE;
  2292. /* fall through */
  2293. case FW_ISO_CONTEXT_RECEIVE:
  2294. index = ctx - ohci->ir_context_list;
  2295. match = (tags << 28) | (sync << 8) | ctx->base.channel;
  2296. if (cycle >= 0) {
  2297. match |= (cycle & 0x07fff) << 12;
  2298. control |= IR_CONTEXT_CYCLE_MATCH_ENABLE;
  2299. }
  2300. reg_write(ohci, OHCI1394_IsoRecvIntEventClear, 1 << index);
  2301. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, 1 << index);
  2302. reg_write(ohci, CONTEXT_MATCH(ctx->context.regs), match);
  2303. context_run(&ctx->context, control);
  2304. ctx->sync = sync;
  2305. ctx->tags = tags;
  2306. break;
  2307. }
  2308. return 0;
  2309. }
  2310. static int ohci_stop_iso(struct fw_iso_context *base)
  2311. {
  2312. struct fw_ohci *ohci = fw_ohci(base->card);
  2313. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2314. int index;
  2315. switch (ctx->base.type) {
  2316. case FW_ISO_CONTEXT_TRANSMIT:
  2317. index = ctx - ohci->it_context_list;
  2318. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, 1 << index);
  2319. break;
  2320. case FW_ISO_CONTEXT_RECEIVE:
  2321. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2322. index = ctx - ohci->ir_context_list;
  2323. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, 1 << index);
  2324. break;
  2325. }
  2326. flush_writes(ohci);
  2327. context_stop(&ctx->context);
  2328. tasklet_kill(&ctx->context.tasklet);
  2329. return 0;
  2330. }
  2331. static void ohci_free_iso_context(struct fw_iso_context *base)
  2332. {
  2333. struct fw_ohci *ohci = fw_ohci(base->card);
  2334. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2335. unsigned long flags;
  2336. int index;
  2337. ohci_stop_iso(base);
  2338. context_release(&ctx->context);
  2339. free_page((unsigned long)ctx->header);
  2340. spin_lock_irqsave(&ohci->lock, flags);
  2341. switch (base->type) {
  2342. case FW_ISO_CONTEXT_TRANSMIT:
  2343. index = ctx - ohci->it_context_list;
  2344. ohci->it_context_mask |= 1 << index;
  2345. break;
  2346. case FW_ISO_CONTEXT_RECEIVE:
  2347. index = ctx - ohci->ir_context_list;
  2348. ohci->ir_context_mask |= 1 << index;
  2349. ohci->ir_context_channels |= 1ULL << base->channel;
  2350. break;
  2351. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2352. index = ctx - ohci->ir_context_list;
  2353. ohci->ir_context_mask |= 1 << index;
  2354. ohci->ir_context_channels |= ohci->mc_channels;
  2355. ohci->mc_channels = 0;
  2356. ohci->mc_allocated = false;
  2357. break;
  2358. }
  2359. spin_unlock_irqrestore(&ohci->lock, flags);
  2360. }
  2361. static int ohci_set_iso_channels(struct fw_iso_context *base, u64 *channels)
  2362. {
  2363. struct fw_ohci *ohci = fw_ohci(base->card);
  2364. unsigned long flags;
  2365. int ret;
  2366. switch (base->type) {
  2367. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2368. spin_lock_irqsave(&ohci->lock, flags);
  2369. /* Don't allow multichannel to grab other contexts' channels. */
  2370. if (~ohci->ir_context_channels & ~ohci->mc_channels & *channels) {
  2371. *channels = ohci->ir_context_channels;
  2372. ret = -EBUSY;
  2373. } else {
  2374. set_multichannel_mask(ohci, *channels);
  2375. ret = 0;
  2376. }
  2377. spin_unlock_irqrestore(&ohci->lock, flags);
  2378. break;
  2379. default:
  2380. ret = -EINVAL;
  2381. }
  2382. return ret;
  2383. }
  2384. #ifdef CONFIG_PM
  2385. static void ohci_resume_iso_dma(struct fw_ohci *ohci)
  2386. {
  2387. int i;
  2388. struct iso_context *ctx;
  2389. for (i = 0 ; i < ohci->n_ir ; i++) {
  2390. ctx = &ohci->ir_context_list[i];
  2391. if (ctx->context.running)
  2392. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2393. }
  2394. for (i = 0 ; i < ohci->n_it ; i++) {
  2395. ctx = &ohci->it_context_list[i];
  2396. if (ctx->context.running)
  2397. ohci_start_iso(&ctx->base, 0, ctx->sync, ctx->tags);
  2398. }
  2399. }
  2400. #endif
  2401. static int queue_iso_transmit(struct iso_context *ctx,
  2402. struct fw_iso_packet *packet,
  2403. struct fw_iso_buffer *buffer,
  2404. unsigned long payload)
  2405. {
  2406. struct descriptor *d, *last, *pd;
  2407. struct fw_iso_packet *p;
  2408. __le32 *header;
  2409. dma_addr_t d_bus, page_bus;
  2410. u32 z, header_z, payload_z, irq;
  2411. u32 payload_index, payload_end_index, next_page_index;
  2412. int page, end_page, i, length, offset;
  2413. p = packet;
  2414. payload_index = payload;
  2415. if (p->skip)
  2416. z = 1;
  2417. else
  2418. z = 2;
  2419. if (p->header_length > 0)
  2420. z++;
  2421. /* Determine the first page the payload isn't contained in. */
  2422. end_page = PAGE_ALIGN(payload_index + p->payload_length) >> PAGE_SHIFT;
  2423. if (p->payload_length > 0)
  2424. payload_z = end_page - (payload_index >> PAGE_SHIFT);
  2425. else
  2426. payload_z = 0;
  2427. z += payload_z;
  2428. /* Get header size in number of descriptors. */
  2429. header_z = DIV_ROUND_UP(p->header_length, sizeof(*d));
  2430. d = context_get_descriptors(&ctx->context, z + header_z, &d_bus);
  2431. if (d == NULL)
  2432. return -ENOMEM;
  2433. if (!p->skip) {
  2434. d[0].control = cpu_to_le16(DESCRIPTOR_KEY_IMMEDIATE);
  2435. d[0].req_count = cpu_to_le16(8);
  2436. /*
  2437. * Link the skip address to this descriptor itself. This causes
  2438. * a context to skip a cycle whenever lost cycles or FIFO
  2439. * overruns occur, without dropping the data. The application
  2440. * should then decide whether this is an error condition or not.
  2441. * FIXME: Make the context's cycle-lost behaviour configurable?
  2442. */
  2443. d[0].branch_address = cpu_to_le32(d_bus | z);
  2444. header = (__le32 *) &d[1];
  2445. header[0] = cpu_to_le32(IT_HEADER_SY(p->sy) |
  2446. IT_HEADER_TAG(p->tag) |
  2447. IT_HEADER_TCODE(TCODE_STREAM_DATA) |
  2448. IT_HEADER_CHANNEL(ctx->base.channel) |
  2449. IT_HEADER_SPEED(ctx->base.speed));
  2450. header[1] =
  2451. cpu_to_le32(IT_HEADER_DATA_LENGTH(p->header_length +
  2452. p->payload_length));
  2453. }
  2454. if (p->header_length > 0) {
  2455. d[2].req_count = cpu_to_le16(p->header_length);
  2456. d[2].data_address = cpu_to_le32(d_bus + z * sizeof(*d));
  2457. memcpy(&d[z], p->header, p->header_length);
  2458. }
  2459. pd = d + z - payload_z;
  2460. payload_end_index = payload_index + p->payload_length;
  2461. for (i = 0; i < payload_z; i++) {
  2462. page = payload_index >> PAGE_SHIFT;
  2463. offset = payload_index & ~PAGE_MASK;
  2464. next_page_index = (page + 1) << PAGE_SHIFT;
  2465. length =
  2466. min(next_page_index, payload_end_index) - payload_index;
  2467. pd[i].req_count = cpu_to_le16(length);
  2468. page_bus = page_private(buffer->pages[page]);
  2469. pd[i].data_address = cpu_to_le32(page_bus + offset);
  2470. payload_index += length;
  2471. }
  2472. if (p->interrupt)
  2473. irq = DESCRIPTOR_IRQ_ALWAYS;
  2474. else
  2475. irq = DESCRIPTOR_NO_IRQ;
  2476. last = z == 2 ? d : d + z - 1;
  2477. last->control |= cpu_to_le16(DESCRIPTOR_OUTPUT_LAST |
  2478. DESCRIPTOR_STATUS |
  2479. DESCRIPTOR_BRANCH_ALWAYS |
  2480. irq);
  2481. context_append(&ctx->context, d, z, header_z);
  2482. return 0;
  2483. }
  2484. static int queue_iso_packet_per_buffer(struct iso_context *ctx,
  2485. struct fw_iso_packet *packet,
  2486. struct fw_iso_buffer *buffer,
  2487. unsigned long payload)
  2488. {
  2489. struct descriptor *d, *pd;
  2490. dma_addr_t d_bus, page_bus;
  2491. u32 z, header_z, rest;
  2492. int i, j, length;
  2493. int page, offset, packet_count, header_size, payload_per_buffer;
  2494. /*
  2495. * The OHCI controller puts the isochronous header and trailer in the
  2496. * buffer, so we need at least 8 bytes.
  2497. */
  2498. packet_count = packet->header_length / ctx->base.header_size;
  2499. header_size = max(ctx->base.header_size, (size_t)8);
  2500. /* Get header size in number of descriptors. */
  2501. header_z = DIV_ROUND_UP(header_size, sizeof(*d));
  2502. page = payload >> PAGE_SHIFT;
  2503. offset = payload & ~PAGE_MASK;
  2504. payload_per_buffer = packet->payload_length / packet_count;
  2505. for (i = 0; i < packet_count; i++) {
  2506. /* d points to the header descriptor */
  2507. z = DIV_ROUND_UP(payload_per_buffer + offset, PAGE_SIZE) + 1;
  2508. d = context_get_descriptors(&ctx->context,
  2509. z + header_z, &d_bus);
  2510. if (d == NULL)
  2511. return -ENOMEM;
  2512. d->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2513. DESCRIPTOR_INPUT_MORE);
  2514. if (packet->skip && i == 0)
  2515. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2516. d->req_count = cpu_to_le16(header_size);
  2517. d->res_count = d->req_count;
  2518. d->transfer_status = 0;
  2519. d->data_address = cpu_to_le32(d_bus + (z * sizeof(*d)));
  2520. rest = payload_per_buffer;
  2521. pd = d;
  2522. for (j = 1; j < z; j++) {
  2523. pd++;
  2524. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2525. DESCRIPTOR_INPUT_MORE);
  2526. if (offset + rest < PAGE_SIZE)
  2527. length = rest;
  2528. else
  2529. length = PAGE_SIZE - offset;
  2530. pd->req_count = cpu_to_le16(length);
  2531. pd->res_count = pd->req_count;
  2532. pd->transfer_status = 0;
  2533. page_bus = page_private(buffer->pages[page]);
  2534. pd->data_address = cpu_to_le32(page_bus + offset);
  2535. offset = (offset + length) & ~PAGE_MASK;
  2536. rest -= length;
  2537. if (offset == 0)
  2538. page++;
  2539. }
  2540. pd->control = cpu_to_le16(DESCRIPTOR_STATUS |
  2541. DESCRIPTOR_INPUT_LAST |
  2542. DESCRIPTOR_BRANCH_ALWAYS);
  2543. if (packet->interrupt && i == packet_count - 1)
  2544. pd->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2545. context_append(&ctx->context, d, z, header_z);
  2546. }
  2547. return 0;
  2548. }
  2549. static int queue_iso_buffer_fill(struct iso_context *ctx,
  2550. struct fw_iso_packet *packet,
  2551. struct fw_iso_buffer *buffer,
  2552. unsigned long payload)
  2553. {
  2554. struct descriptor *d;
  2555. dma_addr_t d_bus, page_bus;
  2556. int page, offset, rest, z, i, length;
  2557. page = payload >> PAGE_SHIFT;
  2558. offset = payload & ~PAGE_MASK;
  2559. rest = packet->payload_length;
  2560. /* We need one descriptor for each page in the buffer. */
  2561. z = DIV_ROUND_UP(offset + rest, PAGE_SIZE);
  2562. if (WARN_ON(offset & 3 || rest & 3 || page + z > buffer->page_count))
  2563. return -EFAULT;
  2564. for (i = 0; i < z; i++) {
  2565. d = context_get_descriptors(&ctx->context, 1, &d_bus);
  2566. if (d == NULL)
  2567. return -ENOMEM;
  2568. d->control = cpu_to_le16(DESCRIPTOR_INPUT_MORE |
  2569. DESCRIPTOR_BRANCH_ALWAYS);
  2570. if (packet->skip && i == 0)
  2571. d->control |= cpu_to_le16(DESCRIPTOR_WAIT);
  2572. if (packet->interrupt && i == z - 1)
  2573. d->control |= cpu_to_le16(DESCRIPTOR_IRQ_ALWAYS);
  2574. if (offset + rest < PAGE_SIZE)
  2575. length = rest;
  2576. else
  2577. length = PAGE_SIZE - offset;
  2578. d->req_count = cpu_to_le16(length);
  2579. d->res_count = d->req_count;
  2580. d->transfer_status = 0;
  2581. page_bus = page_private(buffer->pages[page]);
  2582. d->data_address = cpu_to_le32(page_bus + offset);
  2583. rest -= length;
  2584. offset = 0;
  2585. page++;
  2586. context_append(&ctx->context, d, 1, 0);
  2587. }
  2588. return 0;
  2589. }
  2590. static int ohci_queue_iso(struct fw_iso_context *base,
  2591. struct fw_iso_packet *packet,
  2592. struct fw_iso_buffer *buffer,
  2593. unsigned long payload)
  2594. {
  2595. struct iso_context *ctx = container_of(base, struct iso_context, base);
  2596. unsigned long flags;
  2597. int ret = -ENOSYS;
  2598. spin_lock_irqsave(&ctx->context.ohci->lock, flags);
  2599. switch (base->type) {
  2600. case FW_ISO_CONTEXT_TRANSMIT:
  2601. ret = queue_iso_transmit(ctx, packet, buffer, payload);
  2602. break;
  2603. case FW_ISO_CONTEXT_RECEIVE:
  2604. ret = queue_iso_packet_per_buffer(ctx, packet, buffer, payload);
  2605. break;
  2606. case FW_ISO_CONTEXT_RECEIVE_MULTICHANNEL:
  2607. ret = queue_iso_buffer_fill(ctx, packet, buffer, payload);
  2608. break;
  2609. }
  2610. spin_unlock_irqrestore(&ctx->context.ohci->lock, flags);
  2611. return ret;
  2612. }
  2613. static void ohci_flush_queue_iso(struct fw_iso_context *base)
  2614. {
  2615. struct context *ctx =
  2616. &container_of(base, struct iso_context, base)->context;
  2617. reg_write(ctx->ohci, CONTROL_SET(ctx->regs), CONTEXT_WAKE);
  2618. flush_writes(ctx->ohci);
  2619. }
  2620. static const struct fw_card_driver ohci_driver = {
  2621. .enable = ohci_enable,
  2622. .read_phy_reg = ohci_read_phy_reg,
  2623. .update_phy_reg = ohci_update_phy_reg,
  2624. .set_config_rom = ohci_set_config_rom,
  2625. .send_request = ohci_send_request,
  2626. .send_response = ohci_send_response,
  2627. .cancel_packet = ohci_cancel_packet,
  2628. .enable_phys_dma = ohci_enable_phys_dma,
  2629. .read_csr = ohci_read_csr,
  2630. .write_csr = ohci_write_csr,
  2631. .allocate_iso_context = ohci_allocate_iso_context,
  2632. .free_iso_context = ohci_free_iso_context,
  2633. .set_iso_channels = ohci_set_iso_channels,
  2634. .queue_iso = ohci_queue_iso,
  2635. .flush_queue_iso = ohci_flush_queue_iso,
  2636. .start_iso = ohci_start_iso,
  2637. .stop_iso = ohci_stop_iso,
  2638. };
  2639. #ifdef CONFIG_PPC_PMAC
  2640. static void pmac_ohci_on(struct pci_dev *dev)
  2641. {
  2642. if (machine_is(powermac)) {
  2643. struct device_node *ofn = pci_device_to_OF_node(dev);
  2644. if (ofn) {
  2645. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 1);
  2646. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 1);
  2647. }
  2648. }
  2649. }
  2650. static void pmac_ohci_off(struct pci_dev *dev)
  2651. {
  2652. if (machine_is(powermac)) {
  2653. struct device_node *ofn = pci_device_to_OF_node(dev);
  2654. if (ofn) {
  2655. pmac_call_feature(PMAC_FTR_1394_ENABLE, ofn, 0, 0);
  2656. pmac_call_feature(PMAC_FTR_1394_CABLE_POWER, ofn, 0, 0);
  2657. }
  2658. }
  2659. }
  2660. #else
  2661. static inline void pmac_ohci_on(struct pci_dev *dev) {}
  2662. static inline void pmac_ohci_off(struct pci_dev *dev) {}
  2663. #endif /* CONFIG_PPC_PMAC */
  2664. static int __devinit pci_probe(struct pci_dev *dev,
  2665. const struct pci_device_id *ent)
  2666. {
  2667. struct fw_ohci *ohci;
  2668. u32 bus_options, max_receive, link_speed, version;
  2669. u64 guid;
  2670. int i, err;
  2671. size_t size;
  2672. ohci = kzalloc(sizeof(*ohci), GFP_KERNEL);
  2673. if (ohci == NULL) {
  2674. err = -ENOMEM;
  2675. goto fail;
  2676. }
  2677. fw_card_initialize(&ohci->card, &ohci_driver, &dev->dev);
  2678. pmac_ohci_on(dev);
  2679. err = pci_enable_device(dev);
  2680. if (err) {
  2681. fw_error("Failed to enable OHCI hardware\n");
  2682. goto fail_free;
  2683. }
  2684. pci_set_master(dev);
  2685. pci_write_config_dword(dev, OHCI1394_PCI_HCI_Control, 0);
  2686. pci_set_drvdata(dev, ohci);
  2687. spin_lock_init(&ohci->lock);
  2688. mutex_init(&ohci->phy_reg_mutex);
  2689. tasklet_init(&ohci->bus_reset_tasklet,
  2690. bus_reset_tasklet, (unsigned long)ohci);
  2691. err = pci_request_region(dev, 0, ohci_driver_name);
  2692. if (err) {
  2693. fw_error("MMIO resource unavailable\n");
  2694. goto fail_disable;
  2695. }
  2696. ohci->registers = pci_iomap(dev, 0, OHCI1394_REGISTER_SIZE);
  2697. if (ohci->registers == NULL) {
  2698. fw_error("Failed to remap registers\n");
  2699. err = -ENXIO;
  2700. goto fail_iomem;
  2701. }
  2702. for (i = 0; i < ARRAY_SIZE(ohci_quirks); i++)
  2703. if ((ohci_quirks[i].vendor == dev->vendor) &&
  2704. (ohci_quirks[i].device == (unsigned short)PCI_ANY_ID ||
  2705. ohci_quirks[i].device == dev->device) &&
  2706. (ohci_quirks[i].revision == (unsigned short)PCI_ANY_ID ||
  2707. ohci_quirks[i].revision >= dev->revision)) {
  2708. ohci->quirks = ohci_quirks[i].flags;
  2709. break;
  2710. }
  2711. if (param_quirks)
  2712. ohci->quirks = param_quirks;
  2713. /*
  2714. * Because dma_alloc_coherent() allocates at least one page,
  2715. * we save space by using a common buffer for the AR request/
  2716. * response descriptors and the self IDs buffer.
  2717. */
  2718. BUILD_BUG_ON(AR_BUFFERS * sizeof(struct descriptor) > PAGE_SIZE/4);
  2719. BUILD_BUG_ON(SELF_ID_BUF_SIZE > PAGE_SIZE/2);
  2720. ohci->misc_buffer = dma_alloc_coherent(ohci->card.device,
  2721. PAGE_SIZE,
  2722. &ohci->misc_buffer_bus,
  2723. GFP_KERNEL);
  2724. if (!ohci->misc_buffer) {
  2725. err = -ENOMEM;
  2726. goto fail_iounmap;
  2727. }
  2728. err = ar_context_init(&ohci->ar_request_ctx, ohci, 0,
  2729. OHCI1394_AsReqRcvContextControlSet);
  2730. if (err < 0)
  2731. goto fail_misc_buf;
  2732. err = ar_context_init(&ohci->ar_response_ctx, ohci, PAGE_SIZE/4,
  2733. OHCI1394_AsRspRcvContextControlSet);
  2734. if (err < 0)
  2735. goto fail_arreq_ctx;
  2736. err = context_init(&ohci->at_request_ctx, ohci,
  2737. OHCI1394_AsReqTrContextControlSet, handle_at_packet);
  2738. if (err < 0)
  2739. goto fail_arrsp_ctx;
  2740. err = context_init(&ohci->at_response_ctx, ohci,
  2741. OHCI1394_AsRspTrContextControlSet, handle_at_packet);
  2742. if (err < 0)
  2743. goto fail_atreq_ctx;
  2744. reg_write(ohci, OHCI1394_IsoRecvIntMaskSet, ~0);
  2745. ohci->ir_context_channels = ~0ULL;
  2746. ohci->ir_context_support = reg_read(ohci, OHCI1394_IsoRecvIntMaskSet);
  2747. reg_write(ohci, OHCI1394_IsoRecvIntMaskClear, ~0);
  2748. ohci->ir_context_mask = ohci->ir_context_support;
  2749. ohci->n_ir = hweight32(ohci->ir_context_mask);
  2750. size = sizeof(struct iso_context) * ohci->n_ir;
  2751. ohci->ir_context_list = kzalloc(size, GFP_KERNEL);
  2752. reg_write(ohci, OHCI1394_IsoXmitIntMaskSet, ~0);
  2753. ohci->it_context_support = reg_read(ohci, OHCI1394_IsoXmitIntMaskSet);
  2754. reg_write(ohci, OHCI1394_IsoXmitIntMaskClear, ~0);
  2755. ohci->it_context_mask = ohci->it_context_support;
  2756. ohci->n_it = hweight32(ohci->it_context_mask);
  2757. size = sizeof(struct iso_context) * ohci->n_it;
  2758. ohci->it_context_list = kzalloc(size, GFP_KERNEL);
  2759. if (ohci->it_context_list == NULL || ohci->ir_context_list == NULL) {
  2760. err = -ENOMEM;
  2761. goto fail_contexts;
  2762. }
  2763. ohci->self_id_cpu = ohci->misc_buffer + PAGE_SIZE/2;
  2764. ohci->self_id_bus = ohci->misc_buffer_bus + PAGE_SIZE/2;
  2765. bus_options = reg_read(ohci, OHCI1394_BusOptions);
  2766. max_receive = (bus_options >> 12) & 0xf;
  2767. link_speed = bus_options & 0x7;
  2768. guid = ((u64) reg_read(ohci, OHCI1394_GUIDHi) << 32) |
  2769. reg_read(ohci, OHCI1394_GUIDLo);
  2770. err = fw_card_add(&ohci->card, max_receive, link_speed, guid);
  2771. if (err)
  2772. goto fail_contexts;
  2773. version = reg_read(ohci, OHCI1394_Version) & 0x00ff00ff;
  2774. fw_notify("Added fw-ohci device %s, OHCI v%x.%x, "
  2775. "%d IR + %d IT contexts, quirks 0x%x\n",
  2776. dev_name(&dev->dev), version >> 16, version & 0xff,
  2777. ohci->n_ir, ohci->n_it, ohci->quirks);
  2778. return 0;
  2779. fail_contexts:
  2780. kfree(ohci->ir_context_list);
  2781. kfree(ohci->it_context_list);
  2782. context_release(&ohci->at_response_ctx);
  2783. fail_atreq_ctx:
  2784. context_release(&ohci->at_request_ctx);
  2785. fail_arrsp_ctx:
  2786. ar_context_release(&ohci->ar_response_ctx);
  2787. fail_arreq_ctx:
  2788. ar_context_release(&ohci->ar_request_ctx);
  2789. fail_misc_buf:
  2790. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  2791. ohci->misc_buffer, ohci->misc_buffer_bus);
  2792. fail_iounmap:
  2793. pci_iounmap(dev, ohci->registers);
  2794. fail_iomem:
  2795. pci_release_region(dev, 0);
  2796. fail_disable:
  2797. pci_disable_device(dev);
  2798. fail_free:
  2799. kfree(ohci);
  2800. pmac_ohci_off(dev);
  2801. fail:
  2802. if (err == -ENOMEM)
  2803. fw_error("Out of memory\n");
  2804. return err;
  2805. }
  2806. static void pci_remove(struct pci_dev *dev)
  2807. {
  2808. struct fw_ohci *ohci;
  2809. ohci = pci_get_drvdata(dev);
  2810. reg_write(ohci, OHCI1394_IntMaskClear, ~0);
  2811. flush_writes(ohci);
  2812. fw_core_remove_card(&ohci->card);
  2813. /*
  2814. * FIXME: Fail all pending packets here, now that the upper
  2815. * layers can't queue any more.
  2816. */
  2817. software_reset(ohci);
  2818. free_irq(dev->irq, ohci);
  2819. if (ohci->next_config_rom && ohci->next_config_rom != ohci->config_rom)
  2820. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2821. ohci->next_config_rom, ohci->next_config_rom_bus);
  2822. if (ohci->config_rom)
  2823. dma_free_coherent(ohci->card.device, CONFIG_ROM_SIZE,
  2824. ohci->config_rom, ohci->config_rom_bus);
  2825. ar_context_release(&ohci->ar_request_ctx);
  2826. ar_context_release(&ohci->ar_response_ctx);
  2827. dma_free_coherent(ohci->card.device, PAGE_SIZE,
  2828. ohci->misc_buffer, ohci->misc_buffer_bus);
  2829. context_release(&ohci->at_request_ctx);
  2830. context_release(&ohci->at_response_ctx);
  2831. kfree(ohci->it_context_list);
  2832. kfree(ohci->ir_context_list);
  2833. pci_disable_msi(dev);
  2834. pci_iounmap(dev, ohci->registers);
  2835. pci_release_region(dev, 0);
  2836. pci_disable_device(dev);
  2837. kfree(ohci);
  2838. pmac_ohci_off(dev);
  2839. fw_notify("Removed fw-ohci device.\n");
  2840. }
  2841. #ifdef CONFIG_PM
  2842. static int pci_suspend(struct pci_dev *dev, pm_message_t state)
  2843. {
  2844. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2845. int err;
  2846. software_reset(ohci);
  2847. free_irq(dev->irq, ohci);
  2848. pci_disable_msi(dev);
  2849. err = pci_save_state(dev);
  2850. if (err) {
  2851. fw_error("pci_save_state failed\n");
  2852. return err;
  2853. }
  2854. err = pci_set_power_state(dev, pci_choose_state(dev, state));
  2855. if (err)
  2856. fw_error("pci_set_power_state failed with %d\n", err);
  2857. pmac_ohci_off(dev);
  2858. return 0;
  2859. }
  2860. static int pci_resume(struct pci_dev *dev)
  2861. {
  2862. struct fw_ohci *ohci = pci_get_drvdata(dev);
  2863. int err;
  2864. pmac_ohci_on(dev);
  2865. pci_set_power_state(dev, PCI_D0);
  2866. pci_restore_state(dev);
  2867. err = pci_enable_device(dev);
  2868. if (err) {
  2869. fw_error("pci_enable_device failed\n");
  2870. return err;
  2871. }
  2872. /* Some systems don't setup GUID register on resume from ram */
  2873. if (!reg_read(ohci, OHCI1394_GUIDLo) &&
  2874. !reg_read(ohci, OHCI1394_GUIDHi)) {
  2875. reg_write(ohci, OHCI1394_GUIDLo, (u32)ohci->card.guid);
  2876. reg_write(ohci, OHCI1394_GUIDHi, (u32)(ohci->card.guid >> 32));
  2877. }
  2878. err = ohci_enable(&ohci->card, NULL, 0);
  2879. if (err)
  2880. return err;
  2881. ohci_resume_iso_dma(ohci);
  2882. return 0;
  2883. }
  2884. #endif
  2885. static const struct pci_device_id pci_table[] = {
  2886. { PCI_DEVICE_CLASS(PCI_CLASS_SERIAL_FIREWIRE_OHCI, ~0) },
  2887. { }
  2888. };
  2889. MODULE_DEVICE_TABLE(pci, pci_table);
  2890. static struct pci_driver fw_ohci_pci_driver = {
  2891. .name = ohci_driver_name,
  2892. .id_table = pci_table,
  2893. .probe = pci_probe,
  2894. .remove = pci_remove,
  2895. #ifdef CONFIG_PM
  2896. .resume = pci_resume,
  2897. .suspend = pci_suspend,
  2898. #endif
  2899. };
  2900. MODULE_AUTHOR("Kristian Hoegsberg <krh@bitplanet.net>");
  2901. MODULE_DESCRIPTION("Driver for PCI OHCI IEEE1394 controllers");
  2902. MODULE_LICENSE("GPL");
  2903. /* Provide a module alias so root-on-sbp2 initrds don't break. */
  2904. #ifndef CONFIG_IEEE1394_OHCI1394_MODULE
  2905. MODULE_ALIAS("ohci1394");
  2906. #endif
  2907. static int __init fw_ohci_init(void)
  2908. {
  2909. return pci_register_driver(&fw_ohci_pci_driver);
  2910. }
  2911. static void __exit fw_ohci_cleanup(void)
  2912. {
  2913. pci_unregister_driver(&fw_ohci_pci_driver);
  2914. }
  2915. module_init(fw_ohci_init);
  2916. module_exit(fw_ohci_cleanup);