emulate.c 111 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define GroupMask (7<<14) /* Opcode uses one of the group mechanisms */
  73. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  74. #define GroupDual (2<<14) /* Alternate decoding of mod == 3 */
  75. #define Prefix (3<<14) /* Instruction varies with 66/f2/f3 prefix */
  76. #define RMExt (4<<14) /* Opcode extension in ModRM r/m if mod == 3 */
  77. #define Sse (1<<17) /* SSE Vector instruction */
  78. /* Misc flags */
  79. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  80. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  81. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  82. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  83. #define Undefined (1<<25) /* No Such Instruction */
  84. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  85. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  86. #define No64 (1<<28)
  87. /* Source 2 operand type */
  88. #define Src2None (0<<29)
  89. #define Src2CL (1<<29)
  90. #define Src2ImmByte (2<<29)
  91. #define Src2One (3<<29)
  92. #define Src2Imm (4<<29)
  93. #define Src2Mask (7<<29)
  94. #define X2(x...) x, x
  95. #define X3(x...) X2(x), x
  96. #define X4(x...) X2(x), X2(x)
  97. #define X5(x...) X4(x), x
  98. #define X6(x...) X4(x), X2(x)
  99. #define X7(x...) X4(x), X3(x)
  100. #define X8(x...) X4(x), X4(x)
  101. #define X16(x...) X8(x), X8(x)
  102. struct opcode {
  103. u32 flags;
  104. u8 intercept;
  105. union {
  106. int (*execute)(struct x86_emulate_ctxt *ctxt);
  107. struct opcode *group;
  108. struct group_dual *gdual;
  109. struct gprefix *gprefix;
  110. } u;
  111. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  112. };
  113. struct group_dual {
  114. struct opcode mod012[8];
  115. struct opcode mod3[8];
  116. };
  117. struct gprefix {
  118. struct opcode pfx_no;
  119. struct opcode pfx_66;
  120. struct opcode pfx_f2;
  121. struct opcode pfx_f3;
  122. };
  123. /* EFLAGS bit definitions. */
  124. #define EFLG_ID (1<<21)
  125. #define EFLG_VIP (1<<20)
  126. #define EFLG_VIF (1<<19)
  127. #define EFLG_AC (1<<18)
  128. #define EFLG_VM (1<<17)
  129. #define EFLG_RF (1<<16)
  130. #define EFLG_IOPL (3<<12)
  131. #define EFLG_NT (1<<14)
  132. #define EFLG_OF (1<<11)
  133. #define EFLG_DF (1<<10)
  134. #define EFLG_IF (1<<9)
  135. #define EFLG_TF (1<<8)
  136. #define EFLG_SF (1<<7)
  137. #define EFLG_ZF (1<<6)
  138. #define EFLG_AF (1<<4)
  139. #define EFLG_PF (1<<2)
  140. #define EFLG_CF (1<<0)
  141. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  142. #define EFLG_RESERVED_ONE_MASK 2
  143. /*
  144. * Instruction emulation:
  145. * Most instructions are emulated directly via a fragment of inline assembly
  146. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  147. * any modified flags.
  148. */
  149. #if defined(CONFIG_X86_64)
  150. #define _LO32 "k" /* force 32-bit operand */
  151. #define _STK "%%rsp" /* stack pointer */
  152. #elif defined(__i386__)
  153. #define _LO32 "" /* force 32-bit operand */
  154. #define _STK "%%esp" /* stack pointer */
  155. #endif
  156. /*
  157. * These EFLAGS bits are restored from saved value during emulation, and
  158. * any changes are written back to the saved value after emulation.
  159. */
  160. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  161. /* Before executing instruction: restore necessary bits in EFLAGS. */
  162. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  163. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  164. "movl %"_sav",%"_LO32 _tmp"; " \
  165. "push %"_tmp"; " \
  166. "push %"_tmp"; " \
  167. "movl %"_msk",%"_LO32 _tmp"; " \
  168. "andl %"_LO32 _tmp",("_STK"); " \
  169. "pushf; " \
  170. "notl %"_LO32 _tmp"; " \
  171. "andl %"_LO32 _tmp",("_STK"); " \
  172. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  173. "pop %"_tmp"; " \
  174. "orl %"_LO32 _tmp",("_STK"); " \
  175. "popf; " \
  176. "pop %"_sav"; "
  177. /* After executing instruction: write-back necessary bits in EFLAGS. */
  178. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  179. /* _sav |= EFLAGS & _msk; */ \
  180. "pushf; " \
  181. "pop %"_tmp"; " \
  182. "andl %"_msk",%"_LO32 _tmp"; " \
  183. "orl %"_LO32 _tmp",%"_sav"; "
  184. #ifdef CONFIG_X86_64
  185. #define ON64(x) x
  186. #else
  187. #define ON64(x)
  188. #endif
  189. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  190. do { \
  191. __asm__ __volatile__ ( \
  192. _PRE_EFLAGS("0", "4", "2") \
  193. _op _suffix " %"_x"3,%1; " \
  194. _POST_EFLAGS("0", "4", "2") \
  195. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  196. "=&r" (_tmp) \
  197. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  198. } while (0)
  199. /* Raw emulation: instruction has two explicit operands. */
  200. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  201. do { \
  202. unsigned long _tmp; \
  203. \
  204. switch ((_dst).bytes) { \
  205. case 2: \
  206. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  207. break; \
  208. case 4: \
  209. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  210. break; \
  211. case 8: \
  212. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  213. break; \
  214. } \
  215. } while (0)
  216. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  217. do { \
  218. unsigned long _tmp; \
  219. switch ((_dst).bytes) { \
  220. case 1: \
  221. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  222. break; \
  223. default: \
  224. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  225. _wx, _wy, _lx, _ly, _qx, _qy); \
  226. break; \
  227. } \
  228. } while (0)
  229. /* Source operand is byte-sized and may be restricted to just %cl. */
  230. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  231. __emulate_2op(_op, _src, _dst, _eflags, \
  232. "b", "c", "b", "c", "b", "c", "b", "c")
  233. /* Source operand is byte, word, long or quad sized. */
  234. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  235. __emulate_2op(_op, _src, _dst, _eflags, \
  236. "b", "q", "w", "r", _LO32, "r", "", "r")
  237. /* Source operand is word, long or quad sized. */
  238. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  239. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  240. "w", "r", _LO32, "r", "", "r")
  241. /* Instruction has three operands and one operand is stored in ECX register */
  242. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  243. do { \
  244. unsigned long _tmp; \
  245. _type _clv = (_cl).val; \
  246. _type _srcv = (_src).val; \
  247. _type _dstv = (_dst).val; \
  248. \
  249. __asm__ __volatile__ ( \
  250. _PRE_EFLAGS("0", "5", "2") \
  251. _op _suffix " %4,%1 \n" \
  252. _POST_EFLAGS("0", "5", "2") \
  253. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  254. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  255. ); \
  256. \
  257. (_cl).val = (unsigned long) _clv; \
  258. (_src).val = (unsigned long) _srcv; \
  259. (_dst).val = (unsigned long) _dstv; \
  260. } while (0)
  261. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  262. do { \
  263. switch ((_dst).bytes) { \
  264. case 2: \
  265. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  266. "w", unsigned short); \
  267. break; \
  268. case 4: \
  269. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  270. "l", unsigned int); \
  271. break; \
  272. case 8: \
  273. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  274. "q", unsigned long)); \
  275. break; \
  276. } \
  277. } while (0)
  278. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  279. do { \
  280. unsigned long _tmp; \
  281. \
  282. __asm__ __volatile__ ( \
  283. _PRE_EFLAGS("0", "3", "2") \
  284. _op _suffix " %1; " \
  285. _POST_EFLAGS("0", "3", "2") \
  286. : "=m" (_eflags), "+m" ((_dst).val), \
  287. "=&r" (_tmp) \
  288. : "i" (EFLAGS_MASK)); \
  289. } while (0)
  290. /* Instruction has only one explicit operand (no source operand). */
  291. #define emulate_1op(_op, _dst, _eflags) \
  292. do { \
  293. switch ((_dst).bytes) { \
  294. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  295. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  296. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  297. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  298. } \
  299. } while (0)
  300. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  301. do { \
  302. unsigned long _tmp; \
  303. \
  304. __asm__ __volatile__ ( \
  305. _PRE_EFLAGS("0", "4", "1") \
  306. _op _suffix " %5; " \
  307. _POST_EFLAGS("0", "4", "1") \
  308. : "=m" (_eflags), "=&r" (_tmp), \
  309. "+a" (_rax), "+d" (_rdx) \
  310. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  311. "a" (_rax), "d" (_rdx)); \
  312. } while (0)
  313. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  314. do { \
  315. unsigned long _tmp; \
  316. \
  317. __asm__ __volatile__ ( \
  318. _PRE_EFLAGS("0", "5", "1") \
  319. "1: \n\t" \
  320. _op _suffix " %6; " \
  321. "2: \n\t" \
  322. _POST_EFLAGS("0", "5", "1") \
  323. ".pushsection .fixup,\"ax\" \n\t" \
  324. "3: movb $1, %4 \n\t" \
  325. "jmp 2b \n\t" \
  326. ".popsection \n\t" \
  327. _ASM_EXTABLE(1b, 3b) \
  328. : "=m" (_eflags), "=&r" (_tmp), \
  329. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  330. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  331. "a" (_rax), "d" (_rdx)); \
  332. } while (0)
  333. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  334. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  335. do { \
  336. switch((_src).bytes) { \
  337. case 1: \
  338. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  339. _eflags, "b"); \
  340. break; \
  341. case 2: \
  342. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  343. _eflags, "w"); \
  344. break; \
  345. case 4: \
  346. __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  347. _eflags, "l"); \
  348. break; \
  349. case 8: \
  350. ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, \
  351. _eflags, "q")); \
  352. break; \
  353. } \
  354. } while (0)
  355. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  356. do { \
  357. switch((_src).bytes) { \
  358. case 1: \
  359. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  360. _eflags, "b", _ex); \
  361. break; \
  362. case 2: \
  363. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  364. _eflags, "w", _ex); \
  365. break; \
  366. case 4: \
  367. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  368. _eflags, "l", _ex); \
  369. break; \
  370. case 8: ON64( \
  371. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  372. _eflags, "q", _ex)); \
  373. break; \
  374. } \
  375. } while (0)
  376. /* Fetch next part of the instruction being emulated. */
  377. #define insn_fetch(_type, _size, _eip) \
  378. ({ unsigned long _x; \
  379. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  380. if (rc != X86EMUL_CONTINUE) \
  381. goto done; \
  382. (_eip) += (_size); \
  383. (_type)_x; \
  384. })
  385. #define insn_fetch_arr(_arr, _size, _eip) \
  386. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  387. if (rc != X86EMUL_CONTINUE) \
  388. goto done; \
  389. (_eip) += (_size); \
  390. })
  391. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  392. enum x86_intercept intercept,
  393. enum x86_intercept_stage stage)
  394. {
  395. struct x86_instruction_info info = {
  396. .intercept = intercept,
  397. .rep_prefix = ctxt->decode.rep_prefix,
  398. .modrm_mod = ctxt->decode.modrm_mod,
  399. .modrm_reg = ctxt->decode.modrm_reg,
  400. .modrm_rm = ctxt->decode.modrm_rm,
  401. .src_val = ctxt->decode.src.val64,
  402. .src_bytes = ctxt->decode.src.bytes,
  403. .dst_bytes = ctxt->decode.dst.bytes,
  404. .ad_bytes = ctxt->decode.ad_bytes,
  405. .next_rip = ctxt->eip,
  406. };
  407. return ctxt->ops->intercept(ctxt, &info, stage);
  408. }
  409. static inline unsigned long ad_mask(struct decode_cache *c)
  410. {
  411. return (1UL << (c->ad_bytes << 3)) - 1;
  412. }
  413. /* Access/update address held in a register, based on addressing mode. */
  414. static inline unsigned long
  415. address_mask(struct decode_cache *c, unsigned long reg)
  416. {
  417. if (c->ad_bytes == sizeof(unsigned long))
  418. return reg;
  419. else
  420. return reg & ad_mask(c);
  421. }
  422. static inline unsigned long
  423. register_address(struct decode_cache *c, unsigned long reg)
  424. {
  425. return address_mask(c, reg);
  426. }
  427. static inline void
  428. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  429. {
  430. if (c->ad_bytes == sizeof(unsigned long))
  431. *reg += inc;
  432. else
  433. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  434. }
  435. static inline void jmp_rel(struct decode_cache *c, int rel)
  436. {
  437. register_address_increment(c, &c->eip, rel);
  438. }
  439. static u32 desc_limit_scaled(struct desc_struct *desc)
  440. {
  441. u32 limit = get_desc_limit(desc);
  442. return desc->g ? (limit << 12) | 0xfff : limit;
  443. }
  444. static void set_seg_override(struct decode_cache *c, int seg)
  445. {
  446. c->has_seg_override = true;
  447. c->seg_override = seg;
  448. }
  449. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  450. struct x86_emulate_ops *ops, int seg)
  451. {
  452. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  453. return 0;
  454. return ops->get_cached_segment_base(ctxt, seg);
  455. }
  456. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  457. struct decode_cache *c)
  458. {
  459. if (!c->has_seg_override)
  460. return 0;
  461. return c->seg_override;
  462. }
  463. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  464. u32 error, bool valid)
  465. {
  466. ctxt->exception.vector = vec;
  467. ctxt->exception.error_code = error;
  468. ctxt->exception.error_code_valid = valid;
  469. return X86EMUL_PROPAGATE_FAULT;
  470. }
  471. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  472. {
  473. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  474. }
  475. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  476. {
  477. return emulate_exception(ctxt, GP_VECTOR, err, true);
  478. }
  479. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  480. {
  481. return emulate_exception(ctxt, SS_VECTOR, err, true);
  482. }
  483. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  484. {
  485. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  486. }
  487. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  488. {
  489. return emulate_exception(ctxt, TS_VECTOR, err, true);
  490. }
  491. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  492. {
  493. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  494. }
  495. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  496. {
  497. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  498. }
  499. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  500. {
  501. u16 selector;
  502. struct desc_struct desc;
  503. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  504. return selector;
  505. }
  506. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  507. unsigned seg)
  508. {
  509. u16 dummy;
  510. u32 base3;
  511. struct desc_struct desc;
  512. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  513. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  514. }
  515. static int __linearize(struct x86_emulate_ctxt *ctxt,
  516. struct segmented_address addr,
  517. unsigned size, bool write, bool fetch,
  518. ulong *linear)
  519. {
  520. struct decode_cache *c = &ctxt->decode;
  521. struct desc_struct desc;
  522. bool usable;
  523. ulong la;
  524. u32 lim;
  525. u16 sel;
  526. unsigned cpl, rpl;
  527. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  528. switch (ctxt->mode) {
  529. case X86EMUL_MODE_REAL:
  530. break;
  531. case X86EMUL_MODE_PROT64:
  532. if (((signed long)la << 16) >> 16 != la)
  533. return emulate_gp(ctxt, 0);
  534. break;
  535. default:
  536. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  537. addr.seg);
  538. if (!usable)
  539. goto bad;
  540. /* code segment or read-only data segment */
  541. if (((desc.type & 8) || !(desc.type & 2)) && write)
  542. goto bad;
  543. /* unreadable code segment */
  544. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  545. goto bad;
  546. lim = desc_limit_scaled(&desc);
  547. if ((desc.type & 8) || !(desc.type & 4)) {
  548. /* expand-up segment */
  549. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  550. goto bad;
  551. } else {
  552. /* exapand-down segment */
  553. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  554. goto bad;
  555. lim = desc.d ? 0xffffffff : 0xffff;
  556. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  557. goto bad;
  558. }
  559. cpl = ctxt->ops->cpl(ctxt);
  560. rpl = sel & 3;
  561. cpl = max(cpl, rpl);
  562. if (!(desc.type & 8)) {
  563. /* data segment */
  564. if (cpl > desc.dpl)
  565. goto bad;
  566. } else if ((desc.type & 8) && !(desc.type & 4)) {
  567. /* nonconforming code segment */
  568. if (cpl != desc.dpl)
  569. goto bad;
  570. } else if ((desc.type & 8) && (desc.type & 4)) {
  571. /* conforming code segment */
  572. if (cpl < desc.dpl)
  573. goto bad;
  574. }
  575. break;
  576. }
  577. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : c->ad_bytes != 8)
  578. la &= (u32)-1;
  579. *linear = la;
  580. return X86EMUL_CONTINUE;
  581. bad:
  582. if (addr.seg == VCPU_SREG_SS)
  583. return emulate_ss(ctxt, addr.seg);
  584. else
  585. return emulate_gp(ctxt, addr.seg);
  586. }
  587. static int linearize(struct x86_emulate_ctxt *ctxt,
  588. struct segmented_address addr,
  589. unsigned size, bool write,
  590. ulong *linear)
  591. {
  592. return __linearize(ctxt, addr, size, write, false, linear);
  593. }
  594. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  595. struct segmented_address addr,
  596. void *data,
  597. unsigned size)
  598. {
  599. int rc;
  600. ulong linear;
  601. rc = linearize(ctxt, addr, size, false, &linear);
  602. if (rc != X86EMUL_CONTINUE)
  603. return rc;
  604. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  605. }
  606. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  607. struct x86_emulate_ops *ops,
  608. unsigned long eip, u8 *dest)
  609. {
  610. struct fetch_cache *fc = &ctxt->decode.fetch;
  611. int rc;
  612. int size, cur_size;
  613. if (eip == fc->end) {
  614. unsigned long linear;
  615. struct segmented_address addr = { .seg=VCPU_SREG_CS, .ea=eip};
  616. cur_size = fc->end - fc->start;
  617. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  618. rc = __linearize(ctxt, addr, size, false, true, &linear);
  619. if (rc != X86EMUL_CONTINUE)
  620. return rc;
  621. rc = ops->fetch(ctxt, linear, fc->data + cur_size,
  622. size, &ctxt->exception);
  623. if (rc != X86EMUL_CONTINUE)
  624. return rc;
  625. fc->end += size;
  626. }
  627. *dest = fc->data[eip - fc->start];
  628. return X86EMUL_CONTINUE;
  629. }
  630. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  631. struct x86_emulate_ops *ops,
  632. unsigned long eip, void *dest, unsigned size)
  633. {
  634. int rc;
  635. /* x86 instructions are limited to 15 bytes. */
  636. if (eip + size - ctxt->eip > 15)
  637. return X86EMUL_UNHANDLEABLE;
  638. while (size--) {
  639. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  640. if (rc != X86EMUL_CONTINUE)
  641. return rc;
  642. }
  643. return X86EMUL_CONTINUE;
  644. }
  645. /*
  646. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  647. * pointer into the block that addresses the relevant register.
  648. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  649. */
  650. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  651. int highbyte_regs)
  652. {
  653. void *p;
  654. p = &regs[modrm_reg];
  655. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  656. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  657. return p;
  658. }
  659. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  660. struct segmented_address addr,
  661. u16 *size, unsigned long *address, int op_bytes)
  662. {
  663. int rc;
  664. if (op_bytes == 2)
  665. op_bytes = 3;
  666. *address = 0;
  667. rc = segmented_read_std(ctxt, addr, size, 2);
  668. if (rc != X86EMUL_CONTINUE)
  669. return rc;
  670. addr.ea += 2;
  671. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  672. return rc;
  673. }
  674. static int test_cc(unsigned int condition, unsigned int flags)
  675. {
  676. int rc = 0;
  677. switch ((condition & 15) >> 1) {
  678. case 0: /* o */
  679. rc |= (flags & EFLG_OF);
  680. break;
  681. case 1: /* b/c/nae */
  682. rc |= (flags & EFLG_CF);
  683. break;
  684. case 2: /* z/e */
  685. rc |= (flags & EFLG_ZF);
  686. break;
  687. case 3: /* be/na */
  688. rc |= (flags & (EFLG_CF|EFLG_ZF));
  689. break;
  690. case 4: /* s */
  691. rc |= (flags & EFLG_SF);
  692. break;
  693. case 5: /* p/pe */
  694. rc |= (flags & EFLG_PF);
  695. break;
  696. case 7: /* le/ng */
  697. rc |= (flags & EFLG_ZF);
  698. /* fall through */
  699. case 6: /* l/nge */
  700. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  701. break;
  702. }
  703. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  704. return (!!rc ^ (condition & 1));
  705. }
  706. static void fetch_register_operand(struct operand *op)
  707. {
  708. switch (op->bytes) {
  709. case 1:
  710. op->val = *(u8 *)op->addr.reg;
  711. break;
  712. case 2:
  713. op->val = *(u16 *)op->addr.reg;
  714. break;
  715. case 4:
  716. op->val = *(u32 *)op->addr.reg;
  717. break;
  718. case 8:
  719. op->val = *(u64 *)op->addr.reg;
  720. break;
  721. }
  722. }
  723. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  724. {
  725. ctxt->ops->get_fpu(ctxt);
  726. switch (reg) {
  727. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  728. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  729. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  730. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  731. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  732. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  733. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  734. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  735. #ifdef CONFIG_X86_64
  736. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  737. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  738. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  739. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  740. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  741. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  742. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  743. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  744. #endif
  745. default: BUG();
  746. }
  747. ctxt->ops->put_fpu(ctxt);
  748. }
  749. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  750. int reg)
  751. {
  752. ctxt->ops->get_fpu(ctxt);
  753. switch (reg) {
  754. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  755. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  756. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  757. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  758. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  759. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  760. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  761. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  762. #ifdef CONFIG_X86_64
  763. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  764. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  765. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  766. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  767. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  768. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  769. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  770. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  771. #endif
  772. default: BUG();
  773. }
  774. ctxt->ops->put_fpu(ctxt);
  775. }
  776. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  777. struct operand *op,
  778. struct decode_cache *c,
  779. int inhibit_bytereg)
  780. {
  781. unsigned reg = c->modrm_reg;
  782. int highbyte_regs = c->rex_prefix == 0;
  783. if (!(c->d & ModRM))
  784. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  785. if (c->d & Sse) {
  786. op->type = OP_XMM;
  787. op->bytes = 16;
  788. op->addr.xmm = reg;
  789. read_sse_reg(ctxt, &op->vec_val, reg);
  790. return;
  791. }
  792. op->type = OP_REG;
  793. if ((c->d & ByteOp) && !inhibit_bytereg) {
  794. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  795. op->bytes = 1;
  796. } else {
  797. op->addr.reg = decode_register(reg, c->regs, 0);
  798. op->bytes = c->op_bytes;
  799. }
  800. fetch_register_operand(op);
  801. op->orig_val = op->val;
  802. }
  803. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  804. struct x86_emulate_ops *ops,
  805. struct operand *op)
  806. {
  807. struct decode_cache *c = &ctxt->decode;
  808. u8 sib;
  809. int index_reg = 0, base_reg = 0, scale;
  810. int rc = X86EMUL_CONTINUE;
  811. ulong modrm_ea = 0;
  812. if (c->rex_prefix) {
  813. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  814. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  815. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  816. }
  817. c->modrm = insn_fetch(u8, 1, c->eip);
  818. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  819. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  820. c->modrm_rm |= (c->modrm & 0x07);
  821. c->modrm_seg = VCPU_SREG_DS;
  822. if (c->modrm_mod == 3) {
  823. op->type = OP_REG;
  824. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  825. op->addr.reg = decode_register(c->modrm_rm,
  826. c->regs, c->d & ByteOp);
  827. if (c->d & Sse) {
  828. op->type = OP_XMM;
  829. op->bytes = 16;
  830. op->addr.xmm = c->modrm_rm;
  831. read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
  832. return rc;
  833. }
  834. fetch_register_operand(op);
  835. return rc;
  836. }
  837. op->type = OP_MEM;
  838. if (c->ad_bytes == 2) {
  839. unsigned bx = c->regs[VCPU_REGS_RBX];
  840. unsigned bp = c->regs[VCPU_REGS_RBP];
  841. unsigned si = c->regs[VCPU_REGS_RSI];
  842. unsigned di = c->regs[VCPU_REGS_RDI];
  843. /* 16-bit ModR/M decode. */
  844. switch (c->modrm_mod) {
  845. case 0:
  846. if (c->modrm_rm == 6)
  847. modrm_ea += insn_fetch(u16, 2, c->eip);
  848. break;
  849. case 1:
  850. modrm_ea += insn_fetch(s8, 1, c->eip);
  851. break;
  852. case 2:
  853. modrm_ea += insn_fetch(u16, 2, c->eip);
  854. break;
  855. }
  856. switch (c->modrm_rm) {
  857. case 0:
  858. modrm_ea += bx + si;
  859. break;
  860. case 1:
  861. modrm_ea += bx + di;
  862. break;
  863. case 2:
  864. modrm_ea += bp + si;
  865. break;
  866. case 3:
  867. modrm_ea += bp + di;
  868. break;
  869. case 4:
  870. modrm_ea += si;
  871. break;
  872. case 5:
  873. modrm_ea += di;
  874. break;
  875. case 6:
  876. if (c->modrm_mod != 0)
  877. modrm_ea += bp;
  878. break;
  879. case 7:
  880. modrm_ea += bx;
  881. break;
  882. }
  883. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  884. (c->modrm_rm == 6 && c->modrm_mod != 0))
  885. c->modrm_seg = VCPU_SREG_SS;
  886. modrm_ea = (u16)modrm_ea;
  887. } else {
  888. /* 32/64-bit ModR/M decode. */
  889. if ((c->modrm_rm & 7) == 4) {
  890. sib = insn_fetch(u8, 1, c->eip);
  891. index_reg |= (sib >> 3) & 7;
  892. base_reg |= sib & 7;
  893. scale = sib >> 6;
  894. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  895. modrm_ea += insn_fetch(s32, 4, c->eip);
  896. else
  897. modrm_ea += c->regs[base_reg];
  898. if (index_reg != 4)
  899. modrm_ea += c->regs[index_reg] << scale;
  900. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  901. if (ctxt->mode == X86EMUL_MODE_PROT64)
  902. c->rip_relative = 1;
  903. } else
  904. modrm_ea += c->regs[c->modrm_rm];
  905. switch (c->modrm_mod) {
  906. case 0:
  907. if (c->modrm_rm == 5)
  908. modrm_ea += insn_fetch(s32, 4, c->eip);
  909. break;
  910. case 1:
  911. modrm_ea += insn_fetch(s8, 1, c->eip);
  912. break;
  913. case 2:
  914. modrm_ea += insn_fetch(s32, 4, c->eip);
  915. break;
  916. }
  917. }
  918. op->addr.mem.ea = modrm_ea;
  919. done:
  920. return rc;
  921. }
  922. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  923. struct x86_emulate_ops *ops,
  924. struct operand *op)
  925. {
  926. struct decode_cache *c = &ctxt->decode;
  927. int rc = X86EMUL_CONTINUE;
  928. op->type = OP_MEM;
  929. switch (c->ad_bytes) {
  930. case 2:
  931. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  932. break;
  933. case 4:
  934. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  935. break;
  936. case 8:
  937. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  938. break;
  939. }
  940. done:
  941. return rc;
  942. }
  943. static void fetch_bit_operand(struct decode_cache *c)
  944. {
  945. long sv = 0, mask;
  946. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  947. mask = ~(c->dst.bytes * 8 - 1);
  948. if (c->src.bytes == 2)
  949. sv = (s16)c->src.val & (s16)mask;
  950. else if (c->src.bytes == 4)
  951. sv = (s32)c->src.val & (s32)mask;
  952. c->dst.addr.mem.ea += (sv >> 3);
  953. }
  954. /* only subword offset */
  955. c->src.val &= (c->dst.bytes << 3) - 1;
  956. }
  957. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  958. struct x86_emulate_ops *ops,
  959. unsigned long addr, void *dest, unsigned size)
  960. {
  961. int rc;
  962. struct read_cache *mc = &ctxt->decode.mem_read;
  963. while (size) {
  964. int n = min(size, 8u);
  965. size -= n;
  966. if (mc->pos < mc->end)
  967. goto read_cached;
  968. rc = ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  969. &ctxt->exception);
  970. if (rc != X86EMUL_CONTINUE)
  971. return rc;
  972. mc->end += n;
  973. read_cached:
  974. memcpy(dest, mc->data + mc->pos, n);
  975. mc->pos += n;
  976. dest += n;
  977. addr += n;
  978. }
  979. return X86EMUL_CONTINUE;
  980. }
  981. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  982. struct segmented_address addr,
  983. void *data,
  984. unsigned size)
  985. {
  986. int rc;
  987. ulong linear;
  988. rc = linearize(ctxt, addr, size, false, &linear);
  989. if (rc != X86EMUL_CONTINUE)
  990. return rc;
  991. return read_emulated(ctxt, ctxt->ops, linear, data, size);
  992. }
  993. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  994. struct segmented_address addr,
  995. const void *data,
  996. unsigned size)
  997. {
  998. int rc;
  999. ulong linear;
  1000. rc = linearize(ctxt, addr, size, true, &linear);
  1001. if (rc != X86EMUL_CONTINUE)
  1002. return rc;
  1003. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1004. &ctxt->exception);
  1005. }
  1006. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1007. struct segmented_address addr,
  1008. const void *orig_data, const void *data,
  1009. unsigned size)
  1010. {
  1011. int rc;
  1012. ulong linear;
  1013. rc = linearize(ctxt, addr, size, true, &linear);
  1014. if (rc != X86EMUL_CONTINUE)
  1015. return rc;
  1016. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1017. size, &ctxt->exception);
  1018. }
  1019. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1020. struct x86_emulate_ops *ops,
  1021. unsigned int size, unsigned short port,
  1022. void *dest)
  1023. {
  1024. struct read_cache *rc = &ctxt->decode.io_read;
  1025. if (rc->pos == rc->end) { /* refill pio read ahead */
  1026. struct decode_cache *c = &ctxt->decode;
  1027. unsigned int in_page, n;
  1028. unsigned int count = c->rep_prefix ?
  1029. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1030. in_page = (ctxt->eflags & EFLG_DF) ?
  1031. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1032. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1033. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1034. count);
  1035. if (n == 0)
  1036. n = 1;
  1037. rc->pos = rc->end = 0;
  1038. if (!ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1039. return 0;
  1040. rc->end = n * size;
  1041. }
  1042. memcpy(dest, rc->data + rc->pos, size);
  1043. rc->pos += size;
  1044. return 1;
  1045. }
  1046. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1047. struct x86_emulate_ops *ops,
  1048. u16 selector, struct desc_ptr *dt)
  1049. {
  1050. if (selector & 1 << 2) {
  1051. struct desc_struct desc;
  1052. u16 sel;
  1053. memset (dt, 0, sizeof *dt);
  1054. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1055. return;
  1056. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1057. dt->address = get_desc_base(&desc);
  1058. } else
  1059. ops->get_gdt(ctxt, dt);
  1060. }
  1061. /* allowed just for 8 bytes segments */
  1062. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1063. struct x86_emulate_ops *ops,
  1064. u16 selector, struct desc_struct *desc)
  1065. {
  1066. struct desc_ptr dt;
  1067. u16 index = selector >> 3;
  1068. int ret;
  1069. ulong addr;
  1070. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1071. if (dt.size < index * 8 + 7)
  1072. return emulate_gp(ctxt, selector & 0xfffc);
  1073. addr = dt.address + index * 8;
  1074. ret = ops->read_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1075. return ret;
  1076. }
  1077. /* allowed just for 8 bytes segments */
  1078. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1079. struct x86_emulate_ops *ops,
  1080. u16 selector, struct desc_struct *desc)
  1081. {
  1082. struct desc_ptr dt;
  1083. u16 index = selector >> 3;
  1084. ulong addr;
  1085. int ret;
  1086. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1087. if (dt.size < index * 8 + 7)
  1088. return emulate_gp(ctxt, selector & 0xfffc);
  1089. addr = dt.address + index * 8;
  1090. ret = ops->write_std(ctxt, addr, desc, sizeof *desc, &ctxt->exception);
  1091. return ret;
  1092. }
  1093. /* Does not support long mode */
  1094. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1095. struct x86_emulate_ops *ops,
  1096. u16 selector, int seg)
  1097. {
  1098. struct desc_struct seg_desc;
  1099. u8 dpl, rpl, cpl;
  1100. unsigned err_vec = GP_VECTOR;
  1101. u32 err_code = 0;
  1102. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1103. int ret;
  1104. memset(&seg_desc, 0, sizeof seg_desc);
  1105. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1106. || ctxt->mode == X86EMUL_MODE_REAL) {
  1107. /* set real mode segment descriptor */
  1108. set_desc_base(&seg_desc, selector << 4);
  1109. set_desc_limit(&seg_desc, 0xffff);
  1110. seg_desc.type = 3;
  1111. seg_desc.p = 1;
  1112. seg_desc.s = 1;
  1113. goto load;
  1114. }
  1115. /* NULL selector is not valid for TR, CS and SS */
  1116. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1117. && null_selector)
  1118. goto exception;
  1119. /* TR should be in GDT only */
  1120. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1121. goto exception;
  1122. if (null_selector) /* for NULL selector skip all following checks */
  1123. goto load;
  1124. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1125. if (ret != X86EMUL_CONTINUE)
  1126. return ret;
  1127. err_code = selector & 0xfffc;
  1128. err_vec = GP_VECTOR;
  1129. /* can't load system descriptor into segment selecor */
  1130. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1131. goto exception;
  1132. if (!seg_desc.p) {
  1133. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1134. goto exception;
  1135. }
  1136. rpl = selector & 3;
  1137. dpl = seg_desc.dpl;
  1138. cpl = ops->cpl(ctxt);
  1139. switch (seg) {
  1140. case VCPU_SREG_SS:
  1141. /*
  1142. * segment is not a writable data segment or segment
  1143. * selector's RPL != CPL or segment selector's RPL != CPL
  1144. */
  1145. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1146. goto exception;
  1147. break;
  1148. case VCPU_SREG_CS:
  1149. if (!(seg_desc.type & 8))
  1150. goto exception;
  1151. if (seg_desc.type & 4) {
  1152. /* conforming */
  1153. if (dpl > cpl)
  1154. goto exception;
  1155. } else {
  1156. /* nonconforming */
  1157. if (rpl > cpl || dpl != cpl)
  1158. goto exception;
  1159. }
  1160. /* CS(RPL) <- CPL */
  1161. selector = (selector & 0xfffc) | cpl;
  1162. break;
  1163. case VCPU_SREG_TR:
  1164. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1165. goto exception;
  1166. break;
  1167. case VCPU_SREG_LDTR:
  1168. if (seg_desc.s || seg_desc.type != 2)
  1169. goto exception;
  1170. break;
  1171. default: /* DS, ES, FS, or GS */
  1172. /*
  1173. * segment is not a data or readable code segment or
  1174. * ((segment is a data or nonconforming code segment)
  1175. * and (both RPL and CPL > DPL))
  1176. */
  1177. if ((seg_desc.type & 0xa) == 0x8 ||
  1178. (((seg_desc.type & 0xc) != 0xc) &&
  1179. (rpl > dpl && cpl > dpl)))
  1180. goto exception;
  1181. break;
  1182. }
  1183. if (seg_desc.s) {
  1184. /* mark segment as accessed */
  1185. seg_desc.type |= 1;
  1186. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1187. if (ret != X86EMUL_CONTINUE)
  1188. return ret;
  1189. }
  1190. load:
  1191. ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1192. return X86EMUL_CONTINUE;
  1193. exception:
  1194. emulate_exception(ctxt, err_vec, err_code, true);
  1195. return X86EMUL_PROPAGATE_FAULT;
  1196. }
  1197. static void write_register_operand(struct operand *op)
  1198. {
  1199. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1200. switch (op->bytes) {
  1201. case 1:
  1202. *(u8 *)op->addr.reg = (u8)op->val;
  1203. break;
  1204. case 2:
  1205. *(u16 *)op->addr.reg = (u16)op->val;
  1206. break;
  1207. case 4:
  1208. *op->addr.reg = (u32)op->val;
  1209. break; /* 64b: zero-extend */
  1210. case 8:
  1211. *op->addr.reg = op->val;
  1212. break;
  1213. }
  1214. }
  1215. static int writeback(struct x86_emulate_ctxt *ctxt)
  1216. {
  1217. int rc;
  1218. struct decode_cache *c = &ctxt->decode;
  1219. switch (c->dst.type) {
  1220. case OP_REG:
  1221. write_register_operand(&c->dst);
  1222. break;
  1223. case OP_MEM:
  1224. if (c->lock_prefix)
  1225. rc = segmented_cmpxchg(ctxt,
  1226. c->dst.addr.mem,
  1227. &c->dst.orig_val,
  1228. &c->dst.val,
  1229. c->dst.bytes);
  1230. else
  1231. rc = segmented_write(ctxt,
  1232. c->dst.addr.mem,
  1233. &c->dst.val,
  1234. c->dst.bytes);
  1235. if (rc != X86EMUL_CONTINUE)
  1236. return rc;
  1237. break;
  1238. case OP_XMM:
  1239. write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
  1240. break;
  1241. case OP_NONE:
  1242. /* no writeback */
  1243. break;
  1244. default:
  1245. break;
  1246. }
  1247. return X86EMUL_CONTINUE;
  1248. }
  1249. static int em_push(struct x86_emulate_ctxt *ctxt)
  1250. {
  1251. struct decode_cache *c = &ctxt->decode;
  1252. struct segmented_address addr;
  1253. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1254. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1255. addr.seg = VCPU_SREG_SS;
  1256. /* Disable writeback. */
  1257. c->dst.type = OP_NONE;
  1258. return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
  1259. }
  1260. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1261. void *dest, int len)
  1262. {
  1263. struct decode_cache *c = &ctxt->decode;
  1264. int rc;
  1265. struct segmented_address addr;
  1266. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1267. addr.seg = VCPU_SREG_SS;
  1268. rc = segmented_read(ctxt, addr, dest, len);
  1269. if (rc != X86EMUL_CONTINUE)
  1270. return rc;
  1271. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1272. return rc;
  1273. }
  1274. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1275. {
  1276. struct decode_cache *c = &ctxt->decode;
  1277. return emulate_pop(ctxt, &c->dst.val, c->op_bytes);
  1278. }
  1279. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1280. struct x86_emulate_ops *ops,
  1281. void *dest, int len)
  1282. {
  1283. int rc;
  1284. unsigned long val, change_mask;
  1285. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1286. int cpl = ops->cpl(ctxt);
  1287. rc = emulate_pop(ctxt, &val, len);
  1288. if (rc != X86EMUL_CONTINUE)
  1289. return rc;
  1290. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1291. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1292. switch(ctxt->mode) {
  1293. case X86EMUL_MODE_PROT64:
  1294. case X86EMUL_MODE_PROT32:
  1295. case X86EMUL_MODE_PROT16:
  1296. if (cpl == 0)
  1297. change_mask |= EFLG_IOPL;
  1298. if (cpl <= iopl)
  1299. change_mask |= EFLG_IF;
  1300. break;
  1301. case X86EMUL_MODE_VM86:
  1302. if (iopl < 3)
  1303. return emulate_gp(ctxt, 0);
  1304. change_mask |= EFLG_IF;
  1305. break;
  1306. default: /* real mode */
  1307. change_mask |= (EFLG_IOPL | EFLG_IF);
  1308. break;
  1309. }
  1310. *(unsigned long *)dest =
  1311. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1312. return rc;
  1313. }
  1314. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1315. {
  1316. struct decode_cache *c = &ctxt->decode;
  1317. c->dst.type = OP_REG;
  1318. c->dst.addr.reg = &ctxt->eflags;
  1319. c->dst.bytes = c->op_bytes;
  1320. return emulate_popf(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1321. }
  1322. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1323. struct x86_emulate_ops *ops, int seg)
  1324. {
  1325. struct decode_cache *c = &ctxt->decode;
  1326. c->src.val = get_segment_selector(ctxt, seg);
  1327. return em_push(ctxt);
  1328. }
  1329. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1330. struct x86_emulate_ops *ops, int seg)
  1331. {
  1332. struct decode_cache *c = &ctxt->decode;
  1333. unsigned long selector;
  1334. int rc;
  1335. rc = emulate_pop(ctxt, &selector, c->op_bytes);
  1336. if (rc != X86EMUL_CONTINUE)
  1337. return rc;
  1338. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1339. return rc;
  1340. }
  1341. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1342. {
  1343. struct decode_cache *c = &ctxt->decode;
  1344. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1345. int rc = X86EMUL_CONTINUE;
  1346. int reg = VCPU_REGS_RAX;
  1347. while (reg <= VCPU_REGS_RDI) {
  1348. (reg == VCPU_REGS_RSP) ?
  1349. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1350. rc = em_push(ctxt);
  1351. if (rc != X86EMUL_CONTINUE)
  1352. return rc;
  1353. ++reg;
  1354. }
  1355. return rc;
  1356. }
  1357. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1358. {
  1359. struct decode_cache *c = &ctxt->decode;
  1360. c->src.val = (unsigned long)ctxt->eflags;
  1361. return em_push(ctxt);
  1362. }
  1363. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1364. {
  1365. struct decode_cache *c = &ctxt->decode;
  1366. int rc = X86EMUL_CONTINUE;
  1367. int reg = VCPU_REGS_RDI;
  1368. while (reg >= VCPU_REGS_RAX) {
  1369. if (reg == VCPU_REGS_RSP) {
  1370. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1371. c->op_bytes);
  1372. --reg;
  1373. }
  1374. rc = emulate_pop(ctxt, &c->regs[reg], c->op_bytes);
  1375. if (rc != X86EMUL_CONTINUE)
  1376. break;
  1377. --reg;
  1378. }
  1379. return rc;
  1380. }
  1381. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1382. struct x86_emulate_ops *ops, int irq)
  1383. {
  1384. struct decode_cache *c = &ctxt->decode;
  1385. int rc;
  1386. struct desc_ptr dt;
  1387. gva_t cs_addr;
  1388. gva_t eip_addr;
  1389. u16 cs, eip;
  1390. /* TODO: Add limit checks */
  1391. c->src.val = ctxt->eflags;
  1392. rc = em_push(ctxt);
  1393. if (rc != X86EMUL_CONTINUE)
  1394. return rc;
  1395. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1396. c->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1397. rc = em_push(ctxt);
  1398. if (rc != X86EMUL_CONTINUE)
  1399. return rc;
  1400. c->src.val = c->eip;
  1401. rc = em_push(ctxt);
  1402. if (rc != X86EMUL_CONTINUE)
  1403. return rc;
  1404. ops->get_idt(ctxt, &dt);
  1405. eip_addr = dt.address + (irq << 2);
  1406. cs_addr = dt.address + (irq << 2) + 2;
  1407. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1408. if (rc != X86EMUL_CONTINUE)
  1409. return rc;
  1410. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1411. if (rc != X86EMUL_CONTINUE)
  1412. return rc;
  1413. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1414. if (rc != X86EMUL_CONTINUE)
  1415. return rc;
  1416. c->eip = eip;
  1417. return rc;
  1418. }
  1419. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1420. struct x86_emulate_ops *ops, int irq)
  1421. {
  1422. switch(ctxt->mode) {
  1423. case X86EMUL_MODE_REAL:
  1424. return emulate_int_real(ctxt, ops, irq);
  1425. case X86EMUL_MODE_VM86:
  1426. case X86EMUL_MODE_PROT16:
  1427. case X86EMUL_MODE_PROT32:
  1428. case X86EMUL_MODE_PROT64:
  1429. default:
  1430. /* Protected mode interrupts unimplemented yet */
  1431. return X86EMUL_UNHANDLEABLE;
  1432. }
  1433. }
  1434. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1435. struct x86_emulate_ops *ops)
  1436. {
  1437. struct decode_cache *c = &ctxt->decode;
  1438. int rc = X86EMUL_CONTINUE;
  1439. unsigned long temp_eip = 0;
  1440. unsigned long temp_eflags = 0;
  1441. unsigned long cs = 0;
  1442. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1443. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1444. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1445. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1446. /* TODO: Add stack limit check */
  1447. rc = emulate_pop(ctxt, &temp_eip, c->op_bytes);
  1448. if (rc != X86EMUL_CONTINUE)
  1449. return rc;
  1450. if (temp_eip & ~0xffff)
  1451. return emulate_gp(ctxt, 0);
  1452. rc = emulate_pop(ctxt, &cs, c->op_bytes);
  1453. if (rc != X86EMUL_CONTINUE)
  1454. return rc;
  1455. rc = emulate_pop(ctxt, &temp_eflags, c->op_bytes);
  1456. if (rc != X86EMUL_CONTINUE)
  1457. return rc;
  1458. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1459. if (rc != X86EMUL_CONTINUE)
  1460. return rc;
  1461. c->eip = temp_eip;
  1462. if (c->op_bytes == 4)
  1463. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1464. else if (c->op_bytes == 2) {
  1465. ctxt->eflags &= ~0xffff;
  1466. ctxt->eflags |= temp_eflags;
  1467. }
  1468. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1469. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1470. return rc;
  1471. }
  1472. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1473. struct x86_emulate_ops* ops)
  1474. {
  1475. switch(ctxt->mode) {
  1476. case X86EMUL_MODE_REAL:
  1477. return emulate_iret_real(ctxt, ops);
  1478. case X86EMUL_MODE_VM86:
  1479. case X86EMUL_MODE_PROT16:
  1480. case X86EMUL_MODE_PROT32:
  1481. case X86EMUL_MODE_PROT64:
  1482. default:
  1483. /* iret from protected mode unimplemented yet */
  1484. return X86EMUL_UNHANDLEABLE;
  1485. }
  1486. }
  1487. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1488. {
  1489. struct decode_cache *c = &ctxt->decode;
  1490. int rc;
  1491. unsigned short sel;
  1492. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1493. rc = load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS);
  1494. if (rc != X86EMUL_CONTINUE)
  1495. return rc;
  1496. c->eip = 0;
  1497. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1498. return X86EMUL_CONTINUE;
  1499. }
  1500. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1501. {
  1502. struct decode_cache *c = &ctxt->decode;
  1503. return emulate_pop(ctxt, &c->dst.val, c->dst.bytes);
  1504. }
  1505. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1506. {
  1507. struct decode_cache *c = &ctxt->decode;
  1508. switch (c->modrm_reg) {
  1509. case 0: /* rol */
  1510. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1511. break;
  1512. case 1: /* ror */
  1513. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1514. break;
  1515. case 2: /* rcl */
  1516. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1517. break;
  1518. case 3: /* rcr */
  1519. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1520. break;
  1521. case 4: /* sal/shl */
  1522. case 6: /* sal/shl */
  1523. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1524. break;
  1525. case 5: /* shr */
  1526. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1527. break;
  1528. case 7: /* sar */
  1529. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1530. break;
  1531. }
  1532. return X86EMUL_CONTINUE;
  1533. }
  1534. static int em_grp3(struct x86_emulate_ctxt *ctxt)
  1535. {
  1536. struct decode_cache *c = &ctxt->decode;
  1537. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1538. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1539. u8 de = 0;
  1540. switch (c->modrm_reg) {
  1541. case 0 ... 1: /* test */
  1542. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1543. break;
  1544. case 2: /* not */
  1545. c->dst.val = ~c->dst.val;
  1546. break;
  1547. case 3: /* neg */
  1548. emulate_1op("neg", c->dst, ctxt->eflags);
  1549. break;
  1550. case 4: /* mul */
  1551. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1552. break;
  1553. case 5: /* imul */
  1554. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1555. break;
  1556. case 6: /* div */
  1557. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1558. ctxt->eflags, de);
  1559. break;
  1560. case 7: /* idiv */
  1561. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1562. ctxt->eflags, de);
  1563. break;
  1564. default:
  1565. return X86EMUL_UNHANDLEABLE;
  1566. }
  1567. if (de)
  1568. return emulate_de(ctxt);
  1569. return X86EMUL_CONTINUE;
  1570. }
  1571. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1572. {
  1573. struct decode_cache *c = &ctxt->decode;
  1574. int rc = X86EMUL_CONTINUE;
  1575. switch (c->modrm_reg) {
  1576. case 0: /* inc */
  1577. emulate_1op("inc", c->dst, ctxt->eflags);
  1578. break;
  1579. case 1: /* dec */
  1580. emulate_1op("dec", c->dst, ctxt->eflags);
  1581. break;
  1582. case 2: /* call near abs */ {
  1583. long int old_eip;
  1584. old_eip = c->eip;
  1585. c->eip = c->src.val;
  1586. c->src.val = old_eip;
  1587. rc = em_push(ctxt);
  1588. break;
  1589. }
  1590. case 4: /* jmp abs */
  1591. c->eip = c->src.val;
  1592. break;
  1593. case 5: /* jmp far */
  1594. rc = em_jmp_far(ctxt);
  1595. break;
  1596. case 6: /* push */
  1597. rc = em_push(ctxt);
  1598. break;
  1599. }
  1600. return rc;
  1601. }
  1602. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1603. {
  1604. struct decode_cache *c = &ctxt->decode;
  1605. u64 old = c->dst.orig_val64;
  1606. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1607. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1608. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1609. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1610. ctxt->eflags &= ~EFLG_ZF;
  1611. } else {
  1612. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1613. (u32) c->regs[VCPU_REGS_RBX];
  1614. ctxt->eflags |= EFLG_ZF;
  1615. }
  1616. return X86EMUL_CONTINUE;
  1617. }
  1618. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1619. struct x86_emulate_ops *ops)
  1620. {
  1621. struct decode_cache *c = &ctxt->decode;
  1622. int rc;
  1623. unsigned long cs;
  1624. rc = emulate_pop(ctxt, &c->eip, c->op_bytes);
  1625. if (rc != X86EMUL_CONTINUE)
  1626. return rc;
  1627. if (c->op_bytes == 4)
  1628. c->eip = (u32)c->eip;
  1629. rc = emulate_pop(ctxt, &cs, c->op_bytes);
  1630. if (rc != X86EMUL_CONTINUE)
  1631. return rc;
  1632. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1633. return rc;
  1634. }
  1635. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1636. struct x86_emulate_ops *ops, int seg)
  1637. {
  1638. struct decode_cache *c = &ctxt->decode;
  1639. unsigned short sel;
  1640. int rc;
  1641. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1642. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1643. if (rc != X86EMUL_CONTINUE)
  1644. return rc;
  1645. c->dst.val = c->src.val;
  1646. return rc;
  1647. }
  1648. static inline void
  1649. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1650. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1651. struct desc_struct *ss)
  1652. {
  1653. u16 selector;
  1654. memset(cs, 0, sizeof(struct desc_struct));
  1655. ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1656. memset(ss, 0, sizeof(struct desc_struct));
  1657. cs->l = 0; /* will be adjusted later */
  1658. set_desc_base(cs, 0); /* flat segment */
  1659. cs->g = 1; /* 4kb granularity */
  1660. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1661. cs->type = 0x0b; /* Read, Execute, Accessed */
  1662. cs->s = 1;
  1663. cs->dpl = 0; /* will be adjusted later */
  1664. cs->p = 1;
  1665. cs->d = 1;
  1666. set_desc_base(ss, 0); /* flat segment */
  1667. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1668. ss->g = 1; /* 4kb granularity */
  1669. ss->s = 1;
  1670. ss->type = 0x03; /* Read/Write, Accessed */
  1671. ss->d = 1; /* 32bit stack segment */
  1672. ss->dpl = 0;
  1673. ss->p = 1;
  1674. }
  1675. static int
  1676. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1677. {
  1678. struct decode_cache *c = &ctxt->decode;
  1679. struct desc_struct cs, ss;
  1680. u64 msr_data;
  1681. u16 cs_sel, ss_sel;
  1682. u64 efer = 0;
  1683. /* syscall is not available in real mode */
  1684. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1685. ctxt->mode == X86EMUL_MODE_VM86)
  1686. return emulate_ud(ctxt);
  1687. ops->get_msr(ctxt, MSR_EFER, &efer);
  1688. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1689. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1690. msr_data >>= 32;
  1691. cs_sel = (u16)(msr_data & 0xfffc);
  1692. ss_sel = (u16)(msr_data + 8);
  1693. if (efer & EFER_LMA) {
  1694. cs.d = 0;
  1695. cs.l = 1;
  1696. }
  1697. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1698. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1699. c->regs[VCPU_REGS_RCX] = c->eip;
  1700. if (efer & EFER_LMA) {
  1701. #ifdef CONFIG_X86_64
  1702. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1703. ops->get_msr(ctxt,
  1704. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1705. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1706. c->eip = msr_data;
  1707. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1708. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1709. #endif
  1710. } else {
  1711. /* legacy mode */
  1712. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1713. c->eip = (u32)msr_data;
  1714. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1715. }
  1716. return X86EMUL_CONTINUE;
  1717. }
  1718. static int
  1719. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1720. {
  1721. struct decode_cache *c = &ctxt->decode;
  1722. struct desc_struct cs, ss;
  1723. u64 msr_data;
  1724. u16 cs_sel, ss_sel;
  1725. u64 efer = 0;
  1726. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1727. /* inject #GP if in real mode */
  1728. if (ctxt->mode == X86EMUL_MODE_REAL)
  1729. return emulate_gp(ctxt, 0);
  1730. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1731. * Therefore, we inject an #UD.
  1732. */
  1733. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1734. return emulate_ud(ctxt);
  1735. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1736. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1737. switch (ctxt->mode) {
  1738. case X86EMUL_MODE_PROT32:
  1739. if ((msr_data & 0xfffc) == 0x0)
  1740. return emulate_gp(ctxt, 0);
  1741. break;
  1742. case X86EMUL_MODE_PROT64:
  1743. if (msr_data == 0x0)
  1744. return emulate_gp(ctxt, 0);
  1745. break;
  1746. }
  1747. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1748. cs_sel = (u16)msr_data;
  1749. cs_sel &= ~SELECTOR_RPL_MASK;
  1750. ss_sel = cs_sel + 8;
  1751. ss_sel &= ~SELECTOR_RPL_MASK;
  1752. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1753. cs.d = 0;
  1754. cs.l = 1;
  1755. }
  1756. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1757. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1758. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1759. c->eip = msr_data;
  1760. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1761. c->regs[VCPU_REGS_RSP] = msr_data;
  1762. return X86EMUL_CONTINUE;
  1763. }
  1764. static int
  1765. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1766. {
  1767. struct decode_cache *c = &ctxt->decode;
  1768. struct desc_struct cs, ss;
  1769. u64 msr_data;
  1770. int usermode;
  1771. u16 cs_sel, ss_sel;
  1772. /* inject #GP if in real mode or Virtual 8086 mode */
  1773. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1774. ctxt->mode == X86EMUL_MODE_VM86)
  1775. return emulate_gp(ctxt, 0);
  1776. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1777. if ((c->rex_prefix & 0x8) != 0x0)
  1778. usermode = X86EMUL_MODE_PROT64;
  1779. else
  1780. usermode = X86EMUL_MODE_PROT32;
  1781. cs.dpl = 3;
  1782. ss.dpl = 3;
  1783. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1784. switch (usermode) {
  1785. case X86EMUL_MODE_PROT32:
  1786. cs_sel = (u16)(msr_data + 16);
  1787. if ((msr_data & 0xfffc) == 0x0)
  1788. return emulate_gp(ctxt, 0);
  1789. ss_sel = (u16)(msr_data + 24);
  1790. break;
  1791. case X86EMUL_MODE_PROT64:
  1792. cs_sel = (u16)(msr_data + 32);
  1793. if (msr_data == 0x0)
  1794. return emulate_gp(ctxt, 0);
  1795. ss_sel = cs_sel + 8;
  1796. cs.d = 0;
  1797. cs.l = 1;
  1798. break;
  1799. }
  1800. cs_sel |= SELECTOR_RPL_MASK;
  1801. ss_sel |= SELECTOR_RPL_MASK;
  1802. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1803. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1804. c->eip = c->regs[VCPU_REGS_RDX];
  1805. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1806. return X86EMUL_CONTINUE;
  1807. }
  1808. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1809. struct x86_emulate_ops *ops)
  1810. {
  1811. int iopl;
  1812. if (ctxt->mode == X86EMUL_MODE_REAL)
  1813. return false;
  1814. if (ctxt->mode == X86EMUL_MODE_VM86)
  1815. return true;
  1816. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1817. return ops->cpl(ctxt) > iopl;
  1818. }
  1819. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1820. struct x86_emulate_ops *ops,
  1821. u16 port, u16 len)
  1822. {
  1823. struct desc_struct tr_seg;
  1824. u32 base3;
  1825. int r;
  1826. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1827. unsigned mask = (1 << len) - 1;
  1828. unsigned long base;
  1829. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1830. if (!tr_seg.p)
  1831. return false;
  1832. if (desc_limit_scaled(&tr_seg) < 103)
  1833. return false;
  1834. base = get_desc_base(&tr_seg);
  1835. #ifdef CONFIG_X86_64
  1836. base |= ((u64)base3) << 32;
  1837. #endif
  1838. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1839. if (r != X86EMUL_CONTINUE)
  1840. return false;
  1841. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1842. return false;
  1843. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1844. if (r != X86EMUL_CONTINUE)
  1845. return false;
  1846. if ((perm >> bit_idx) & mask)
  1847. return false;
  1848. return true;
  1849. }
  1850. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1851. struct x86_emulate_ops *ops,
  1852. u16 port, u16 len)
  1853. {
  1854. if (ctxt->perm_ok)
  1855. return true;
  1856. if (emulator_bad_iopl(ctxt, ops))
  1857. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1858. return false;
  1859. ctxt->perm_ok = true;
  1860. return true;
  1861. }
  1862. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1863. struct x86_emulate_ops *ops,
  1864. struct tss_segment_16 *tss)
  1865. {
  1866. struct decode_cache *c = &ctxt->decode;
  1867. tss->ip = c->eip;
  1868. tss->flag = ctxt->eflags;
  1869. tss->ax = c->regs[VCPU_REGS_RAX];
  1870. tss->cx = c->regs[VCPU_REGS_RCX];
  1871. tss->dx = c->regs[VCPU_REGS_RDX];
  1872. tss->bx = c->regs[VCPU_REGS_RBX];
  1873. tss->sp = c->regs[VCPU_REGS_RSP];
  1874. tss->bp = c->regs[VCPU_REGS_RBP];
  1875. tss->si = c->regs[VCPU_REGS_RSI];
  1876. tss->di = c->regs[VCPU_REGS_RDI];
  1877. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1878. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1879. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1880. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1881. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1882. }
  1883. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1884. struct x86_emulate_ops *ops,
  1885. struct tss_segment_16 *tss)
  1886. {
  1887. struct decode_cache *c = &ctxt->decode;
  1888. int ret;
  1889. c->eip = tss->ip;
  1890. ctxt->eflags = tss->flag | 2;
  1891. c->regs[VCPU_REGS_RAX] = tss->ax;
  1892. c->regs[VCPU_REGS_RCX] = tss->cx;
  1893. c->regs[VCPU_REGS_RDX] = tss->dx;
  1894. c->regs[VCPU_REGS_RBX] = tss->bx;
  1895. c->regs[VCPU_REGS_RSP] = tss->sp;
  1896. c->regs[VCPU_REGS_RBP] = tss->bp;
  1897. c->regs[VCPU_REGS_RSI] = tss->si;
  1898. c->regs[VCPU_REGS_RDI] = tss->di;
  1899. /*
  1900. * SDM says that segment selectors are loaded before segment
  1901. * descriptors
  1902. */
  1903. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1904. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1905. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1906. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1907. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1908. /*
  1909. * Now load segment descriptors. If fault happenes at this stage
  1910. * it is handled in a context of new task
  1911. */
  1912. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1913. if (ret != X86EMUL_CONTINUE)
  1914. return ret;
  1915. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1916. if (ret != X86EMUL_CONTINUE)
  1917. return ret;
  1918. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1919. if (ret != X86EMUL_CONTINUE)
  1920. return ret;
  1921. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1922. if (ret != X86EMUL_CONTINUE)
  1923. return ret;
  1924. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1925. if (ret != X86EMUL_CONTINUE)
  1926. return ret;
  1927. return X86EMUL_CONTINUE;
  1928. }
  1929. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1930. struct x86_emulate_ops *ops,
  1931. u16 tss_selector, u16 old_tss_sel,
  1932. ulong old_tss_base, struct desc_struct *new_desc)
  1933. {
  1934. struct tss_segment_16 tss_seg;
  1935. int ret;
  1936. u32 new_tss_base = get_desc_base(new_desc);
  1937. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1938. &ctxt->exception);
  1939. if (ret != X86EMUL_CONTINUE)
  1940. /* FIXME: need to provide precise fault address */
  1941. return ret;
  1942. save_state_to_tss16(ctxt, ops, &tss_seg);
  1943. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1944. &ctxt->exception);
  1945. if (ret != X86EMUL_CONTINUE)
  1946. /* FIXME: need to provide precise fault address */
  1947. return ret;
  1948. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1949. &ctxt->exception);
  1950. if (ret != X86EMUL_CONTINUE)
  1951. /* FIXME: need to provide precise fault address */
  1952. return ret;
  1953. if (old_tss_sel != 0xffff) {
  1954. tss_seg.prev_task_link = old_tss_sel;
  1955. ret = ops->write_std(ctxt, new_tss_base,
  1956. &tss_seg.prev_task_link,
  1957. sizeof tss_seg.prev_task_link,
  1958. &ctxt->exception);
  1959. if (ret != X86EMUL_CONTINUE)
  1960. /* FIXME: need to provide precise fault address */
  1961. return ret;
  1962. }
  1963. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1964. }
  1965. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1966. struct x86_emulate_ops *ops,
  1967. struct tss_segment_32 *tss)
  1968. {
  1969. struct decode_cache *c = &ctxt->decode;
  1970. tss->cr3 = ops->get_cr(ctxt, 3);
  1971. tss->eip = c->eip;
  1972. tss->eflags = ctxt->eflags;
  1973. tss->eax = c->regs[VCPU_REGS_RAX];
  1974. tss->ecx = c->regs[VCPU_REGS_RCX];
  1975. tss->edx = c->regs[VCPU_REGS_RDX];
  1976. tss->ebx = c->regs[VCPU_REGS_RBX];
  1977. tss->esp = c->regs[VCPU_REGS_RSP];
  1978. tss->ebp = c->regs[VCPU_REGS_RBP];
  1979. tss->esi = c->regs[VCPU_REGS_RSI];
  1980. tss->edi = c->regs[VCPU_REGS_RDI];
  1981. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1982. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1983. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1984. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1985. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1986. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1987. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1988. }
  1989. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1990. struct x86_emulate_ops *ops,
  1991. struct tss_segment_32 *tss)
  1992. {
  1993. struct decode_cache *c = &ctxt->decode;
  1994. int ret;
  1995. if (ops->set_cr(ctxt, 3, tss->cr3))
  1996. return emulate_gp(ctxt, 0);
  1997. c->eip = tss->eip;
  1998. ctxt->eflags = tss->eflags | 2;
  1999. c->regs[VCPU_REGS_RAX] = tss->eax;
  2000. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2001. c->regs[VCPU_REGS_RDX] = tss->edx;
  2002. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2003. c->regs[VCPU_REGS_RSP] = tss->esp;
  2004. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2005. c->regs[VCPU_REGS_RSI] = tss->esi;
  2006. c->regs[VCPU_REGS_RDI] = tss->edi;
  2007. /*
  2008. * SDM says that segment selectors are loaded before segment
  2009. * descriptors
  2010. */
  2011. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2012. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2013. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2014. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2015. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2016. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2017. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2018. /*
  2019. * Now load segment descriptors. If fault happenes at this stage
  2020. * it is handled in a context of new task
  2021. */
  2022. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2023. if (ret != X86EMUL_CONTINUE)
  2024. return ret;
  2025. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2026. if (ret != X86EMUL_CONTINUE)
  2027. return ret;
  2028. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2029. if (ret != X86EMUL_CONTINUE)
  2030. return ret;
  2031. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2032. if (ret != X86EMUL_CONTINUE)
  2033. return ret;
  2034. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2035. if (ret != X86EMUL_CONTINUE)
  2036. return ret;
  2037. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2038. if (ret != X86EMUL_CONTINUE)
  2039. return ret;
  2040. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2041. if (ret != X86EMUL_CONTINUE)
  2042. return ret;
  2043. return X86EMUL_CONTINUE;
  2044. }
  2045. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2046. struct x86_emulate_ops *ops,
  2047. u16 tss_selector, u16 old_tss_sel,
  2048. ulong old_tss_base, struct desc_struct *new_desc)
  2049. {
  2050. struct tss_segment_32 tss_seg;
  2051. int ret;
  2052. u32 new_tss_base = get_desc_base(new_desc);
  2053. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2054. &ctxt->exception);
  2055. if (ret != X86EMUL_CONTINUE)
  2056. /* FIXME: need to provide precise fault address */
  2057. return ret;
  2058. save_state_to_tss32(ctxt, ops, &tss_seg);
  2059. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2060. &ctxt->exception);
  2061. if (ret != X86EMUL_CONTINUE)
  2062. /* FIXME: need to provide precise fault address */
  2063. return ret;
  2064. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2065. &ctxt->exception);
  2066. if (ret != X86EMUL_CONTINUE)
  2067. /* FIXME: need to provide precise fault address */
  2068. return ret;
  2069. if (old_tss_sel != 0xffff) {
  2070. tss_seg.prev_task_link = old_tss_sel;
  2071. ret = ops->write_std(ctxt, new_tss_base,
  2072. &tss_seg.prev_task_link,
  2073. sizeof tss_seg.prev_task_link,
  2074. &ctxt->exception);
  2075. if (ret != X86EMUL_CONTINUE)
  2076. /* FIXME: need to provide precise fault address */
  2077. return ret;
  2078. }
  2079. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2080. }
  2081. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2082. struct x86_emulate_ops *ops,
  2083. u16 tss_selector, int reason,
  2084. bool has_error_code, u32 error_code)
  2085. {
  2086. struct desc_struct curr_tss_desc, next_tss_desc;
  2087. int ret;
  2088. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2089. ulong old_tss_base =
  2090. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2091. u32 desc_limit;
  2092. /* FIXME: old_tss_base == ~0 ? */
  2093. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2094. if (ret != X86EMUL_CONTINUE)
  2095. return ret;
  2096. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2097. if (ret != X86EMUL_CONTINUE)
  2098. return ret;
  2099. /* FIXME: check that next_tss_desc is tss */
  2100. if (reason != TASK_SWITCH_IRET) {
  2101. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2102. ops->cpl(ctxt) > next_tss_desc.dpl)
  2103. return emulate_gp(ctxt, 0);
  2104. }
  2105. desc_limit = desc_limit_scaled(&next_tss_desc);
  2106. if (!next_tss_desc.p ||
  2107. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2108. desc_limit < 0x2b)) {
  2109. emulate_ts(ctxt, tss_selector & 0xfffc);
  2110. return X86EMUL_PROPAGATE_FAULT;
  2111. }
  2112. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2113. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2114. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2115. &curr_tss_desc);
  2116. }
  2117. if (reason == TASK_SWITCH_IRET)
  2118. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2119. /* set back link to prev task only if NT bit is set in eflags
  2120. note that old_tss_sel is not used afetr this point */
  2121. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2122. old_tss_sel = 0xffff;
  2123. if (next_tss_desc.type & 8)
  2124. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2125. old_tss_base, &next_tss_desc);
  2126. else
  2127. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2128. old_tss_base, &next_tss_desc);
  2129. if (ret != X86EMUL_CONTINUE)
  2130. return ret;
  2131. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2132. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2133. if (reason != TASK_SWITCH_IRET) {
  2134. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2135. write_segment_descriptor(ctxt, ops, tss_selector,
  2136. &next_tss_desc);
  2137. }
  2138. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2139. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2140. if (has_error_code) {
  2141. struct decode_cache *c = &ctxt->decode;
  2142. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2143. c->lock_prefix = 0;
  2144. c->src.val = (unsigned long) error_code;
  2145. ret = em_push(ctxt);
  2146. }
  2147. return ret;
  2148. }
  2149. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2150. u16 tss_selector, int reason,
  2151. bool has_error_code, u32 error_code)
  2152. {
  2153. struct x86_emulate_ops *ops = ctxt->ops;
  2154. struct decode_cache *c = &ctxt->decode;
  2155. int rc;
  2156. c->eip = ctxt->eip;
  2157. c->dst.type = OP_NONE;
  2158. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2159. has_error_code, error_code);
  2160. if (rc == X86EMUL_CONTINUE)
  2161. ctxt->eip = c->eip;
  2162. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2163. }
  2164. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2165. int reg, struct operand *op)
  2166. {
  2167. struct decode_cache *c = &ctxt->decode;
  2168. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2169. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2170. op->addr.mem.ea = register_address(c, c->regs[reg]);
  2171. op->addr.mem.seg = seg;
  2172. }
  2173. static int em_das(struct x86_emulate_ctxt *ctxt)
  2174. {
  2175. struct decode_cache *c = &ctxt->decode;
  2176. u8 al, old_al;
  2177. bool af, cf, old_cf;
  2178. cf = ctxt->eflags & X86_EFLAGS_CF;
  2179. al = c->dst.val;
  2180. old_al = al;
  2181. old_cf = cf;
  2182. cf = false;
  2183. af = ctxt->eflags & X86_EFLAGS_AF;
  2184. if ((al & 0x0f) > 9 || af) {
  2185. al -= 6;
  2186. cf = old_cf | (al >= 250);
  2187. af = true;
  2188. } else {
  2189. af = false;
  2190. }
  2191. if (old_al > 0x99 || old_cf) {
  2192. al -= 0x60;
  2193. cf = true;
  2194. }
  2195. c->dst.val = al;
  2196. /* Set PF, ZF, SF */
  2197. c->src.type = OP_IMM;
  2198. c->src.val = 0;
  2199. c->src.bytes = 1;
  2200. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2201. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2202. if (cf)
  2203. ctxt->eflags |= X86_EFLAGS_CF;
  2204. if (af)
  2205. ctxt->eflags |= X86_EFLAGS_AF;
  2206. return X86EMUL_CONTINUE;
  2207. }
  2208. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2209. {
  2210. struct decode_cache *c = &ctxt->decode;
  2211. u16 sel, old_cs;
  2212. ulong old_eip;
  2213. int rc;
  2214. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2215. old_eip = c->eip;
  2216. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2217. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  2218. return X86EMUL_CONTINUE;
  2219. c->eip = 0;
  2220. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2221. c->src.val = old_cs;
  2222. rc = em_push(ctxt);
  2223. if (rc != X86EMUL_CONTINUE)
  2224. return rc;
  2225. c->src.val = old_eip;
  2226. return em_push(ctxt);
  2227. }
  2228. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2229. {
  2230. struct decode_cache *c = &ctxt->decode;
  2231. int rc;
  2232. c->dst.type = OP_REG;
  2233. c->dst.addr.reg = &c->eip;
  2234. c->dst.bytes = c->op_bytes;
  2235. rc = emulate_pop(ctxt, &c->dst.val, c->op_bytes);
  2236. if (rc != X86EMUL_CONTINUE)
  2237. return rc;
  2238. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  2239. return X86EMUL_CONTINUE;
  2240. }
  2241. static int em_add(struct x86_emulate_ctxt *ctxt)
  2242. {
  2243. struct decode_cache *c = &ctxt->decode;
  2244. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2245. return X86EMUL_CONTINUE;
  2246. }
  2247. static int em_or(struct x86_emulate_ctxt *ctxt)
  2248. {
  2249. struct decode_cache *c = &ctxt->decode;
  2250. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2251. return X86EMUL_CONTINUE;
  2252. }
  2253. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2254. {
  2255. struct decode_cache *c = &ctxt->decode;
  2256. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2257. return X86EMUL_CONTINUE;
  2258. }
  2259. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2260. {
  2261. struct decode_cache *c = &ctxt->decode;
  2262. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2263. return X86EMUL_CONTINUE;
  2264. }
  2265. static int em_and(struct x86_emulate_ctxt *ctxt)
  2266. {
  2267. struct decode_cache *c = &ctxt->decode;
  2268. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2269. return X86EMUL_CONTINUE;
  2270. }
  2271. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2272. {
  2273. struct decode_cache *c = &ctxt->decode;
  2274. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2275. return X86EMUL_CONTINUE;
  2276. }
  2277. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2278. {
  2279. struct decode_cache *c = &ctxt->decode;
  2280. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2281. return X86EMUL_CONTINUE;
  2282. }
  2283. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2284. {
  2285. struct decode_cache *c = &ctxt->decode;
  2286. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2287. /* Disable writeback. */
  2288. c->dst.type = OP_NONE;
  2289. return X86EMUL_CONTINUE;
  2290. }
  2291. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2292. {
  2293. struct decode_cache *c = &ctxt->decode;
  2294. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  2295. return X86EMUL_CONTINUE;
  2296. }
  2297. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2298. {
  2299. struct decode_cache *c = &ctxt->decode;
  2300. c->dst.val = c->src2.val;
  2301. return em_imul(ctxt);
  2302. }
  2303. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2304. {
  2305. struct decode_cache *c = &ctxt->decode;
  2306. c->dst.type = OP_REG;
  2307. c->dst.bytes = c->src.bytes;
  2308. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2309. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2310. return X86EMUL_CONTINUE;
  2311. }
  2312. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2313. {
  2314. struct decode_cache *c = &ctxt->decode;
  2315. u64 tsc = 0;
  2316. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2317. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2318. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2319. return X86EMUL_CONTINUE;
  2320. }
  2321. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2322. {
  2323. struct decode_cache *c = &ctxt->decode;
  2324. c->dst.val = c->src.val;
  2325. return X86EMUL_CONTINUE;
  2326. }
  2327. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2328. {
  2329. struct decode_cache *c = &ctxt->decode;
  2330. memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
  2331. return X86EMUL_CONTINUE;
  2332. }
  2333. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2334. {
  2335. struct decode_cache *c = &ctxt->decode;
  2336. int rc;
  2337. ulong linear;
  2338. rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
  2339. if (rc == X86EMUL_CONTINUE)
  2340. ctxt->ops->invlpg(ctxt, linear);
  2341. /* Disable writeback. */
  2342. c->dst.type = OP_NONE;
  2343. return X86EMUL_CONTINUE;
  2344. }
  2345. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2346. {
  2347. ulong cr0;
  2348. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2349. cr0 &= ~X86_CR0_TS;
  2350. ctxt->ops->set_cr(ctxt, 0, cr0);
  2351. return X86EMUL_CONTINUE;
  2352. }
  2353. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2354. {
  2355. struct decode_cache *c = &ctxt->decode;
  2356. int rc;
  2357. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2358. return X86EMUL_UNHANDLEABLE;
  2359. rc = ctxt->ops->fix_hypercall(ctxt);
  2360. if (rc != X86EMUL_CONTINUE)
  2361. return rc;
  2362. /* Let the processor re-execute the fixed hypercall */
  2363. c->eip = ctxt->eip;
  2364. /* Disable writeback. */
  2365. c->dst.type = OP_NONE;
  2366. return X86EMUL_CONTINUE;
  2367. }
  2368. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2369. {
  2370. struct decode_cache *c = &ctxt->decode;
  2371. struct desc_ptr desc_ptr;
  2372. int rc;
  2373. rc = read_descriptor(ctxt, c->src.addr.mem,
  2374. &desc_ptr.size, &desc_ptr.address,
  2375. c->op_bytes);
  2376. if (rc != X86EMUL_CONTINUE)
  2377. return rc;
  2378. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2379. /* Disable writeback. */
  2380. c->dst.type = OP_NONE;
  2381. return X86EMUL_CONTINUE;
  2382. }
  2383. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2384. {
  2385. struct decode_cache *c = &ctxt->decode;
  2386. int rc;
  2387. rc = ctxt->ops->fix_hypercall(ctxt);
  2388. /* Disable writeback. */
  2389. c->dst.type = OP_NONE;
  2390. return rc;
  2391. }
  2392. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2393. {
  2394. struct decode_cache *c = &ctxt->decode;
  2395. struct desc_ptr desc_ptr;
  2396. int rc;
  2397. rc = read_descriptor(ctxt, c->src.addr.mem,
  2398. &desc_ptr.size, &desc_ptr.address,
  2399. c->op_bytes);
  2400. if (rc != X86EMUL_CONTINUE)
  2401. return rc;
  2402. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2403. /* Disable writeback. */
  2404. c->dst.type = OP_NONE;
  2405. return X86EMUL_CONTINUE;
  2406. }
  2407. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2408. {
  2409. struct decode_cache *c = &ctxt->decode;
  2410. c->dst.bytes = 2;
  2411. c->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2412. return X86EMUL_CONTINUE;
  2413. }
  2414. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2415. {
  2416. struct decode_cache *c = &ctxt->decode;
  2417. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2418. | (c->src.val & 0x0f));
  2419. c->dst.type = OP_NONE;
  2420. return X86EMUL_CONTINUE;
  2421. }
  2422. static bool valid_cr(int nr)
  2423. {
  2424. switch (nr) {
  2425. case 0:
  2426. case 2 ... 4:
  2427. case 8:
  2428. return true;
  2429. default:
  2430. return false;
  2431. }
  2432. }
  2433. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2434. {
  2435. struct decode_cache *c = &ctxt->decode;
  2436. if (!valid_cr(c->modrm_reg))
  2437. return emulate_ud(ctxt);
  2438. return X86EMUL_CONTINUE;
  2439. }
  2440. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2441. {
  2442. struct decode_cache *c = &ctxt->decode;
  2443. u64 new_val = c->src.val64;
  2444. int cr = c->modrm_reg;
  2445. u64 efer = 0;
  2446. static u64 cr_reserved_bits[] = {
  2447. 0xffffffff00000000ULL,
  2448. 0, 0, 0, /* CR3 checked later */
  2449. CR4_RESERVED_BITS,
  2450. 0, 0, 0,
  2451. CR8_RESERVED_BITS,
  2452. };
  2453. if (!valid_cr(cr))
  2454. return emulate_ud(ctxt);
  2455. if (new_val & cr_reserved_bits[cr])
  2456. return emulate_gp(ctxt, 0);
  2457. switch (cr) {
  2458. case 0: {
  2459. u64 cr4;
  2460. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2461. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2462. return emulate_gp(ctxt, 0);
  2463. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2464. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2465. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2466. !(cr4 & X86_CR4_PAE))
  2467. return emulate_gp(ctxt, 0);
  2468. break;
  2469. }
  2470. case 3: {
  2471. u64 rsvd = 0;
  2472. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2473. if (efer & EFER_LMA)
  2474. rsvd = CR3_L_MODE_RESERVED_BITS;
  2475. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2476. rsvd = CR3_PAE_RESERVED_BITS;
  2477. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2478. rsvd = CR3_NONPAE_RESERVED_BITS;
  2479. if (new_val & rsvd)
  2480. return emulate_gp(ctxt, 0);
  2481. break;
  2482. }
  2483. case 4: {
  2484. u64 cr4;
  2485. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2486. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2487. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2488. return emulate_gp(ctxt, 0);
  2489. break;
  2490. }
  2491. }
  2492. return X86EMUL_CONTINUE;
  2493. }
  2494. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2495. {
  2496. unsigned long dr7;
  2497. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2498. /* Check if DR7.Global_Enable is set */
  2499. return dr7 & (1 << 13);
  2500. }
  2501. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2502. {
  2503. struct decode_cache *c = &ctxt->decode;
  2504. int dr = c->modrm_reg;
  2505. u64 cr4;
  2506. if (dr > 7)
  2507. return emulate_ud(ctxt);
  2508. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2509. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2510. return emulate_ud(ctxt);
  2511. if (check_dr7_gd(ctxt))
  2512. return emulate_db(ctxt);
  2513. return X86EMUL_CONTINUE;
  2514. }
  2515. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2516. {
  2517. struct decode_cache *c = &ctxt->decode;
  2518. u64 new_val = c->src.val64;
  2519. int dr = c->modrm_reg;
  2520. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2521. return emulate_gp(ctxt, 0);
  2522. return check_dr_read(ctxt);
  2523. }
  2524. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2525. {
  2526. u64 efer;
  2527. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2528. if (!(efer & EFER_SVME))
  2529. return emulate_ud(ctxt);
  2530. return X86EMUL_CONTINUE;
  2531. }
  2532. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2533. {
  2534. u64 rax = ctxt->decode.regs[VCPU_REGS_RAX];
  2535. /* Valid physical address? */
  2536. if (rax & 0xffff000000000000ULL)
  2537. return emulate_gp(ctxt, 0);
  2538. return check_svme(ctxt);
  2539. }
  2540. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2541. {
  2542. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2543. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2544. return emulate_ud(ctxt);
  2545. return X86EMUL_CONTINUE;
  2546. }
  2547. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2548. {
  2549. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2550. u64 rcx = ctxt->decode.regs[VCPU_REGS_RCX];
  2551. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2552. (rcx > 3))
  2553. return emulate_gp(ctxt, 0);
  2554. return X86EMUL_CONTINUE;
  2555. }
  2556. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2557. {
  2558. struct decode_cache *c = &ctxt->decode;
  2559. c->dst.bytes = min(c->dst.bytes, 4u);
  2560. if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
  2561. return emulate_gp(ctxt, 0);
  2562. return X86EMUL_CONTINUE;
  2563. }
  2564. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2565. {
  2566. struct decode_cache *c = &ctxt->decode;
  2567. c->src.bytes = min(c->src.bytes, 4u);
  2568. if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
  2569. return emulate_gp(ctxt, 0);
  2570. return X86EMUL_CONTINUE;
  2571. }
  2572. #define D(_y) { .flags = (_y) }
  2573. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2574. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2575. .check_perm = (_p) }
  2576. #define N D(0)
  2577. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2578. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2579. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2580. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2581. #define II(_f, _e, _i) \
  2582. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2583. #define IIP(_f, _e, _i, _p) \
  2584. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2585. .check_perm = (_p) }
  2586. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2587. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2588. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2589. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2590. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2591. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2592. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2593. static struct opcode group7_rm1[] = {
  2594. DI(SrcNone | ModRM | Priv, monitor),
  2595. DI(SrcNone | ModRM | Priv, mwait),
  2596. N, N, N, N, N, N,
  2597. };
  2598. static struct opcode group7_rm3[] = {
  2599. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2600. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2601. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2602. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2603. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2604. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2605. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2606. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2607. };
  2608. static struct opcode group7_rm7[] = {
  2609. N,
  2610. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2611. N, N, N, N, N, N,
  2612. };
  2613. static struct opcode group1[] = {
  2614. I(Lock, em_add),
  2615. I(Lock, em_or),
  2616. I(Lock, em_adc),
  2617. I(Lock, em_sbb),
  2618. I(Lock, em_and),
  2619. I(Lock, em_sub),
  2620. I(Lock, em_xor),
  2621. I(0, em_cmp),
  2622. };
  2623. static struct opcode group1A[] = {
  2624. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2625. };
  2626. static struct opcode group3[] = {
  2627. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2628. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2629. X4(D(SrcMem | ModRM)),
  2630. };
  2631. static struct opcode group4[] = {
  2632. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2633. N, N, N, N, N, N,
  2634. };
  2635. static struct opcode group5[] = {
  2636. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2637. D(SrcMem | ModRM | Stack),
  2638. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2639. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2640. D(SrcMem | ModRM | Stack), N,
  2641. };
  2642. static struct opcode group6[] = {
  2643. DI(ModRM | Prot, sldt),
  2644. DI(ModRM | Prot, str),
  2645. DI(ModRM | Prot | Priv, lldt),
  2646. DI(ModRM | Prot | Priv, ltr),
  2647. N, N, N, N,
  2648. };
  2649. static struct group_dual group7 = { {
  2650. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2651. DI(ModRM | Mov | DstMem | Priv, sidt),
  2652. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2653. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2654. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2655. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2656. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2657. }, {
  2658. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2659. EXT(0, group7_rm1),
  2660. N, EXT(0, group7_rm3),
  2661. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2662. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2663. } };
  2664. static struct opcode group8[] = {
  2665. N, N, N, N,
  2666. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2667. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2668. };
  2669. static struct group_dual group9 = { {
  2670. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2671. }, {
  2672. N, N, N, N, N, N, N, N,
  2673. } };
  2674. static struct opcode group11[] = {
  2675. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2676. };
  2677. static struct gprefix pfx_0f_6f_0f_7f = {
  2678. N, N, N, I(Sse, em_movdqu),
  2679. };
  2680. static struct opcode opcode_table[256] = {
  2681. /* 0x00 - 0x07 */
  2682. I6ALU(Lock, em_add),
  2683. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2684. /* 0x08 - 0x0F */
  2685. I6ALU(Lock, em_or),
  2686. D(ImplicitOps | Stack | No64), N,
  2687. /* 0x10 - 0x17 */
  2688. I6ALU(Lock, em_adc),
  2689. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2690. /* 0x18 - 0x1F */
  2691. I6ALU(Lock, em_sbb),
  2692. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2693. /* 0x20 - 0x27 */
  2694. I6ALU(Lock, em_and), N, N,
  2695. /* 0x28 - 0x2F */
  2696. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2697. /* 0x30 - 0x37 */
  2698. I6ALU(Lock, em_xor), N, N,
  2699. /* 0x38 - 0x3F */
  2700. I6ALU(0, em_cmp), N, N,
  2701. /* 0x40 - 0x4F */
  2702. X16(D(DstReg)),
  2703. /* 0x50 - 0x57 */
  2704. X8(I(SrcReg | Stack, em_push)),
  2705. /* 0x58 - 0x5F */
  2706. X8(I(DstReg | Stack, em_pop)),
  2707. /* 0x60 - 0x67 */
  2708. I(ImplicitOps | Stack | No64, em_pusha),
  2709. I(ImplicitOps | Stack | No64, em_popa),
  2710. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2711. N, N, N, N,
  2712. /* 0x68 - 0x6F */
  2713. I(SrcImm | Mov | Stack, em_push),
  2714. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2715. I(SrcImmByte | Mov | Stack, em_push),
  2716. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2717. D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2718. D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2719. /* 0x70 - 0x7F */
  2720. X16(D(SrcImmByte)),
  2721. /* 0x80 - 0x87 */
  2722. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2723. G(DstMem | SrcImm | ModRM | Group, group1),
  2724. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2725. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2726. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2727. /* 0x88 - 0x8F */
  2728. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2729. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2730. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2731. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2732. /* 0x90 - 0x97 */
  2733. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2734. /* 0x98 - 0x9F */
  2735. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2736. I(SrcImmFAddr | No64, em_call_far), N,
  2737. II(ImplicitOps | Stack, em_pushf, pushf),
  2738. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2739. /* 0xA0 - 0xA7 */
  2740. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2741. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2742. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2743. I2bv(SrcSI | DstDI | String, em_cmp),
  2744. /* 0xA8 - 0xAF */
  2745. D2bv(DstAcc | SrcImm),
  2746. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2747. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2748. I2bv(SrcAcc | DstDI | String, em_cmp),
  2749. /* 0xB0 - 0xB7 */
  2750. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2751. /* 0xB8 - 0xBF */
  2752. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2753. /* 0xC0 - 0xC7 */
  2754. D2bv(DstMem | SrcImmByte | ModRM),
  2755. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2756. D(ImplicitOps | Stack),
  2757. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2758. G(ByteOp, group11), G(0, group11),
  2759. /* 0xC8 - 0xCF */
  2760. N, N, N, D(ImplicitOps | Stack),
  2761. D(ImplicitOps), DI(SrcImmByte, intn),
  2762. D(ImplicitOps | No64), DI(ImplicitOps, iret),
  2763. /* 0xD0 - 0xD7 */
  2764. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2765. N, N, N, N,
  2766. /* 0xD8 - 0xDF */
  2767. N, N, N, N, N, N, N, N,
  2768. /* 0xE0 - 0xE7 */
  2769. X4(D(SrcImmByte)),
  2770. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2771. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2772. /* 0xE8 - 0xEF */
  2773. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2774. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2775. D2bvIP(SrcNone | DstAcc, in, check_perm_in),
  2776. D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
  2777. /* 0xF0 - 0xF7 */
  2778. N, DI(ImplicitOps, icebp), N, N,
  2779. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2780. G(ByteOp, group3), G(0, group3),
  2781. /* 0xF8 - 0xFF */
  2782. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2783. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2784. };
  2785. static struct opcode twobyte_table[256] = {
  2786. /* 0x00 - 0x0F */
  2787. G(0, group6), GD(0, &group7), N, N,
  2788. N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
  2789. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2790. N, D(ImplicitOps | ModRM), N, N,
  2791. /* 0x10 - 0x1F */
  2792. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2793. /* 0x20 - 0x2F */
  2794. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2795. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2796. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2797. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2798. N, N, N, N,
  2799. N, N, N, N, N, N, N, N,
  2800. /* 0x30 - 0x3F */
  2801. DI(ImplicitOps | Priv, wrmsr),
  2802. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2803. DI(ImplicitOps | Priv, rdmsr),
  2804. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2805. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2806. N, N,
  2807. N, N, N, N, N, N, N, N,
  2808. /* 0x40 - 0x4F */
  2809. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2810. /* 0x50 - 0x5F */
  2811. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2812. /* 0x60 - 0x6F */
  2813. N, N, N, N,
  2814. N, N, N, N,
  2815. N, N, N, N,
  2816. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2817. /* 0x70 - 0x7F */
  2818. N, N, N, N,
  2819. N, N, N, N,
  2820. N, N, N, N,
  2821. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2822. /* 0x80 - 0x8F */
  2823. X16(D(SrcImm)),
  2824. /* 0x90 - 0x9F */
  2825. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2826. /* 0xA0 - 0xA7 */
  2827. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2828. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2829. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2830. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2831. /* 0xA8 - 0xAF */
  2832. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2833. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2834. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2835. D(DstMem | SrcReg | Src2CL | ModRM),
  2836. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2837. /* 0xB0 - 0xB7 */
  2838. D2bv(DstMem | SrcReg | ModRM | Lock),
  2839. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2840. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2841. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2842. /* 0xB8 - 0xBF */
  2843. N, N,
  2844. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2845. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2846. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2847. /* 0xC0 - 0xCF */
  2848. D2bv(DstMem | SrcReg | ModRM | Lock),
  2849. N, D(DstMem | SrcReg | ModRM | Mov),
  2850. N, N, N, GD(0, &group9),
  2851. N, N, N, N, N, N, N, N,
  2852. /* 0xD0 - 0xDF */
  2853. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2854. /* 0xE0 - 0xEF */
  2855. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2856. /* 0xF0 - 0xFF */
  2857. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2858. };
  2859. #undef D
  2860. #undef N
  2861. #undef G
  2862. #undef GD
  2863. #undef I
  2864. #undef GP
  2865. #undef EXT
  2866. #undef D2bv
  2867. #undef D2bvIP
  2868. #undef I2bv
  2869. #undef I6ALU
  2870. static unsigned imm_size(struct decode_cache *c)
  2871. {
  2872. unsigned size;
  2873. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2874. if (size == 8)
  2875. size = 4;
  2876. return size;
  2877. }
  2878. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2879. unsigned size, bool sign_extension)
  2880. {
  2881. struct decode_cache *c = &ctxt->decode;
  2882. struct x86_emulate_ops *ops = ctxt->ops;
  2883. int rc = X86EMUL_CONTINUE;
  2884. op->type = OP_IMM;
  2885. op->bytes = size;
  2886. op->addr.mem.ea = c->eip;
  2887. /* NB. Immediates are sign-extended as necessary. */
  2888. switch (op->bytes) {
  2889. case 1:
  2890. op->val = insn_fetch(s8, 1, c->eip);
  2891. break;
  2892. case 2:
  2893. op->val = insn_fetch(s16, 2, c->eip);
  2894. break;
  2895. case 4:
  2896. op->val = insn_fetch(s32, 4, c->eip);
  2897. break;
  2898. }
  2899. if (!sign_extension) {
  2900. switch (op->bytes) {
  2901. case 1:
  2902. op->val &= 0xff;
  2903. break;
  2904. case 2:
  2905. op->val &= 0xffff;
  2906. break;
  2907. case 4:
  2908. op->val &= 0xffffffff;
  2909. break;
  2910. }
  2911. }
  2912. done:
  2913. return rc;
  2914. }
  2915. int
  2916. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2917. {
  2918. struct x86_emulate_ops *ops = ctxt->ops;
  2919. struct decode_cache *c = &ctxt->decode;
  2920. int rc = X86EMUL_CONTINUE;
  2921. int mode = ctxt->mode;
  2922. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2923. bool op_prefix = false;
  2924. struct opcode opcode;
  2925. struct operand memop = { .type = OP_NONE };
  2926. c->eip = ctxt->eip;
  2927. c->fetch.start = c->eip;
  2928. c->fetch.end = c->fetch.start + insn_len;
  2929. if (insn_len > 0)
  2930. memcpy(c->fetch.data, insn, insn_len);
  2931. switch (mode) {
  2932. case X86EMUL_MODE_REAL:
  2933. case X86EMUL_MODE_VM86:
  2934. case X86EMUL_MODE_PROT16:
  2935. def_op_bytes = def_ad_bytes = 2;
  2936. break;
  2937. case X86EMUL_MODE_PROT32:
  2938. def_op_bytes = def_ad_bytes = 4;
  2939. break;
  2940. #ifdef CONFIG_X86_64
  2941. case X86EMUL_MODE_PROT64:
  2942. def_op_bytes = 4;
  2943. def_ad_bytes = 8;
  2944. break;
  2945. #endif
  2946. default:
  2947. return -1;
  2948. }
  2949. c->op_bytes = def_op_bytes;
  2950. c->ad_bytes = def_ad_bytes;
  2951. /* Legacy prefixes. */
  2952. for (;;) {
  2953. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2954. case 0x66: /* operand-size override */
  2955. op_prefix = true;
  2956. /* switch between 2/4 bytes */
  2957. c->op_bytes = def_op_bytes ^ 6;
  2958. break;
  2959. case 0x67: /* address-size override */
  2960. if (mode == X86EMUL_MODE_PROT64)
  2961. /* switch between 4/8 bytes */
  2962. c->ad_bytes = def_ad_bytes ^ 12;
  2963. else
  2964. /* switch between 2/4 bytes */
  2965. c->ad_bytes = def_ad_bytes ^ 6;
  2966. break;
  2967. case 0x26: /* ES override */
  2968. case 0x2e: /* CS override */
  2969. case 0x36: /* SS override */
  2970. case 0x3e: /* DS override */
  2971. set_seg_override(c, (c->b >> 3) & 3);
  2972. break;
  2973. case 0x64: /* FS override */
  2974. case 0x65: /* GS override */
  2975. set_seg_override(c, c->b & 7);
  2976. break;
  2977. case 0x40 ... 0x4f: /* REX */
  2978. if (mode != X86EMUL_MODE_PROT64)
  2979. goto done_prefixes;
  2980. c->rex_prefix = c->b;
  2981. continue;
  2982. case 0xf0: /* LOCK */
  2983. c->lock_prefix = 1;
  2984. break;
  2985. case 0xf2: /* REPNE/REPNZ */
  2986. case 0xf3: /* REP/REPE/REPZ */
  2987. c->rep_prefix = c->b;
  2988. break;
  2989. default:
  2990. goto done_prefixes;
  2991. }
  2992. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2993. c->rex_prefix = 0;
  2994. }
  2995. done_prefixes:
  2996. /* REX prefix. */
  2997. if (c->rex_prefix & 8)
  2998. c->op_bytes = 8; /* REX.W */
  2999. /* Opcode byte(s). */
  3000. opcode = opcode_table[c->b];
  3001. /* Two-byte opcode? */
  3002. if (c->b == 0x0f) {
  3003. c->twobyte = 1;
  3004. c->b = insn_fetch(u8, 1, c->eip);
  3005. opcode = twobyte_table[c->b];
  3006. }
  3007. c->d = opcode.flags;
  3008. while (c->d & GroupMask) {
  3009. switch (c->d & GroupMask) {
  3010. case Group:
  3011. c->modrm = insn_fetch(u8, 1, c->eip);
  3012. --c->eip;
  3013. goffset = (c->modrm >> 3) & 7;
  3014. opcode = opcode.u.group[goffset];
  3015. break;
  3016. case GroupDual:
  3017. c->modrm = insn_fetch(u8, 1, c->eip);
  3018. --c->eip;
  3019. goffset = (c->modrm >> 3) & 7;
  3020. if ((c->modrm >> 6) == 3)
  3021. opcode = opcode.u.gdual->mod3[goffset];
  3022. else
  3023. opcode = opcode.u.gdual->mod012[goffset];
  3024. break;
  3025. case RMExt:
  3026. goffset = c->modrm & 7;
  3027. opcode = opcode.u.group[goffset];
  3028. break;
  3029. case Prefix:
  3030. if (c->rep_prefix && op_prefix)
  3031. return X86EMUL_UNHANDLEABLE;
  3032. simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
  3033. switch (simd_prefix) {
  3034. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3035. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3036. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3037. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3038. }
  3039. break;
  3040. default:
  3041. return X86EMUL_UNHANDLEABLE;
  3042. }
  3043. c->d &= ~GroupMask;
  3044. c->d |= opcode.flags;
  3045. }
  3046. c->execute = opcode.u.execute;
  3047. c->check_perm = opcode.check_perm;
  3048. c->intercept = opcode.intercept;
  3049. /* Unrecognised? */
  3050. if (c->d == 0 || (c->d & Undefined))
  3051. return -1;
  3052. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3053. return -1;
  3054. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  3055. c->op_bytes = 8;
  3056. if (c->d & Op3264) {
  3057. if (mode == X86EMUL_MODE_PROT64)
  3058. c->op_bytes = 8;
  3059. else
  3060. c->op_bytes = 4;
  3061. }
  3062. if (c->d & Sse)
  3063. c->op_bytes = 16;
  3064. /* ModRM and SIB bytes. */
  3065. if (c->d & ModRM) {
  3066. rc = decode_modrm(ctxt, ops, &memop);
  3067. if (!c->has_seg_override)
  3068. set_seg_override(c, c->modrm_seg);
  3069. } else if (c->d & MemAbs)
  3070. rc = decode_abs(ctxt, ops, &memop);
  3071. if (rc != X86EMUL_CONTINUE)
  3072. goto done;
  3073. if (!c->has_seg_override)
  3074. set_seg_override(c, VCPU_SREG_DS);
  3075. memop.addr.mem.seg = seg_override(ctxt, c);
  3076. if (memop.type == OP_MEM && c->ad_bytes != 8)
  3077. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  3078. if (memop.type == OP_MEM && c->rip_relative)
  3079. memop.addr.mem.ea += c->eip;
  3080. /*
  3081. * Decode and fetch the source operand: register, memory
  3082. * or immediate.
  3083. */
  3084. switch (c->d & SrcMask) {
  3085. case SrcNone:
  3086. break;
  3087. case SrcReg:
  3088. decode_register_operand(ctxt, &c->src, c, 0);
  3089. break;
  3090. case SrcMem16:
  3091. memop.bytes = 2;
  3092. goto srcmem_common;
  3093. case SrcMem32:
  3094. memop.bytes = 4;
  3095. goto srcmem_common;
  3096. case SrcMem:
  3097. memop.bytes = (c->d & ByteOp) ? 1 :
  3098. c->op_bytes;
  3099. srcmem_common:
  3100. c->src = memop;
  3101. break;
  3102. case SrcImmU16:
  3103. rc = decode_imm(ctxt, &c->src, 2, false);
  3104. break;
  3105. case SrcImm:
  3106. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  3107. break;
  3108. case SrcImmU:
  3109. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  3110. break;
  3111. case SrcImmByte:
  3112. rc = decode_imm(ctxt, &c->src, 1, true);
  3113. break;
  3114. case SrcImmUByte:
  3115. rc = decode_imm(ctxt, &c->src, 1, false);
  3116. break;
  3117. case SrcAcc:
  3118. c->src.type = OP_REG;
  3119. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3120. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  3121. fetch_register_operand(&c->src);
  3122. break;
  3123. case SrcOne:
  3124. c->src.bytes = 1;
  3125. c->src.val = 1;
  3126. break;
  3127. case SrcSI:
  3128. c->src.type = OP_MEM;
  3129. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3130. c->src.addr.mem.ea =
  3131. register_address(c, c->regs[VCPU_REGS_RSI]);
  3132. c->src.addr.mem.seg = seg_override(ctxt, c);
  3133. c->src.val = 0;
  3134. break;
  3135. case SrcImmFAddr:
  3136. c->src.type = OP_IMM;
  3137. c->src.addr.mem.ea = c->eip;
  3138. c->src.bytes = c->op_bytes + 2;
  3139. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  3140. break;
  3141. case SrcMemFAddr:
  3142. memop.bytes = c->op_bytes + 2;
  3143. goto srcmem_common;
  3144. break;
  3145. }
  3146. if (rc != X86EMUL_CONTINUE)
  3147. goto done;
  3148. /*
  3149. * Decode and fetch the second source operand: register, memory
  3150. * or immediate.
  3151. */
  3152. switch (c->d & Src2Mask) {
  3153. case Src2None:
  3154. break;
  3155. case Src2CL:
  3156. c->src2.bytes = 1;
  3157. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  3158. break;
  3159. case Src2ImmByte:
  3160. rc = decode_imm(ctxt, &c->src2, 1, true);
  3161. break;
  3162. case Src2One:
  3163. c->src2.bytes = 1;
  3164. c->src2.val = 1;
  3165. break;
  3166. case Src2Imm:
  3167. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  3168. break;
  3169. }
  3170. if (rc != X86EMUL_CONTINUE)
  3171. goto done;
  3172. /* Decode and fetch the destination operand: register or memory. */
  3173. switch (c->d & DstMask) {
  3174. case DstReg:
  3175. decode_register_operand(ctxt, &c->dst, c,
  3176. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  3177. break;
  3178. case DstImmUByte:
  3179. c->dst.type = OP_IMM;
  3180. c->dst.addr.mem.ea = c->eip;
  3181. c->dst.bytes = 1;
  3182. c->dst.val = insn_fetch(u8, 1, c->eip);
  3183. break;
  3184. case DstMem:
  3185. case DstMem64:
  3186. c->dst = memop;
  3187. if ((c->d & DstMask) == DstMem64)
  3188. c->dst.bytes = 8;
  3189. else
  3190. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3191. if (c->d & BitOp)
  3192. fetch_bit_operand(c);
  3193. c->dst.orig_val = c->dst.val;
  3194. break;
  3195. case DstAcc:
  3196. c->dst.type = OP_REG;
  3197. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3198. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  3199. fetch_register_operand(&c->dst);
  3200. c->dst.orig_val = c->dst.val;
  3201. break;
  3202. case DstDI:
  3203. c->dst.type = OP_MEM;
  3204. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  3205. c->dst.addr.mem.ea =
  3206. register_address(c, c->regs[VCPU_REGS_RDI]);
  3207. c->dst.addr.mem.seg = VCPU_SREG_ES;
  3208. c->dst.val = 0;
  3209. break;
  3210. case ImplicitOps:
  3211. /* Special instructions do their own operand decoding. */
  3212. default:
  3213. c->dst.type = OP_NONE; /* Disable writeback. */
  3214. return 0;
  3215. }
  3216. done:
  3217. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3218. }
  3219. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3220. {
  3221. struct decode_cache *c = &ctxt->decode;
  3222. /* The second termination condition only applies for REPE
  3223. * and REPNE. Test if the repeat string operation prefix is
  3224. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3225. * corresponding termination condition according to:
  3226. * - if REPE/REPZ and ZF = 0 then done
  3227. * - if REPNE/REPNZ and ZF = 1 then done
  3228. */
  3229. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  3230. (c->b == 0xae) || (c->b == 0xaf))
  3231. && (((c->rep_prefix == REPE_PREFIX) &&
  3232. ((ctxt->eflags & EFLG_ZF) == 0))
  3233. || ((c->rep_prefix == REPNE_PREFIX) &&
  3234. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3235. return true;
  3236. return false;
  3237. }
  3238. int
  3239. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3240. {
  3241. struct x86_emulate_ops *ops = ctxt->ops;
  3242. u64 msr_data;
  3243. struct decode_cache *c = &ctxt->decode;
  3244. int rc = X86EMUL_CONTINUE;
  3245. int saved_dst_type = c->dst.type;
  3246. int irq; /* Used for int 3, int, and into */
  3247. ctxt->decode.mem_read.pos = 0;
  3248. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  3249. rc = emulate_ud(ctxt);
  3250. goto done;
  3251. }
  3252. /* LOCK prefix is allowed only with some instructions */
  3253. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  3254. rc = emulate_ud(ctxt);
  3255. goto done;
  3256. }
  3257. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  3258. rc = emulate_ud(ctxt);
  3259. goto done;
  3260. }
  3261. if ((c->d & Sse)
  3262. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3263. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3264. rc = emulate_ud(ctxt);
  3265. goto done;
  3266. }
  3267. if ((c->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3268. rc = emulate_nm(ctxt);
  3269. goto done;
  3270. }
  3271. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3272. rc = emulator_check_intercept(ctxt, c->intercept,
  3273. X86_ICPT_PRE_EXCEPT);
  3274. if (rc != X86EMUL_CONTINUE)
  3275. goto done;
  3276. }
  3277. /* Privileged instruction can be executed only in CPL=0 */
  3278. if ((c->d & Priv) && ops->cpl(ctxt)) {
  3279. rc = emulate_gp(ctxt, 0);
  3280. goto done;
  3281. }
  3282. /* Instruction can only be executed in protected mode */
  3283. if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3284. rc = emulate_ud(ctxt);
  3285. goto done;
  3286. }
  3287. /* Do instruction specific permission checks */
  3288. if (c->check_perm) {
  3289. rc = c->check_perm(ctxt);
  3290. if (rc != X86EMUL_CONTINUE)
  3291. goto done;
  3292. }
  3293. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3294. rc = emulator_check_intercept(ctxt, c->intercept,
  3295. X86_ICPT_POST_EXCEPT);
  3296. if (rc != X86EMUL_CONTINUE)
  3297. goto done;
  3298. }
  3299. if (c->rep_prefix && (c->d & String)) {
  3300. /* All REP prefixes have the same first termination condition */
  3301. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  3302. ctxt->eip = c->eip;
  3303. goto done;
  3304. }
  3305. }
  3306. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  3307. rc = segmented_read(ctxt, c->src.addr.mem,
  3308. c->src.valptr, c->src.bytes);
  3309. if (rc != X86EMUL_CONTINUE)
  3310. goto done;
  3311. c->src.orig_val64 = c->src.val64;
  3312. }
  3313. if (c->src2.type == OP_MEM) {
  3314. rc = segmented_read(ctxt, c->src2.addr.mem,
  3315. &c->src2.val, c->src2.bytes);
  3316. if (rc != X86EMUL_CONTINUE)
  3317. goto done;
  3318. }
  3319. if ((c->d & DstMask) == ImplicitOps)
  3320. goto special_insn;
  3321. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  3322. /* optimisation - avoid slow emulated read if Mov */
  3323. rc = segmented_read(ctxt, c->dst.addr.mem,
  3324. &c->dst.val, c->dst.bytes);
  3325. if (rc != X86EMUL_CONTINUE)
  3326. goto done;
  3327. }
  3328. c->dst.orig_val = c->dst.val;
  3329. special_insn:
  3330. if (unlikely(ctxt->guest_mode) && c->intercept) {
  3331. rc = emulator_check_intercept(ctxt, c->intercept,
  3332. X86_ICPT_POST_MEMACCESS);
  3333. if (rc != X86EMUL_CONTINUE)
  3334. goto done;
  3335. }
  3336. if (c->execute) {
  3337. rc = c->execute(ctxt);
  3338. if (rc != X86EMUL_CONTINUE)
  3339. goto done;
  3340. goto writeback;
  3341. }
  3342. if (c->twobyte)
  3343. goto twobyte_insn;
  3344. switch (c->b) {
  3345. case 0x06: /* push es */
  3346. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  3347. break;
  3348. case 0x07: /* pop es */
  3349. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  3350. break;
  3351. case 0x0e: /* push cs */
  3352. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  3353. break;
  3354. case 0x16: /* push ss */
  3355. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  3356. break;
  3357. case 0x17: /* pop ss */
  3358. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  3359. break;
  3360. case 0x1e: /* push ds */
  3361. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  3362. break;
  3363. case 0x1f: /* pop ds */
  3364. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  3365. break;
  3366. case 0x40 ... 0x47: /* inc r16/r32 */
  3367. emulate_1op("inc", c->dst, ctxt->eflags);
  3368. break;
  3369. case 0x48 ... 0x4f: /* dec r16/r32 */
  3370. emulate_1op("dec", c->dst, ctxt->eflags);
  3371. break;
  3372. case 0x63: /* movsxd */
  3373. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3374. goto cannot_emulate;
  3375. c->dst.val = (s32) c->src.val;
  3376. break;
  3377. case 0x6c: /* insb */
  3378. case 0x6d: /* insw/insd */
  3379. c->src.val = c->regs[VCPU_REGS_RDX];
  3380. goto do_io_in;
  3381. case 0x6e: /* outsb */
  3382. case 0x6f: /* outsw/outsd */
  3383. c->dst.val = c->regs[VCPU_REGS_RDX];
  3384. goto do_io_out;
  3385. break;
  3386. case 0x70 ... 0x7f: /* jcc (short) */
  3387. if (test_cc(c->b, ctxt->eflags))
  3388. jmp_rel(c, c->src.val);
  3389. break;
  3390. case 0x84 ... 0x85:
  3391. test:
  3392. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  3393. break;
  3394. case 0x86 ... 0x87: /* xchg */
  3395. xchg:
  3396. /* Write back the register source. */
  3397. c->src.val = c->dst.val;
  3398. write_register_operand(&c->src);
  3399. /*
  3400. * Write back the memory destination with implicit LOCK
  3401. * prefix.
  3402. */
  3403. c->dst.val = c->src.orig_val;
  3404. c->lock_prefix = 1;
  3405. break;
  3406. case 0x8c: /* mov r/m, sreg */
  3407. if (c->modrm_reg > VCPU_SREG_GS) {
  3408. rc = emulate_ud(ctxt);
  3409. goto done;
  3410. }
  3411. c->dst.val = get_segment_selector(ctxt, c->modrm_reg);
  3412. break;
  3413. case 0x8d: /* lea r16/r32, m */
  3414. c->dst.val = c->src.addr.mem.ea;
  3415. break;
  3416. case 0x8e: { /* mov seg, r/m16 */
  3417. uint16_t sel;
  3418. sel = c->src.val;
  3419. if (c->modrm_reg == VCPU_SREG_CS ||
  3420. c->modrm_reg > VCPU_SREG_GS) {
  3421. rc = emulate_ud(ctxt);
  3422. goto done;
  3423. }
  3424. if (c->modrm_reg == VCPU_SREG_SS)
  3425. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  3426. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  3427. c->dst.type = OP_NONE; /* Disable writeback. */
  3428. break;
  3429. }
  3430. case 0x8f: /* pop (sole member of Grp1a) */
  3431. rc = em_grp1a(ctxt);
  3432. break;
  3433. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3434. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  3435. break;
  3436. goto xchg;
  3437. case 0x98: /* cbw/cwde/cdqe */
  3438. switch (c->op_bytes) {
  3439. case 2: c->dst.val = (s8)c->dst.val; break;
  3440. case 4: c->dst.val = (s16)c->dst.val; break;
  3441. case 8: c->dst.val = (s32)c->dst.val; break;
  3442. }
  3443. break;
  3444. case 0xa8 ... 0xa9: /* test ax, imm */
  3445. goto test;
  3446. case 0xc0 ... 0xc1:
  3447. rc = em_grp2(ctxt);
  3448. break;
  3449. case 0xc3: /* ret */
  3450. c->dst.type = OP_REG;
  3451. c->dst.addr.reg = &c->eip;
  3452. c->dst.bytes = c->op_bytes;
  3453. rc = em_pop(ctxt);
  3454. break;
  3455. case 0xc4: /* les */
  3456. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  3457. break;
  3458. case 0xc5: /* lds */
  3459. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  3460. break;
  3461. case 0xcb: /* ret far */
  3462. rc = emulate_ret_far(ctxt, ops);
  3463. break;
  3464. case 0xcc: /* int3 */
  3465. irq = 3;
  3466. goto do_interrupt;
  3467. case 0xcd: /* int n */
  3468. irq = c->src.val;
  3469. do_interrupt:
  3470. rc = emulate_int(ctxt, ops, irq);
  3471. break;
  3472. case 0xce: /* into */
  3473. if (ctxt->eflags & EFLG_OF) {
  3474. irq = 4;
  3475. goto do_interrupt;
  3476. }
  3477. break;
  3478. case 0xcf: /* iret */
  3479. rc = emulate_iret(ctxt, ops);
  3480. break;
  3481. case 0xd0 ... 0xd1: /* Grp2 */
  3482. rc = em_grp2(ctxt);
  3483. break;
  3484. case 0xd2 ... 0xd3: /* Grp2 */
  3485. c->src.val = c->regs[VCPU_REGS_RCX];
  3486. rc = em_grp2(ctxt);
  3487. break;
  3488. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  3489. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3490. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  3491. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  3492. jmp_rel(c, c->src.val);
  3493. break;
  3494. case 0xe3: /* jcxz/jecxz/jrcxz */
  3495. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  3496. jmp_rel(c, c->src.val);
  3497. break;
  3498. case 0xe4: /* inb */
  3499. case 0xe5: /* in */
  3500. goto do_io_in;
  3501. case 0xe6: /* outb */
  3502. case 0xe7: /* out */
  3503. goto do_io_out;
  3504. case 0xe8: /* call (near) */ {
  3505. long int rel = c->src.val;
  3506. c->src.val = (unsigned long) c->eip;
  3507. jmp_rel(c, rel);
  3508. rc = em_push(ctxt);
  3509. break;
  3510. }
  3511. case 0xe9: /* jmp rel */
  3512. goto jmp;
  3513. case 0xea: /* jmp far */
  3514. rc = em_jmp_far(ctxt);
  3515. break;
  3516. case 0xeb:
  3517. jmp: /* jmp rel short */
  3518. jmp_rel(c, c->src.val);
  3519. c->dst.type = OP_NONE; /* Disable writeback. */
  3520. break;
  3521. case 0xec: /* in al,dx */
  3522. case 0xed: /* in (e/r)ax,dx */
  3523. c->src.val = c->regs[VCPU_REGS_RDX];
  3524. do_io_in:
  3525. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  3526. &c->dst.val))
  3527. goto done; /* IO is needed */
  3528. break;
  3529. case 0xee: /* out dx,al */
  3530. case 0xef: /* out dx,(e/r)ax */
  3531. c->dst.val = c->regs[VCPU_REGS_RDX];
  3532. do_io_out:
  3533. ops->pio_out_emulated(ctxt, c->src.bytes, c->dst.val,
  3534. &c->src.val, 1);
  3535. c->dst.type = OP_NONE; /* Disable writeback. */
  3536. break;
  3537. case 0xf4: /* hlt */
  3538. ctxt->ops->halt(ctxt);
  3539. break;
  3540. case 0xf5: /* cmc */
  3541. /* complement carry flag from eflags reg */
  3542. ctxt->eflags ^= EFLG_CF;
  3543. break;
  3544. case 0xf6 ... 0xf7: /* Grp3 */
  3545. rc = em_grp3(ctxt);
  3546. break;
  3547. case 0xf8: /* clc */
  3548. ctxt->eflags &= ~EFLG_CF;
  3549. break;
  3550. case 0xf9: /* stc */
  3551. ctxt->eflags |= EFLG_CF;
  3552. break;
  3553. case 0xfa: /* cli */
  3554. if (emulator_bad_iopl(ctxt, ops)) {
  3555. rc = emulate_gp(ctxt, 0);
  3556. goto done;
  3557. } else
  3558. ctxt->eflags &= ~X86_EFLAGS_IF;
  3559. break;
  3560. case 0xfb: /* sti */
  3561. if (emulator_bad_iopl(ctxt, ops)) {
  3562. rc = emulate_gp(ctxt, 0);
  3563. goto done;
  3564. } else {
  3565. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  3566. ctxt->eflags |= X86_EFLAGS_IF;
  3567. }
  3568. break;
  3569. case 0xfc: /* cld */
  3570. ctxt->eflags &= ~EFLG_DF;
  3571. break;
  3572. case 0xfd: /* std */
  3573. ctxt->eflags |= EFLG_DF;
  3574. break;
  3575. case 0xfe: /* Grp4 */
  3576. rc = em_grp45(ctxt);
  3577. break;
  3578. case 0xff: /* Grp5 */
  3579. rc = em_grp45(ctxt);
  3580. break;
  3581. default:
  3582. goto cannot_emulate;
  3583. }
  3584. if (rc != X86EMUL_CONTINUE)
  3585. goto done;
  3586. writeback:
  3587. rc = writeback(ctxt);
  3588. if (rc != X86EMUL_CONTINUE)
  3589. goto done;
  3590. /*
  3591. * restore dst type in case the decoding will be reused
  3592. * (happens for string instruction )
  3593. */
  3594. c->dst.type = saved_dst_type;
  3595. if ((c->d & SrcMask) == SrcSI)
  3596. string_addr_inc(ctxt, seg_override(ctxt, c),
  3597. VCPU_REGS_RSI, &c->src);
  3598. if ((c->d & DstMask) == DstDI)
  3599. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3600. &c->dst);
  3601. if (c->rep_prefix && (c->d & String)) {
  3602. struct read_cache *r = &ctxt->decode.io_read;
  3603. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3604. if (!string_insn_completed(ctxt)) {
  3605. /*
  3606. * Re-enter guest when pio read ahead buffer is empty
  3607. * or, if it is not used, after each 1024 iteration.
  3608. */
  3609. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3610. (r->end == 0 || r->end != r->pos)) {
  3611. /*
  3612. * Reset read cache. Usually happens before
  3613. * decode, but since instruction is restarted
  3614. * we have to do it here.
  3615. */
  3616. ctxt->decode.mem_read.end = 0;
  3617. return EMULATION_RESTART;
  3618. }
  3619. goto done; /* skip rip writeback */
  3620. }
  3621. }
  3622. ctxt->eip = c->eip;
  3623. done:
  3624. if (rc == X86EMUL_PROPAGATE_FAULT)
  3625. ctxt->have_exception = true;
  3626. if (rc == X86EMUL_INTERCEPTED)
  3627. return EMULATION_INTERCEPTED;
  3628. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3629. twobyte_insn:
  3630. switch (c->b) {
  3631. case 0x05: /* syscall */
  3632. rc = emulate_syscall(ctxt, ops);
  3633. break;
  3634. case 0x06:
  3635. rc = em_clts(ctxt);
  3636. break;
  3637. case 0x09: /* wbinvd */
  3638. (ctxt->ops->wbinvd)(ctxt);
  3639. break;
  3640. case 0x08: /* invd */
  3641. case 0x0d: /* GrpP (prefetch) */
  3642. case 0x18: /* Grp16 (prefetch/nop) */
  3643. break;
  3644. case 0x20: /* mov cr, reg */
  3645. c->dst.val = ops->get_cr(ctxt, c->modrm_reg);
  3646. break;
  3647. case 0x21: /* mov from dr to reg */
  3648. ops->get_dr(ctxt, c->modrm_reg, &c->dst.val);
  3649. break;
  3650. case 0x22: /* mov reg, cr */
  3651. if (ops->set_cr(ctxt, c->modrm_reg, c->src.val)) {
  3652. emulate_gp(ctxt, 0);
  3653. rc = X86EMUL_PROPAGATE_FAULT;
  3654. goto done;
  3655. }
  3656. c->dst.type = OP_NONE;
  3657. break;
  3658. case 0x23: /* mov from reg to dr */
  3659. if (ops->set_dr(ctxt, c->modrm_reg, c->src.val &
  3660. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3661. ~0ULL : ~0U)) < 0) {
  3662. /* #UD condition is already handled by the code above */
  3663. emulate_gp(ctxt, 0);
  3664. rc = X86EMUL_PROPAGATE_FAULT;
  3665. goto done;
  3666. }
  3667. c->dst.type = OP_NONE; /* no writeback */
  3668. break;
  3669. case 0x30:
  3670. /* wrmsr */
  3671. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3672. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3673. if (ops->set_msr(ctxt, c->regs[VCPU_REGS_RCX], msr_data)) {
  3674. emulate_gp(ctxt, 0);
  3675. rc = X86EMUL_PROPAGATE_FAULT;
  3676. goto done;
  3677. }
  3678. rc = X86EMUL_CONTINUE;
  3679. break;
  3680. case 0x32:
  3681. /* rdmsr */
  3682. if (ops->get_msr(ctxt, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3683. emulate_gp(ctxt, 0);
  3684. rc = X86EMUL_PROPAGATE_FAULT;
  3685. goto done;
  3686. } else {
  3687. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3688. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3689. }
  3690. rc = X86EMUL_CONTINUE;
  3691. break;
  3692. case 0x34: /* sysenter */
  3693. rc = emulate_sysenter(ctxt, ops);
  3694. break;
  3695. case 0x35: /* sysexit */
  3696. rc = emulate_sysexit(ctxt, ops);
  3697. break;
  3698. case 0x40 ... 0x4f: /* cmov */
  3699. c->dst.val = c->dst.orig_val = c->src.val;
  3700. if (!test_cc(c->b, ctxt->eflags))
  3701. c->dst.type = OP_NONE; /* no writeback */
  3702. break;
  3703. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3704. if (test_cc(c->b, ctxt->eflags))
  3705. jmp_rel(c, c->src.val);
  3706. break;
  3707. case 0x90 ... 0x9f: /* setcc r/m8 */
  3708. c->dst.val = test_cc(c->b, ctxt->eflags);
  3709. break;
  3710. case 0xa0: /* push fs */
  3711. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3712. break;
  3713. case 0xa1: /* pop fs */
  3714. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3715. break;
  3716. case 0xa3:
  3717. bt: /* bt */
  3718. c->dst.type = OP_NONE;
  3719. /* only subword offset */
  3720. c->src.val &= (c->dst.bytes << 3) - 1;
  3721. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3722. break;
  3723. case 0xa4: /* shld imm8, r, r/m */
  3724. case 0xa5: /* shld cl, r, r/m */
  3725. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3726. break;
  3727. case 0xa8: /* push gs */
  3728. rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3729. break;
  3730. case 0xa9: /* pop gs */
  3731. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3732. break;
  3733. case 0xab:
  3734. bts: /* bts */
  3735. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3736. break;
  3737. case 0xac: /* shrd imm8, r, r/m */
  3738. case 0xad: /* shrd cl, r, r/m */
  3739. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3740. break;
  3741. case 0xae: /* clflush */
  3742. break;
  3743. case 0xb0 ... 0xb1: /* cmpxchg */
  3744. /*
  3745. * Save real source value, then compare EAX against
  3746. * destination.
  3747. */
  3748. c->src.orig_val = c->src.val;
  3749. c->src.val = c->regs[VCPU_REGS_RAX];
  3750. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3751. if (ctxt->eflags & EFLG_ZF) {
  3752. /* Success: write back to memory. */
  3753. c->dst.val = c->src.orig_val;
  3754. } else {
  3755. /* Failure: write the value we saw to EAX. */
  3756. c->dst.type = OP_REG;
  3757. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3758. }
  3759. break;
  3760. case 0xb2: /* lss */
  3761. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3762. break;
  3763. case 0xb3:
  3764. btr: /* btr */
  3765. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3766. break;
  3767. case 0xb4: /* lfs */
  3768. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3769. break;
  3770. case 0xb5: /* lgs */
  3771. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3772. break;
  3773. case 0xb6 ... 0xb7: /* movzx */
  3774. c->dst.bytes = c->op_bytes;
  3775. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3776. : (u16) c->src.val;
  3777. break;
  3778. case 0xba: /* Grp8 */
  3779. switch (c->modrm_reg & 3) {
  3780. case 0:
  3781. goto bt;
  3782. case 1:
  3783. goto bts;
  3784. case 2:
  3785. goto btr;
  3786. case 3:
  3787. goto btc;
  3788. }
  3789. break;
  3790. case 0xbb:
  3791. btc: /* btc */
  3792. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3793. break;
  3794. case 0xbc: { /* bsf */
  3795. u8 zf;
  3796. __asm__ ("bsf %2, %0; setz %1"
  3797. : "=r"(c->dst.val), "=q"(zf)
  3798. : "r"(c->src.val));
  3799. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3800. if (zf) {
  3801. ctxt->eflags |= X86_EFLAGS_ZF;
  3802. c->dst.type = OP_NONE; /* Disable writeback. */
  3803. }
  3804. break;
  3805. }
  3806. case 0xbd: { /* bsr */
  3807. u8 zf;
  3808. __asm__ ("bsr %2, %0; setz %1"
  3809. : "=r"(c->dst.val), "=q"(zf)
  3810. : "r"(c->src.val));
  3811. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3812. if (zf) {
  3813. ctxt->eflags |= X86_EFLAGS_ZF;
  3814. c->dst.type = OP_NONE; /* Disable writeback. */
  3815. }
  3816. break;
  3817. }
  3818. case 0xbe ... 0xbf: /* movsx */
  3819. c->dst.bytes = c->op_bytes;
  3820. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3821. (s16) c->src.val;
  3822. break;
  3823. case 0xc0 ... 0xc1: /* xadd */
  3824. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3825. /* Write back the register source. */
  3826. c->src.val = c->dst.orig_val;
  3827. write_register_operand(&c->src);
  3828. break;
  3829. case 0xc3: /* movnti */
  3830. c->dst.bytes = c->op_bytes;
  3831. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3832. (u64) c->src.val;
  3833. break;
  3834. case 0xc7: /* Grp9 (cmpxchg8b) */
  3835. rc = em_grp9(ctxt);
  3836. break;
  3837. default:
  3838. goto cannot_emulate;
  3839. }
  3840. if (rc != X86EMUL_CONTINUE)
  3841. goto done;
  3842. goto writeback;
  3843. cannot_emulate:
  3844. return EMULATION_FAILED;
  3845. }