common.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296
  1. #include <linux/bootmem.h>
  2. #include <linux/linkage.h>
  3. #include <linux/bitops.h>
  4. #include <linux/kernel.h>
  5. #include <linux/module.h>
  6. #include <linux/percpu.h>
  7. #include <linux/string.h>
  8. #include <linux/delay.h>
  9. #include <linux/sched.h>
  10. #include <linux/init.h>
  11. #include <linux/kgdb.h>
  12. #include <linux/smp.h>
  13. #include <linux/io.h>
  14. #include <asm/stackprotector.h>
  15. #include <asm/perf_event.h>
  16. #include <asm/mmu_context.h>
  17. #include <asm/hypervisor.h>
  18. #include <asm/processor.h>
  19. #include <asm/sections.h>
  20. #include <linux/topology.h>
  21. #include <linux/cpumask.h>
  22. #include <asm/pgtable.h>
  23. #include <asm/atomic.h>
  24. #include <asm/proto.h>
  25. #include <asm/setup.h>
  26. #include <asm/apic.h>
  27. #include <asm/desc.h>
  28. #include <asm/i387.h>
  29. #include <asm/mtrr.h>
  30. #include <linux/numa.h>
  31. #include <asm/asm.h>
  32. #include <asm/cpu.h>
  33. #include <asm/mce.h>
  34. #include <asm/msr.h>
  35. #include <asm/pat.h>
  36. #ifdef CONFIG_X86_LOCAL_APIC
  37. #include <asm/uv/uv.h>
  38. #endif
  39. #include "cpu.h"
  40. /* all of these masks are initialized in setup_cpu_local_masks() */
  41. cpumask_var_t cpu_initialized_mask;
  42. cpumask_var_t cpu_callout_mask;
  43. cpumask_var_t cpu_callin_mask;
  44. /* representing cpus for which sibling maps can be computed */
  45. cpumask_var_t cpu_sibling_setup_mask;
  46. /* correctly size the local cpu masks */
  47. void __init setup_cpu_local_masks(void)
  48. {
  49. alloc_bootmem_cpumask_var(&cpu_initialized_mask);
  50. alloc_bootmem_cpumask_var(&cpu_callin_mask);
  51. alloc_bootmem_cpumask_var(&cpu_callout_mask);
  52. alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
  53. }
  54. static void __cpuinit default_init(struct cpuinfo_x86 *c)
  55. {
  56. #ifdef CONFIG_X86_64
  57. cpu_detect_cache_sizes(c);
  58. #else
  59. /* Not much we can do here... */
  60. /* Check if at least it has cpuid */
  61. if (c->cpuid_level == -1) {
  62. /* No cpuid. It must be an ancient CPU */
  63. if (c->x86 == 4)
  64. strcpy(c->x86_model_id, "486");
  65. else if (c->x86 == 3)
  66. strcpy(c->x86_model_id, "386");
  67. }
  68. #endif
  69. }
  70. static const struct cpu_dev __cpuinitconst default_cpu = {
  71. .c_init = default_init,
  72. .c_vendor = "Unknown",
  73. .c_x86_vendor = X86_VENDOR_UNKNOWN,
  74. };
  75. static const struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
  76. DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
  77. #ifdef CONFIG_X86_64
  78. /*
  79. * We need valid kernel segments for data and code in long mode too
  80. * IRET will check the segment types kkeil 2000/10/28
  81. * Also sysret mandates a special GDT layout
  82. *
  83. * TLS descriptors are currently at a different place compared to i386.
  84. * Hopefully nobody expects them at a fixed place (Wine?)
  85. */
  86. [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
  87. [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
  88. [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
  89. [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
  90. [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
  91. [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
  92. #else
  93. [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
  94. [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  95. [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
  96. [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
  97. /*
  98. * Segments used for calling PnP BIOS have byte granularity.
  99. * They code segments and data segments have fixed 64k limits,
  100. * the transfer segment sizes are set at run time.
  101. */
  102. /* 32-bit code */
  103. [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
  104. /* 16-bit code */
  105. [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
  106. /* 16-bit data */
  107. [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
  108. /* 16-bit data */
  109. [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
  110. /* 16-bit data */
  111. [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
  112. /*
  113. * The APM segments have byte granularity and their bases
  114. * are set at run time. All have 64k limits.
  115. */
  116. /* 32-bit code */
  117. [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
  118. /* 16-bit code */
  119. [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
  120. /* data */
  121. [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
  122. [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  123. [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
  124. GDT_STACK_CANARY_INIT
  125. #endif
  126. } };
  127. EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
  128. static int __init x86_xsave_setup(char *s)
  129. {
  130. setup_clear_cpu_cap(X86_FEATURE_XSAVE);
  131. setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
  132. return 1;
  133. }
  134. __setup("noxsave", x86_xsave_setup);
  135. static int __init x86_xsaveopt_setup(char *s)
  136. {
  137. setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
  138. return 1;
  139. }
  140. __setup("noxsaveopt", x86_xsaveopt_setup);
  141. #ifdef CONFIG_X86_32
  142. static int cachesize_override __cpuinitdata = -1;
  143. static int disable_x86_serial_nr __cpuinitdata = 1;
  144. static int __init cachesize_setup(char *str)
  145. {
  146. get_option(&str, &cachesize_override);
  147. return 1;
  148. }
  149. __setup("cachesize=", cachesize_setup);
  150. static int __init x86_fxsr_setup(char *s)
  151. {
  152. setup_clear_cpu_cap(X86_FEATURE_FXSR);
  153. setup_clear_cpu_cap(X86_FEATURE_XMM);
  154. return 1;
  155. }
  156. __setup("nofxsr", x86_fxsr_setup);
  157. static int __init x86_sep_setup(char *s)
  158. {
  159. setup_clear_cpu_cap(X86_FEATURE_SEP);
  160. return 1;
  161. }
  162. __setup("nosep", x86_sep_setup);
  163. /* Standard macro to see if a specific flag is changeable */
  164. static inline int flag_is_changeable_p(u32 flag)
  165. {
  166. u32 f1, f2;
  167. /*
  168. * Cyrix and IDT cpus allow disabling of CPUID
  169. * so the code below may return different results
  170. * when it is executed before and after enabling
  171. * the CPUID. Add "volatile" to not allow gcc to
  172. * optimize the subsequent calls to this function.
  173. */
  174. asm volatile ("pushfl \n\t"
  175. "pushfl \n\t"
  176. "popl %0 \n\t"
  177. "movl %0, %1 \n\t"
  178. "xorl %2, %0 \n\t"
  179. "pushl %0 \n\t"
  180. "popfl \n\t"
  181. "pushfl \n\t"
  182. "popl %0 \n\t"
  183. "popfl \n\t"
  184. : "=&r" (f1), "=&r" (f2)
  185. : "ir" (flag));
  186. return ((f1^f2) & flag) != 0;
  187. }
  188. /* Probe for the CPUID instruction */
  189. static int __cpuinit have_cpuid_p(void)
  190. {
  191. return flag_is_changeable_p(X86_EFLAGS_ID);
  192. }
  193. static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  194. {
  195. unsigned long lo, hi;
  196. if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
  197. return;
  198. /* Disable processor serial number: */
  199. rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  200. lo |= 0x200000;
  201. wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
  202. printk(KERN_NOTICE "CPU serial number disabled.\n");
  203. clear_cpu_cap(c, X86_FEATURE_PN);
  204. /* Disabling the serial number may affect the cpuid level */
  205. c->cpuid_level = cpuid_eax(0);
  206. }
  207. static int __init x86_serial_nr_setup(char *s)
  208. {
  209. disable_x86_serial_nr = 0;
  210. return 1;
  211. }
  212. __setup("serialnumber", x86_serial_nr_setup);
  213. #else
  214. static inline int flag_is_changeable_p(u32 flag)
  215. {
  216. return 1;
  217. }
  218. /* Probe for the CPUID instruction */
  219. static inline int have_cpuid_p(void)
  220. {
  221. return 1;
  222. }
  223. static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
  224. {
  225. }
  226. #endif
  227. static int disable_smep __cpuinitdata;
  228. static __init int setup_disable_smep(char *arg)
  229. {
  230. disable_smep = 1;
  231. return 1;
  232. }
  233. __setup("nosmep", setup_disable_smep);
  234. static __cpuinit void setup_smep(struct cpuinfo_x86 *c)
  235. {
  236. if (cpu_has(c, X86_FEATURE_SMEP)) {
  237. if (unlikely(disable_smep)) {
  238. setup_clear_cpu_cap(X86_FEATURE_SMEP);
  239. clear_in_cr4(X86_CR4_SMEP);
  240. } else
  241. set_in_cr4(X86_CR4_SMEP);
  242. }
  243. }
  244. /*
  245. * Some CPU features depend on higher CPUID levels, which may not always
  246. * be available due to CPUID level capping or broken virtualization
  247. * software. Add those features to this table to auto-disable them.
  248. */
  249. struct cpuid_dependent_feature {
  250. u32 feature;
  251. u32 level;
  252. };
  253. static const struct cpuid_dependent_feature __cpuinitconst
  254. cpuid_dependent_features[] = {
  255. { X86_FEATURE_MWAIT, 0x00000005 },
  256. { X86_FEATURE_DCA, 0x00000009 },
  257. { X86_FEATURE_XSAVE, 0x0000000d },
  258. { 0, 0 }
  259. };
  260. static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
  261. {
  262. const struct cpuid_dependent_feature *df;
  263. for (df = cpuid_dependent_features; df->feature; df++) {
  264. if (!cpu_has(c, df->feature))
  265. continue;
  266. /*
  267. * Note: cpuid_level is set to -1 if unavailable, but
  268. * extended_extended_level is set to 0 if unavailable
  269. * and the legitimate extended levels are all negative
  270. * when signed; hence the weird messing around with
  271. * signs here...
  272. */
  273. if (!((s32)df->level < 0 ?
  274. (u32)df->level > (u32)c->extended_cpuid_level :
  275. (s32)df->level > (s32)c->cpuid_level))
  276. continue;
  277. clear_cpu_cap(c, df->feature);
  278. if (!warn)
  279. continue;
  280. printk(KERN_WARNING
  281. "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
  282. x86_cap_flags[df->feature], df->level);
  283. }
  284. }
  285. /*
  286. * Naming convention should be: <Name> [(<Codename>)]
  287. * This table only is used unless init_<vendor>() below doesn't set it;
  288. * in particular, if CPUID levels 0x80000002..4 are supported, this
  289. * isn't used
  290. */
  291. /* Look up CPU names by table lookup. */
  292. static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
  293. {
  294. const struct cpu_model_info *info;
  295. if (c->x86_model >= 16)
  296. return NULL; /* Range check */
  297. if (!this_cpu)
  298. return NULL;
  299. info = this_cpu->c_models;
  300. while (info && info->family) {
  301. if (info->family == c->x86)
  302. return info->model_names[c->x86_model];
  303. info++;
  304. }
  305. return NULL; /* Not found */
  306. }
  307. __u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
  308. __u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
  309. void load_percpu_segment(int cpu)
  310. {
  311. #ifdef CONFIG_X86_32
  312. loadsegment(fs, __KERNEL_PERCPU);
  313. #else
  314. loadsegment(gs, 0);
  315. wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
  316. #endif
  317. load_stack_canary_segment();
  318. }
  319. /*
  320. * Current gdt points %fs at the "master" per-cpu area: after this,
  321. * it's on the real one.
  322. */
  323. void switch_to_new_gdt(int cpu)
  324. {
  325. struct desc_ptr gdt_descr;
  326. gdt_descr.address = (long)get_cpu_gdt_table(cpu);
  327. gdt_descr.size = GDT_SIZE - 1;
  328. load_gdt(&gdt_descr);
  329. /* Reload the per-cpu base */
  330. load_percpu_segment(cpu);
  331. }
  332. static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
  333. static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
  334. {
  335. unsigned int *v;
  336. char *p, *q;
  337. if (c->extended_cpuid_level < 0x80000004)
  338. return;
  339. v = (unsigned int *)c->x86_model_id;
  340. cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
  341. cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
  342. cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
  343. c->x86_model_id[48] = 0;
  344. /*
  345. * Intel chips right-justify this string for some dumb reason;
  346. * undo that brain damage:
  347. */
  348. p = q = &c->x86_model_id[0];
  349. while (*p == ' ')
  350. p++;
  351. if (p != q) {
  352. while (*p)
  353. *q++ = *p++;
  354. while (q <= &c->x86_model_id[48])
  355. *q++ = '\0'; /* Zero-pad the rest */
  356. }
  357. }
  358. void __cpuinit cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
  359. {
  360. unsigned int n, dummy, ebx, ecx, edx, l2size;
  361. n = c->extended_cpuid_level;
  362. if (n >= 0x80000005) {
  363. cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
  364. c->x86_cache_size = (ecx>>24) + (edx>>24);
  365. #ifdef CONFIG_X86_64
  366. /* On K8 L1 TLB is inclusive, so don't count it */
  367. c->x86_tlbsize = 0;
  368. #endif
  369. }
  370. if (n < 0x80000006) /* Some chips just has a large L1. */
  371. return;
  372. cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
  373. l2size = ecx >> 16;
  374. #ifdef CONFIG_X86_64
  375. c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
  376. #else
  377. /* do processor-specific cache resizing */
  378. if (this_cpu->c_size_cache)
  379. l2size = this_cpu->c_size_cache(c, l2size);
  380. /* Allow user to override all this if necessary. */
  381. if (cachesize_override != -1)
  382. l2size = cachesize_override;
  383. if (l2size == 0)
  384. return; /* Again, no L2 cache is possible */
  385. #endif
  386. c->x86_cache_size = l2size;
  387. }
  388. void __cpuinit detect_ht(struct cpuinfo_x86 *c)
  389. {
  390. #ifdef CONFIG_X86_HT
  391. u32 eax, ebx, ecx, edx;
  392. int index_msb, core_bits;
  393. static bool printed;
  394. if (!cpu_has(c, X86_FEATURE_HT))
  395. return;
  396. if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
  397. goto out;
  398. if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
  399. return;
  400. cpuid(1, &eax, &ebx, &ecx, &edx);
  401. smp_num_siblings = (ebx & 0xff0000) >> 16;
  402. if (smp_num_siblings == 1) {
  403. printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
  404. goto out;
  405. }
  406. if (smp_num_siblings <= 1)
  407. goto out;
  408. if (smp_num_siblings > nr_cpu_ids) {
  409. pr_warning("CPU: Unsupported number of siblings %d",
  410. smp_num_siblings);
  411. smp_num_siblings = 1;
  412. return;
  413. }
  414. index_msb = get_count_order(smp_num_siblings);
  415. c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
  416. smp_num_siblings = smp_num_siblings / c->x86_max_cores;
  417. index_msb = get_count_order(smp_num_siblings);
  418. core_bits = get_count_order(c->x86_max_cores);
  419. c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
  420. ((1 << core_bits) - 1);
  421. out:
  422. if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
  423. printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
  424. c->phys_proc_id);
  425. printk(KERN_INFO "CPU: Processor Core ID: %d\n",
  426. c->cpu_core_id);
  427. printed = 1;
  428. }
  429. #endif
  430. }
  431. static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
  432. {
  433. char *v = c->x86_vendor_id;
  434. int i;
  435. for (i = 0; i < X86_VENDOR_NUM; i++) {
  436. if (!cpu_devs[i])
  437. break;
  438. if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
  439. (cpu_devs[i]->c_ident[1] &&
  440. !strcmp(v, cpu_devs[i]->c_ident[1]))) {
  441. this_cpu = cpu_devs[i];
  442. c->x86_vendor = this_cpu->c_x86_vendor;
  443. return;
  444. }
  445. }
  446. printk_once(KERN_ERR
  447. "CPU: vendor_id '%s' unknown, using generic init.\n" \
  448. "CPU: Your system may be unstable.\n", v);
  449. c->x86_vendor = X86_VENDOR_UNKNOWN;
  450. this_cpu = &default_cpu;
  451. }
  452. void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
  453. {
  454. /* Get vendor name */
  455. cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
  456. (unsigned int *)&c->x86_vendor_id[0],
  457. (unsigned int *)&c->x86_vendor_id[8],
  458. (unsigned int *)&c->x86_vendor_id[4]);
  459. c->x86 = 4;
  460. /* Intel-defined flags: level 0x00000001 */
  461. if (c->cpuid_level >= 0x00000001) {
  462. u32 junk, tfms, cap0, misc;
  463. cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
  464. c->x86 = (tfms >> 8) & 0xf;
  465. c->x86_model = (tfms >> 4) & 0xf;
  466. c->x86_mask = tfms & 0xf;
  467. if (c->x86 == 0xf)
  468. c->x86 += (tfms >> 20) & 0xff;
  469. if (c->x86 >= 0x6)
  470. c->x86_model += ((tfms >> 16) & 0xf) << 4;
  471. if (cap0 & (1<<19)) {
  472. c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
  473. c->x86_cache_alignment = c->x86_clflush_size;
  474. }
  475. }
  476. }
  477. void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
  478. {
  479. u32 tfms, xlvl;
  480. u32 ebx;
  481. /* Intel-defined flags: level 0x00000001 */
  482. if (c->cpuid_level >= 0x00000001) {
  483. u32 capability, excap;
  484. cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
  485. c->x86_capability[0] = capability;
  486. c->x86_capability[4] = excap;
  487. }
  488. /* Additional Intel-defined flags: level 0x00000007 */
  489. if (c->cpuid_level >= 0x00000007) {
  490. u32 eax, ebx, ecx, edx;
  491. cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
  492. c->x86_capability[9] = ebx;
  493. }
  494. /* AMD-defined flags: level 0x80000001 */
  495. xlvl = cpuid_eax(0x80000000);
  496. c->extended_cpuid_level = xlvl;
  497. if ((xlvl & 0xffff0000) == 0x80000000) {
  498. if (xlvl >= 0x80000001) {
  499. c->x86_capability[1] = cpuid_edx(0x80000001);
  500. c->x86_capability[6] = cpuid_ecx(0x80000001);
  501. }
  502. }
  503. if (c->extended_cpuid_level >= 0x80000008) {
  504. u32 eax = cpuid_eax(0x80000008);
  505. c->x86_virt_bits = (eax >> 8) & 0xff;
  506. c->x86_phys_bits = eax & 0xff;
  507. }
  508. #ifdef CONFIG_X86_32
  509. else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
  510. c->x86_phys_bits = 36;
  511. #endif
  512. if (c->extended_cpuid_level >= 0x80000007)
  513. c->x86_power = cpuid_edx(0x80000007);
  514. init_scattered_cpuid_features(c);
  515. }
  516. static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
  517. {
  518. #ifdef CONFIG_X86_32
  519. int i;
  520. /*
  521. * First of all, decide if this is a 486 or higher
  522. * It's a 486 if we can modify the AC flag
  523. */
  524. if (flag_is_changeable_p(X86_EFLAGS_AC))
  525. c->x86 = 4;
  526. else
  527. c->x86 = 3;
  528. for (i = 0; i < X86_VENDOR_NUM; i++)
  529. if (cpu_devs[i] && cpu_devs[i]->c_identify) {
  530. c->x86_vendor_id[0] = 0;
  531. cpu_devs[i]->c_identify(c);
  532. if (c->x86_vendor_id[0]) {
  533. get_cpu_vendor(c);
  534. break;
  535. }
  536. }
  537. #endif
  538. }
  539. /*
  540. * Do minimum CPU detection early.
  541. * Fields really needed: vendor, cpuid_level, family, model, mask,
  542. * cache alignment.
  543. * The others are not touched to avoid unwanted side effects.
  544. *
  545. * WARNING: this function is only called on the BP. Don't add code here
  546. * that is supposed to run on all CPUs.
  547. */
  548. static void __init early_identify_cpu(struct cpuinfo_x86 *c)
  549. {
  550. #ifdef CONFIG_X86_64
  551. c->x86_clflush_size = 64;
  552. c->x86_phys_bits = 36;
  553. c->x86_virt_bits = 48;
  554. #else
  555. c->x86_clflush_size = 32;
  556. c->x86_phys_bits = 32;
  557. c->x86_virt_bits = 32;
  558. #endif
  559. c->x86_cache_alignment = c->x86_clflush_size;
  560. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  561. c->extended_cpuid_level = 0;
  562. if (!have_cpuid_p())
  563. identify_cpu_without_cpuid(c);
  564. /* cyrix could have cpuid enabled via c_identify()*/
  565. if (!have_cpuid_p())
  566. return;
  567. cpu_detect(c);
  568. get_cpu_vendor(c);
  569. get_cpu_cap(c);
  570. if (this_cpu->c_early_init)
  571. this_cpu->c_early_init(c);
  572. #ifdef CONFIG_SMP
  573. c->cpu_index = 0;
  574. #endif
  575. filter_cpuid_features(c, false);
  576. setup_smep(c);
  577. }
  578. void __init early_cpu_init(void)
  579. {
  580. const struct cpu_dev *const *cdev;
  581. int count = 0;
  582. #ifdef CONFIG_PROCESSOR_SELECT
  583. printk(KERN_INFO "KERNEL supported cpus:\n");
  584. #endif
  585. for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
  586. const struct cpu_dev *cpudev = *cdev;
  587. if (count >= X86_VENDOR_NUM)
  588. break;
  589. cpu_devs[count] = cpudev;
  590. count++;
  591. #ifdef CONFIG_PROCESSOR_SELECT
  592. {
  593. unsigned int j;
  594. for (j = 0; j < 2; j++) {
  595. if (!cpudev->c_ident[j])
  596. continue;
  597. printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
  598. cpudev->c_ident[j]);
  599. }
  600. }
  601. #endif
  602. }
  603. early_identify_cpu(&boot_cpu_data);
  604. }
  605. /*
  606. * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
  607. * unfortunately, that's not true in practice because of early VIA
  608. * chips and (more importantly) broken virtualizers that are not easy
  609. * to detect. In the latter case it doesn't even *fail* reliably, so
  610. * probing for it doesn't even work. Disable it completely on 32-bit
  611. * unless we can find a reliable way to detect all the broken cases.
  612. * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
  613. */
  614. static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
  615. {
  616. #ifdef CONFIG_X86_32
  617. clear_cpu_cap(c, X86_FEATURE_NOPL);
  618. #else
  619. set_cpu_cap(c, X86_FEATURE_NOPL);
  620. #endif
  621. }
  622. static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
  623. {
  624. c->extended_cpuid_level = 0;
  625. if (!have_cpuid_p())
  626. identify_cpu_without_cpuid(c);
  627. /* cyrix could have cpuid enabled via c_identify()*/
  628. if (!have_cpuid_p())
  629. return;
  630. cpu_detect(c);
  631. get_cpu_vendor(c);
  632. get_cpu_cap(c);
  633. if (c->cpuid_level >= 0x00000001) {
  634. c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
  635. #ifdef CONFIG_X86_32
  636. # ifdef CONFIG_X86_HT
  637. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  638. # else
  639. c->apicid = c->initial_apicid;
  640. # endif
  641. #endif
  642. #ifdef CONFIG_X86_HT
  643. c->phys_proc_id = c->initial_apicid;
  644. #endif
  645. }
  646. setup_smep(c);
  647. get_model_name(c); /* Default name */
  648. detect_nopl(c);
  649. }
  650. /*
  651. * This does the hard work of actually picking apart the CPU stuff...
  652. */
  653. static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
  654. {
  655. int i;
  656. c->loops_per_jiffy = loops_per_jiffy;
  657. c->x86_cache_size = -1;
  658. c->x86_vendor = X86_VENDOR_UNKNOWN;
  659. c->x86_model = c->x86_mask = 0; /* So far unknown... */
  660. c->x86_vendor_id[0] = '\0'; /* Unset */
  661. c->x86_model_id[0] = '\0'; /* Unset */
  662. c->x86_max_cores = 1;
  663. c->x86_coreid_bits = 0;
  664. #ifdef CONFIG_X86_64
  665. c->x86_clflush_size = 64;
  666. c->x86_phys_bits = 36;
  667. c->x86_virt_bits = 48;
  668. #else
  669. c->cpuid_level = -1; /* CPUID not detected */
  670. c->x86_clflush_size = 32;
  671. c->x86_phys_bits = 32;
  672. c->x86_virt_bits = 32;
  673. #endif
  674. c->x86_cache_alignment = c->x86_clflush_size;
  675. memset(&c->x86_capability, 0, sizeof c->x86_capability);
  676. generic_identify(c);
  677. if (this_cpu->c_identify)
  678. this_cpu->c_identify(c);
  679. /* Clear/Set all flags overriden by options, after probe */
  680. for (i = 0; i < NCAPINTS; i++) {
  681. c->x86_capability[i] &= ~cpu_caps_cleared[i];
  682. c->x86_capability[i] |= cpu_caps_set[i];
  683. }
  684. #ifdef CONFIG_X86_64
  685. c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
  686. #endif
  687. /*
  688. * Vendor-specific initialization. In this section we
  689. * canonicalize the feature flags, meaning if there are
  690. * features a certain CPU supports which CPUID doesn't
  691. * tell us, CPUID claiming incorrect flags, or other bugs,
  692. * we handle them here.
  693. *
  694. * At the end of this section, c->x86_capability better
  695. * indicate the features this CPU genuinely supports!
  696. */
  697. if (this_cpu->c_init)
  698. this_cpu->c_init(c);
  699. /* Disable the PN if appropriate */
  700. squash_the_stupid_serial_number(c);
  701. /*
  702. * The vendor-specific functions might have changed features.
  703. * Now we do "generic changes."
  704. */
  705. /* Filter out anything that depends on CPUID levels we don't have */
  706. filter_cpuid_features(c, true);
  707. /* If the model name is still unset, do table lookup. */
  708. if (!c->x86_model_id[0]) {
  709. const char *p;
  710. p = table_lookup_model(c);
  711. if (p)
  712. strcpy(c->x86_model_id, p);
  713. else
  714. /* Last resort... */
  715. sprintf(c->x86_model_id, "%02x/%02x",
  716. c->x86, c->x86_model);
  717. }
  718. #ifdef CONFIG_X86_64
  719. detect_ht(c);
  720. #endif
  721. init_hypervisor(c);
  722. /*
  723. * Clear/Set all flags overriden by options, need do it
  724. * before following smp all cpus cap AND.
  725. */
  726. for (i = 0; i < NCAPINTS; i++) {
  727. c->x86_capability[i] &= ~cpu_caps_cleared[i];
  728. c->x86_capability[i] |= cpu_caps_set[i];
  729. }
  730. /*
  731. * On SMP, boot_cpu_data holds the common feature set between
  732. * all CPUs; so make sure that we indicate which features are
  733. * common between the CPUs. The first time this routine gets
  734. * executed, c == &boot_cpu_data.
  735. */
  736. if (c != &boot_cpu_data) {
  737. /* AND the already accumulated flags with these */
  738. for (i = 0; i < NCAPINTS; i++)
  739. boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
  740. }
  741. /* Init Machine Check Exception if available. */
  742. mcheck_cpu_init(c);
  743. select_idle_routine(c);
  744. #ifdef CONFIG_NUMA
  745. numa_add_cpu(smp_processor_id());
  746. #endif
  747. }
  748. #ifdef CONFIG_X86_64
  749. static void vgetcpu_set_mode(void)
  750. {
  751. if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
  752. vgetcpu_mode = VGETCPU_RDTSCP;
  753. else
  754. vgetcpu_mode = VGETCPU_LSL;
  755. }
  756. #endif
  757. void __init identify_boot_cpu(void)
  758. {
  759. identify_cpu(&boot_cpu_data);
  760. init_c1e_mask();
  761. #ifdef CONFIG_X86_32
  762. sysenter_setup();
  763. enable_sep_cpu();
  764. #else
  765. vgetcpu_set_mode();
  766. #endif
  767. }
  768. void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
  769. {
  770. BUG_ON(c == &boot_cpu_data);
  771. identify_cpu(c);
  772. #ifdef CONFIG_X86_32
  773. enable_sep_cpu();
  774. #endif
  775. mtrr_ap_init();
  776. }
  777. struct msr_range {
  778. unsigned min;
  779. unsigned max;
  780. };
  781. static const struct msr_range msr_range_array[] __cpuinitconst = {
  782. { 0x00000000, 0x00000418},
  783. { 0xc0000000, 0xc000040b},
  784. { 0xc0010000, 0xc0010142},
  785. { 0xc0011000, 0xc001103b},
  786. };
  787. static void __cpuinit print_cpu_msr(void)
  788. {
  789. unsigned index_min, index_max;
  790. unsigned index;
  791. u64 val;
  792. int i;
  793. for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
  794. index_min = msr_range_array[i].min;
  795. index_max = msr_range_array[i].max;
  796. for (index = index_min; index < index_max; index++) {
  797. if (rdmsrl_amd_safe(index, &val))
  798. continue;
  799. printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
  800. }
  801. }
  802. }
  803. static int show_msr __cpuinitdata;
  804. static __init int setup_show_msr(char *arg)
  805. {
  806. int num;
  807. get_option(&arg, &num);
  808. if (num > 0)
  809. show_msr = num;
  810. return 1;
  811. }
  812. __setup("show_msr=", setup_show_msr);
  813. static __init int setup_noclflush(char *arg)
  814. {
  815. setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
  816. return 1;
  817. }
  818. __setup("noclflush", setup_noclflush);
  819. void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
  820. {
  821. const char *vendor = NULL;
  822. if (c->x86_vendor < X86_VENDOR_NUM) {
  823. vendor = this_cpu->c_vendor;
  824. } else {
  825. if (c->cpuid_level >= 0)
  826. vendor = c->x86_vendor_id;
  827. }
  828. if (vendor && !strstr(c->x86_model_id, vendor))
  829. printk(KERN_CONT "%s ", vendor);
  830. if (c->x86_model_id[0])
  831. printk(KERN_CONT "%s", c->x86_model_id);
  832. else
  833. printk(KERN_CONT "%d86", c->x86);
  834. if (c->x86_mask || c->cpuid_level >= 0)
  835. printk(KERN_CONT " stepping %02x\n", c->x86_mask);
  836. else
  837. printk(KERN_CONT "\n");
  838. #ifdef CONFIG_SMP
  839. if (c->cpu_index < show_msr)
  840. print_cpu_msr();
  841. #else
  842. if (show_msr)
  843. print_cpu_msr();
  844. #endif
  845. }
  846. static __init int setup_disablecpuid(char *arg)
  847. {
  848. int bit;
  849. if (get_option(&arg, &bit) && bit < NCAPINTS*32)
  850. setup_clear_cpu_cap(bit);
  851. else
  852. return 0;
  853. return 1;
  854. }
  855. __setup("clearcpuid=", setup_disablecpuid);
  856. #ifdef CONFIG_X86_64
  857. struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
  858. DEFINE_PER_CPU_FIRST(union irq_stack_union,
  859. irq_stack_union) __aligned(PAGE_SIZE);
  860. /*
  861. * The following four percpu variables are hot. Align current_task to
  862. * cacheline size such that all four fall in the same cacheline.
  863. */
  864. DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
  865. &init_task;
  866. EXPORT_PER_CPU_SYMBOL(current_task);
  867. DEFINE_PER_CPU(unsigned long, kernel_stack) =
  868. (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
  869. EXPORT_PER_CPU_SYMBOL(kernel_stack);
  870. DEFINE_PER_CPU(char *, irq_stack_ptr) =
  871. init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
  872. DEFINE_PER_CPU(unsigned int, irq_count) = -1;
  873. /*
  874. * Special IST stacks which the CPU switches to when it calls
  875. * an IST-marked descriptor entry. Up to 7 stacks (hardware
  876. * limit), all of them are 4K, except the debug stack which
  877. * is 8K.
  878. */
  879. static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
  880. [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
  881. [DEBUG_STACK - 1] = DEBUG_STKSZ
  882. };
  883. static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
  884. [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
  885. /* May not be marked __init: used by software suspend */
  886. void syscall_init(void)
  887. {
  888. /*
  889. * LSTAR and STAR live in a bit strange symbiosis.
  890. * They both write to the same internal register. STAR allows to
  891. * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
  892. */
  893. wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
  894. wrmsrl(MSR_LSTAR, system_call);
  895. wrmsrl(MSR_CSTAR, ignore_sysret);
  896. #ifdef CONFIG_IA32_EMULATION
  897. syscall32_cpu_init();
  898. #endif
  899. /* Flags to clear on syscall */
  900. wrmsrl(MSR_SYSCALL_MASK,
  901. X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
  902. }
  903. unsigned long kernel_eflags;
  904. /*
  905. * Copies of the original ist values from the tss are only accessed during
  906. * debugging, no special alignment required.
  907. */
  908. DEFINE_PER_CPU(struct orig_ist, orig_ist);
  909. #else /* CONFIG_X86_64 */
  910. DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
  911. EXPORT_PER_CPU_SYMBOL(current_task);
  912. #ifdef CONFIG_CC_STACKPROTECTOR
  913. DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  914. #endif
  915. /* Make sure %fs and %gs are initialized properly in idle threads */
  916. struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
  917. {
  918. memset(regs, 0, sizeof(struct pt_regs));
  919. regs->fs = __KERNEL_PERCPU;
  920. regs->gs = __KERNEL_STACK_CANARY;
  921. return regs;
  922. }
  923. #endif /* CONFIG_X86_64 */
  924. /*
  925. * Clear all 6 debug registers:
  926. */
  927. static void clear_all_debug_regs(void)
  928. {
  929. int i;
  930. for (i = 0; i < 8; i++) {
  931. /* Ignore db4, db5 */
  932. if ((i == 4) || (i == 5))
  933. continue;
  934. set_debugreg(0, i);
  935. }
  936. }
  937. #ifdef CONFIG_KGDB
  938. /*
  939. * Restore debug regs if using kgdbwait and you have a kernel debugger
  940. * connection established.
  941. */
  942. static void dbg_restore_debug_regs(void)
  943. {
  944. if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
  945. arch_kgdb_ops.correct_hw_break();
  946. }
  947. #else /* ! CONFIG_KGDB */
  948. #define dbg_restore_debug_regs()
  949. #endif /* ! CONFIG_KGDB */
  950. /*
  951. * cpu_init() initializes state that is per-CPU. Some data is already
  952. * initialized (naturally) in the bootstrap process, such as the GDT
  953. * and IDT. We reload them nevertheless, this function acts as a
  954. * 'CPU state barrier', nothing should get across.
  955. * A lot of state is already set up in PDA init for 64 bit
  956. */
  957. #ifdef CONFIG_X86_64
  958. void __cpuinit cpu_init(void)
  959. {
  960. struct orig_ist *oist;
  961. struct task_struct *me;
  962. struct tss_struct *t;
  963. unsigned long v;
  964. int cpu;
  965. int i;
  966. cpu = stack_smp_processor_id();
  967. t = &per_cpu(init_tss, cpu);
  968. oist = &per_cpu(orig_ist, cpu);
  969. #ifdef CONFIG_NUMA
  970. if (cpu != 0 && percpu_read(numa_node) == 0 &&
  971. early_cpu_to_node(cpu) != NUMA_NO_NODE)
  972. set_numa_node(early_cpu_to_node(cpu));
  973. #endif
  974. me = current;
  975. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
  976. panic("CPU#%d already initialized!\n", cpu);
  977. pr_debug("Initializing CPU#%d\n", cpu);
  978. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  979. /*
  980. * Initialize the per-CPU GDT with the boot GDT,
  981. * and set up the GDT descriptor:
  982. */
  983. switch_to_new_gdt(cpu);
  984. loadsegment(fs, 0);
  985. load_idt((const struct desc_ptr *)&idt_descr);
  986. memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
  987. syscall_init();
  988. wrmsrl(MSR_FS_BASE, 0);
  989. wrmsrl(MSR_KERNEL_GS_BASE, 0);
  990. barrier();
  991. x86_configure_nx();
  992. if (cpu != 0)
  993. enable_x2apic();
  994. /*
  995. * set up and load the per-CPU TSS
  996. */
  997. if (!oist->ist[0]) {
  998. char *estacks = per_cpu(exception_stacks, cpu);
  999. for (v = 0; v < N_EXCEPTION_STACKS; v++) {
  1000. estacks += exception_stack_sizes[v];
  1001. oist->ist[v] = t->x86_tss.ist[v] =
  1002. (unsigned long)estacks;
  1003. }
  1004. }
  1005. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  1006. /*
  1007. * <= is required because the CPU will access up to
  1008. * 8 bits beyond the end of the IO permission bitmap.
  1009. */
  1010. for (i = 0; i <= IO_BITMAP_LONGS; i++)
  1011. t->io_bitmap[i] = ~0UL;
  1012. atomic_inc(&init_mm.mm_count);
  1013. me->active_mm = &init_mm;
  1014. BUG_ON(me->mm);
  1015. enter_lazy_tlb(&init_mm, me);
  1016. load_sp0(t, &current->thread);
  1017. set_tss_desc(cpu, t);
  1018. load_TR_desc();
  1019. load_LDT(&init_mm.context);
  1020. clear_all_debug_regs();
  1021. dbg_restore_debug_regs();
  1022. fpu_init();
  1023. xsave_init();
  1024. raw_local_save_flags(kernel_eflags);
  1025. if (is_uv_system())
  1026. uv_cpu_init();
  1027. }
  1028. #else
  1029. void __cpuinit cpu_init(void)
  1030. {
  1031. int cpu = smp_processor_id();
  1032. struct task_struct *curr = current;
  1033. struct tss_struct *t = &per_cpu(init_tss, cpu);
  1034. struct thread_struct *thread = &curr->thread;
  1035. if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
  1036. printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
  1037. for (;;)
  1038. local_irq_enable();
  1039. }
  1040. printk(KERN_INFO "Initializing CPU#%d\n", cpu);
  1041. if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
  1042. clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
  1043. load_idt(&idt_descr);
  1044. switch_to_new_gdt(cpu);
  1045. /*
  1046. * Set up and load the per-CPU TSS and LDT
  1047. */
  1048. atomic_inc(&init_mm.mm_count);
  1049. curr->active_mm = &init_mm;
  1050. BUG_ON(curr->mm);
  1051. enter_lazy_tlb(&init_mm, curr);
  1052. load_sp0(t, thread);
  1053. set_tss_desc(cpu, t);
  1054. load_TR_desc();
  1055. load_LDT(&init_mm.context);
  1056. t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
  1057. #ifdef CONFIG_DOUBLEFAULT
  1058. /* Set up doublefault TSS pointer in the GDT */
  1059. __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
  1060. #endif
  1061. clear_all_debug_regs();
  1062. dbg_restore_debug_regs();
  1063. fpu_init();
  1064. xsave_init();
  1065. }
  1066. #endif